INTERSIL ISL9518HRTZ

ISL9518, ISL9518A
®
Data Sheet
December 8, 2008
Narrow VDC Regulator/Charger with
SMBus Interface
Features
• ±0.5% System Voltage Accuracy (-10°C to +100°C)
The ISL9518, ISL9518A are highly integrated Narrow VDC
system voltage regulators and battery charger controllers.
Operating parameters are programmable over the System
Management Bus (SMBus). The ISL9518, ISL9518A are
designed for applications where the system power source is
either the battery pack or the output of the regulator/charger.
This makes the max voltage to the system equal to the max
battery voltage instead of the max adapter voltage. The
ISL9518, ISL9518A also include a system to control trickle
charging deeply discharged batteries while maintaining
system voltage at a user defined minimum. High efficiency is
achieved with a DC/DC synchronous-rectifier buck converter,
equipped with diode emulation for enhanced light load
efficiency and AC-adapter boosting prevention. The ISL9518,
ISL9518A can charge two to four series connected
Lithium-ion cells, at up to 8A charge current. The ISL9518
has default settings for 2-cell systems and the ISL9518A has
default settings for 3-cell systems. Integrated MOSFET
drivers and bootstrap diode result in fewer components and
smaller implementation area. Low offset current-sense
amplifiers provide high accuracy.
The ISL9518, ISL9518A provide two open drain digital
outputs that indicate the presence of the AC adapter and
trickle charge state. Trickle charge state and AC adapter
present indicators are also available via SMBus. The
ISL9518, ISL9518A also provide two analog outputs that
indicate the adapter current and battery discharge current
with 4% accuracy.
Pinout
• ±3% Accurate Battery Charge Current Limit
• Switching Frequency can be Reduced via SMBus for
Higher Efficiency at Light Load Conditions
• Trickle Charge System for Deeply Discharged Batteries
- Automatic Trickle Charge Current (256mA)
- Holds Minimum Voltage to System
• SMBus 2-Wire Serial Interface
• Battery Short Circuit Protection
• Fast System-Load Transient Response
• Monitor Outputs
- Adapter Current (2.5% Accuracy)
- Trickle Charge Mode Indicator
- AC-Adapter Present Indicator
• 11-Bit Max System Voltage Setting
• 7-Bit Min System Voltage Setting
• 6-Bit Charge Current Setting
• 6-Bit Adapter Current Setting
• Over 8A Battery Charger Current
• Over 8A Maximum Adapter Current
• +8V to +22V Adapter Voltage Range
• Pb-Free (RoHS Compliant)
• Notebook Computers
• Tablet PCs
PGND
PHASE
UGATE
BOOT
AGND
CSIN
• ±3% Accurate Input Current Limit
Applications
ISL9518, ISL9518A
(28 LD TQFN)
TOP VIEW
CSIP
FN6775.0
• Portable Equipment with Rechargeable Batteries
28 27 26 25 24 23 22
SGATE 1
21 LGATE
DCIN 2
20 VDDP
ADET 3
19 VDD
VREF 4
18 CSOP
ICOMP 5
17 CSON
AGND 6
16 BGATE
1
ADPR
TRKLN
VSMB
SCL
SDA
9 10 11 12 13 14
VFB
15 AGND
8
ACMON
VCOMP 7
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 2008. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
ISL9518, ISL9518A
Ordering Information
PART NUMBER
(Note)
PART
MARKING
TEMP RANGE
(°C)
PACKAGE
(Pb-Free)
PKG.
DWG. #
ISL9518HRTZ*
951 8HRTZ
-10 to +100
28 Ld 4x4 TQFN
L28.4x4A
ISL9518AHRTZ*
951 8AHRTZ
-10 to +100
28 Ld 4x4 TQFN
L28.4x4A
*Add “-T” suffix for tape and reel. Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100%
matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations).
Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J
STD-020.
VDD
CHARGE CURRENT
6
ADAPTER CURRENT
6
SDA
LINEAR
REGULATOR
CC DAC
MAXSYSTEMVOLTAGE 11
VSMB
7
MINSYSTEMVOLTAGE
DCIN
AC DAC
ISOLATE ADAPTER
ISOLATE ADAPTER
FSW
AC_PR
LOW POWER
+
VREF
ISL9518, ISL9518A
ADPR
ADET
+
ACMON
CSIN
VREF
SGATE
MINSVDAC
AC_PR
TRICKLE
CSIP
REFERENCE
MAXSVDAC
SMBus
SCL
VDD
+
20x
-
AC DAC
FSW
GM3
+
EN
IMIN
BOOT
ICOMP
CSOP
UGATE
+
20x
-
CSON
GM1
CC DAC
VMIN
+
DC/DC
CONVERTER
VDDP
TRICKLE
500k
LGATE
MAXSVDAC
VFB
PHASE
+
GM2
-
PGND
CSIP
CSON
VCOMP
CSON
100k
GM4
MINSVDAC
BGATE
+
TRICKLE
TRKLN
AGND
FIGURE 1. FUNCTIONAL BLOCK DIAGRAM
2
FN6775.0
December 8, 2008
ISL9518, ISL9518A
AC-ADAPTER
RS1
TO SYSTEM
AGND
AGND
CSIP
CSIN
UGATE
PHASE
SGATE
ADET
DCIN
RS2
TO BATTERY
BOOT
LGATE
PGND
ISL9518, ISL9518A
AGND
PGND
CSOP
CSON
BGATE
VCOMP
VFB
ACMON
VDDP
TRKLN
ADPR
SDA
SCL
VSMB
VREF
VDD
PGND
HOST
AGND
ICOMP
AGND
AGND
FIGURE 2. TYPICAL APPLICATION CIRCUIT
3
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Absolute Maximum Ratings
Thermal Information
DCIN, CSIP, CSON, SGATE . . . . . . . . . . . . . . . . . . . . -0.3V to +28V
CSIP-CSIN, CSOP-CSON, PGND-AGND . . . . . . . . . -0.3V to +0.3V
PHASE. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -6V to +30V
BOOT. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +33V
BOOT to PHASE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +6V
BOOT to VDDP . . . . . . . . . . . . . . . . . . . . . . . . .PGND - 1.5V to 28V
UGATE . . . . . . . . . . . . . . . . . . . . . . PHASE - 0.3V to BOOT + 0.3V
LGATE . . . . . . . . . . . . . . . . . . . . . . . PGND - 0.3V to VDDP + 0.3V
ACMON, ICOMP, VCOMP, VREF, VFB . . . . . . -0.3V to VDD + 0.3V
VSMB, SCL, SDA, ADET, ADPR, TRKLN . . . . . . . . . . . -0.3V to +6V
VDDP, VDD to AGND, VDDP to PGND . . . . . . . . . . . . . -0.3V to +6V
BGATE . . . . . . . . . . . . . . . . . . . . . . . AGND - 0.3V to CSON + 0.3V
Thermal Resistance (Typical, Notes 1, 2) θJA (°C/W) θJC (°C/W)
28 Ld TQFN Package . . . . . . . . . . . . .
39
3
Junction Temperature Range. . . . . . . . . . . . . . . . . .-55°C to +150°C
Operating Temperature Range . . . . . . . . . . . . . . . .-10°C to +100°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
Operating Conditions
Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . .-10°C to +100°C
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and
result in failures not covered by warranty.
NOTES:
1. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
2. For θJC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
DCIN = CSIP = CSIN = 19V, CSOP = CSON = 12V, VDDP = 5V, VSMB = 3.42V, BOOT-PHASE = 5.0V,
AGND = PGND = 0V, CVDD = 1µF, TA = -10°C to +100°C; Parameters with MIN and/or MAX limits are 100%
tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not
production tested.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
16.699
16.8
16.901
V
0.6
%
12.655
V
0.5
%
8.450
V
0.5
%
12.273
V
2
%
9.229
V
3
%
6.390
V
4
%
8.306
A
3
%
4.260
A
4
%
SYSTEM VOLTAGE REGULATION
Maximum System Voltage Accuracy
MaxSystemVoltage = 0x41A0
-0.6
MaxSystemVoltage = 0x3130
12.529
12.592
-0.5
MaxSystemVoltage = 0x20D0
8.350
8.4
-0.5
Minimum System Voltage Accuracy
MinSystemVoltage = 0x2F00
11.791
12.032
-2
MinSystemVoltage = 0x2300
8.691
8.96
-3
MinSystemVoltage = 0x1800
5.898
6.144
-4
CHARGE CURRENT REGULATION
Charge Current and Accuracy
RS2 = 10mΩ (see Figure 2)
ChargingCurrent = 0x1f80
7.822
RS2 = 10mΩ (see Figure 2)
ChargingCurrent = 0x1000
3.932
RS2 = 10mΩ (see Figure 2)
ChargingCurrent = 0x0100
128
256
384
mA
Trickle Charge Current
RS2 = 10mΩ (see Figure 2)
CSON-BGATE<4.3V
128
256
384
mA
Trickle Charge Threshold
CSON-BGATE
4.0
4.5
5.0
V
Battery Quiescent Current
ICSOP + ICSON + IPHASE + ICSIP + ICSIN + ISGATE
VPHASE = VBOOT = VCSON = VCSOP = VCSIN =
VCSIP = VSGATE = 12.6V, VDCIN = VDD = VDDP = 0V
14
25
µA
4
8.064
-3
4.096
-4
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Electrical Specifications
DCIN = CSIP = CSIN = 19V, CSOP = CSON = 12V, VDDP = 5V, VSMB = 3.42V, BOOT-PHASE = 5.0V,
AGND = PGND = 0V, CVDD = 1µF, TA = -10°C to +100°C; Parameters with MIN and/or MAX limits are 100%
tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not
production tested. (Continued)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
INPUT CURRENT REGULATION
Input Current Accuracy
RS1 = 20mΩ (see Figure 2)
Adapter Current = 512mA
-7
7
%
RS1 = 20mΩ (see Figure 2)
Adapter Current = 4096mA or 8064mA
-3
3
%
5
26
V
-2.5
2.5
%
VCSIP-CSIN = 81.92mV ACMON load < 1µA
-4
4
%
VCSIP-CSIN = 10.24mV, ACMON load < 1µA
-20
20
%
VCSIP-CSIN = 5.12mV, ACMON load < 1µA
-40
40
%
30
80
mV
CSIP/CSIN Input Voltage Range
ACMON Accuracy
Ideal ACMON = 20*(CSIP-CSIN)
VCSIP-CSIN = 161.28mV, ACMON load < 1µA
ACMON Min Output Voltage
VCSIP-CSIN = 0.0V, ACMON load < 1µA
ACMON Max Source Current
VCSIP-CSIN = 161.28mV, VACMON = 0V
25
40
60
µA
ACMON Max Sink Current
VCSIP-CSIN = 0.0V, VACMON = 2V
25
40
60
µA
26
V
2
5
mA
5.1
5.23
V
35
80
mV
SUPPLY AND LINEAR REGULATOR
DCIN, Input Voltage Range
8
DCIN Quiescent Current
VADAPTER = 8V to 26V, VBATTERY 4V to 16.8V
VDD Output Voltage
8.0V < VDCIN < 26V, no load
VDD Load Regulation
0 < IVDDP < 30mA
4.975
VDD UVLO Rising
4.5
4.7
4.85
V
VDD UVLO Hysteresis
350
470
600
mV
VSMB Range
2.7
5.5
V
VSMB UVLO Rising
2.35
2.475
2.6
V
80
100
120
mV
VSMB UVLO Hysteresis
VSMB Quiescent Current
VSMB = SCL = SDA = 3.42V
80
150
µA
VSMB Quiescent Current
VSMB = SCL = SDA = 3.42V, LOW POWER BIT= 1
55
75
µA
3.158
3.2
3.232
V
2
8
V REFERENCE
VREF Output Voltage
0 < IVREF < 300µA
ADPR
Sink Current
VADPR = 0.4V, ADET = 3.7V
Leakage Current
VADPR = 5.5V, ADET = 2.7V
mA
1
µA
TRKLN
Sink Current
VCSON-BGATE = 6V
Leakage Current
VCSON-BGATE = 4V
5
2
7
mA
1
µA
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Electrical Specifications
DCIN = CSIP = CSIN = 19V, CSOP = CSON = 12V, VDDP = 5V, VSMB = 3.42V, BOOT-PHASE = 5.0V,
AGND = PGND = 0V, CVDD = 1µF, TA = -10°C to +100°C; Parameters with MIN and/or MAX limits are 100%
tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not
production tested. (Continued)
PARAMETER
CONDITIONS
MIN
TYP
1
2.3
MAX
UNITS
SGATE
Sink Current
VADET > 3.5V, SGATE = 0.4V
Leakage Current
VADET = 0V, SGATE = 26V
mA
1
µA
ADET
ADET Rising Threshold
ADET Threshold Hysteresis
3.15
3.2
3.25
V
40
60
90
mV
1
µA
ADET Input Leakage Current
SWITCHING REGULATOR
Frequency 400kHz
Register 0x3D = xxxxxx00b
330
400
440
kHz
Frequency 100kHz
Register 0x3D = xxxxxx01b
80
100
125
kHz
Frequency 50kHz
Register 0x3D = xxxxxx11b
35
50
70
kHz
UGATE ON-Resistance Low
IUGATE = -100mA (Note 3)
0.9
1.6
Ω
UGATE ON-Resistance High
IUGATE = +100mA (Note 3)
2
3.1
Ω
LGATE ON-Resistance High
ILGATE = +100mA (Note 3)
2
3.1
Ω
LGATE ON-Resistance Low
ILGATE = -100mA (Note 3)
0.9
1.6
Ω
Dead Time
Falling UGATE to rising LGATE or
Falling LGATE to rising UGATE
50% to 50%. Load = 100Ω and 10pF
25
50
75
ns
gm2 Amplifier Transconductance
Transconductance from VFB to VCOMP
200
250
300
µA/V
gm1 Amplifier Transconductance
Transconductance from (CSOP-CSON) to ICOMP
40
50
60
µA/V
gm3 Amplifier Transconductance
Transconductance from (CSIP-CSIN) to ICOMP
40
50
60
µA/V
gm4 Amplifier Transconductance
Transconductance from VFB to BGATE
50
100
150
µA/V
gm1/gm3 Saturation Current
15
21
25
µA
gm2 Saturation Current
10
17
25
µA
200
300
400
mV
0.8
V
ERROR AMPLIFIERS
ICOMP, VCOMP Clamp Voltage
Max Voltage between VVCOMP and VICOMP
LOGIC LEVELS
SDA/SCL Input Low Voltage
VSMB = 2.7V to 5.5V
SDA/SCL Input High Voltage
VSMB = 2.7V to 5.5V
SDA/SCL Input Bias Current
VSMB = 2.7V to 5.5V
SDA, Output Sink Current
VSDA = 0.4V
6
2
V
1
4
12
µA
mA
FN6775.0
December 8, 2008
ISL9518, ISL9518A
SMB Timing Specification
VSMB = 2.7V to 5.5V; Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise
specified. Temperature limits established by characterization and are not production tested.
PARAMETERS
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
100
kHz
SMBus Frequency
FSMB
10
Bus Free Time
TBUF
4.7
µs
Start Condition Hold Time from SCL
THD:STA
4
µs
Start Condition Set-up Time from SCL
TSU:STA
4.7
µs
Stop Condition Set-up Time from SCL
TSU:STO
4
µs
SDA Hold Time from SCL
THD:DAT
300
ns
SDA Set-up Time from SCL
TSU:DAT
250
ns
SCL Low Period
TLOW
4.7
µs
SCL High Period
THIGH
4
µs
SMBus Inactivity Time-out
Maximum Charging Period Without a SMBus
Write to MaxSystemVoltage or ChargeCurrent
Register
120
180
250
s
NOTE:
3. Limits should be considered typical and are not production tested.
Typical Operating Performance
DCIN = 20V, 2S2P Li-Battery, TA = +25°C, unless otherwise noted.
12
CHARGE CURRENT ACCURACY (%)
OUTPUT VOLTAGE ACCURACY (%)
0.6
0.4
2.0A LOAD
0.5A LOAD
0.2
0.0
6.0A LOAD
-0.2
-0.4
-0.6
4.2
8
4
0
-4
-8
-12
6.3
8.4
10.5
12.6
14.7
16.8
MAX SYSTEM VOLTAGE COMMAND (V)
18.9
FIGURE 3. MAXIMUM SYSTEM VOLTAGE ACCURACY
7
0
2
4
6
8
CHARGE CURRENT COMMAND (A)
FIGURE 4. CHARGE CURRENT ACCURACY
FN6775.0
December 8, 2008
ISL9518, ISL9518A
DCIN = 20V, 2S2P Li-Battery, TA = +25°C, unless otherwise noted. (Continued)
6
12
4
8
AMON ACCURACY (%)
INPUT CURRENT LIMIT ACCURACY (%)
Typical Operating Performance
2
0
.2
-4
-6
4
0
-4
-8
0
4
2
6
-12
8
2
0
FIGURE 5. INPUT CURRENT LIMIT ACCURACY
6
8
FIGURE 6. AMON ACCURACY
5.15
3.23
5.10
3.22
1.0
0.5
5.05
3.21
VREF
(V) (V)
VREF
VDD (V)
4
ADAPTER CURRENT (A)
ADAPTER CURRENT LIMIT COMMAND (A)
5.00
4.95
4.90
0.0
3.20
3.19
-0.5
3.18
4.85
-1.0
200
3.17
4.80
0
30
60
90
VDD LOAD (mA)
120
0
150
50
100
150
VREF LOAD (µA)
FIGURE 7. VDD LOAD REGULATION
FIGURE 8. VREF LOAD REGULATION
100
100
400kHz
50kHz
95
100kHz
90
EFFICIENCY (%)
EFFICIENCY (%)
95
400kHz
85
80
90
85
80
NOTE: OPERATION AT 50kHz WITH LOADS > 1A
OR 100kHz WITH LOADS > 2A
MAY SATURATE THE INDUCTOR
75
75
70
0
100kHz
50kHz
0.02
0.04
0.06
0.08
SYSTEM LOAD (A)
FIGURE 9. LIGHT LOAD EFFICIENCY
8
0.10
70
0
2
4
SYSTEM LOAD (A)
6
8
FIGURE 10. EFFICIENCY
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Typical Operating Performance
DCIN = 20V, 2S2P Li-Battery, TA = +25°C, unless otherwise noted. (Continued)
UGATE
UGATE
INDUCTOR CURRENT
LGATE
LGATE
PHASE
PHASE
INDUCTOR CURRENT
FIGURE 11. SWITCHING WAVEFORMS IN DISCONTINUOUS
CONDUCTION MODE
UGATE
FIGURE 12. SWITCHING WAVEFORMS IN CONTINUOUS
CONDUCTION MODE
UGATE
LGATE
LGATE
PHASE
PHASE
INDUCTOR CURRENT
FIGURE 13. 100kHz SWITCHING WAVEFORMS
9
INDUCTOR CURRENT
FIGURE 14. 50kHz SWITCHING WAVEFORMS
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Functional Pin Descriptions
from VDD to AGND.
BOOT
VDDP
High-Side Power MOSFET Driver Power-Supply Connection.
Connect a 0.1µF capacitor from BOOT to PHASE.
VDDP directly supplies the LGATE driver and the BOOT
strap diode. Bypass with a 1µF ceramic capacitor from
VDDP to PGND.
UGATE
High-Side Power MOSFET Driver Output. Connect to the
high-side N-Channel MOSFET gate.
LGATE
Low-Side Power MOSFET Driver Output. Connect to
low-side N-Channel MOSFET. LGATE drives between
VDDP and PGND.
ICOMP
Output of the Current Control error amplifier. See “Loop
Compensation Design” on page 20 for details on selecting
compensation components.
VCOMP
PHASE
Output of the Voltage loop error amplifier. See “Loop
Compensation Design” on page 20 for details on selecting
compensation components.
High-Side Power MOSFET Driver Source Connection.
Connect to the source of the high-side N-Channel MOSFET.
VFB
PGND
Negative input to the Min System Voltage and Max System
Voltage control error amplifier.
Power Ground. Connect PGND to the source of the low side
MOSFET.
VREF
Output of an internal precision voltage reference.
CSOP
Charge Current-Sense Positive Input.
TRKLN
CSON
Open drain out that goes low when the charger is in
trickle-charge mode.
Charge Current-Sense Negative Input and system voltage
feedback.
BGATE
CSIP
Input Current-Sense Positive Input.
CSIN
Input Current-Sense Negative Input.
Gate drive for the battery connection PFET. This pin can go
high to disconnect the battery, low to connect the battery or
operate in a linear mode to regulate minimum system
voltage during trickle charge. It is also the compensation
point for the Min System Voltage regulation loop.
SGATE
DCIN
Charger Bias Supply Input. Bypass DCIN with a 0.1µF
capacitor to AGND.
ADET
AC Adapter Detection Input. Connect to a resistor divider
from the AC-adapter output.
ADPR
Adapter Present Output. This open drain output is high
impedance when ADET is greater than 3.2V. The ADPR
output remains low when the ISL9518 is powered down.
Connect a 10k pull-up resistor from ADPR to VSMB.
SGATE is the AC adapter power source select output. The
SGATE pin drives back to back external P-MOSFETs used to
connect and disconnect the AC adapter to the NVDC charger
input. SGATE is controlled by the SMBus and the ADET state.
VSMB
SMBus interface Supply Voltage Input. Bypass with a 0.1µF
capacitor to AGND.
SDA
SMBus Data I/O. Open-drain Output. Connect an external
pull-up resistor according to SMBus specifications.
SCL
ACMON
Input Current Monitor Output. ACMON voltage equals
20 x (VCSIP - VCSIN).
VDD
Linear Regulator Output. VDD is the output of the 5.1V linear
regulator supplied from DCIN. VDD supplies regulated
power input for internal analog circuits. Connect a 4.7Ω
resistor from VDD to VDDP and a 1µF ceramic capacitor
10
SMBus Clock Input. Connect an external pull-up resistor
according to SMBus specifications.
AGND
Analog Ground. Connect to PGND close to the output
capacitor.
Backside Paddle
Connects the backside paddle to AGND.
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Theory of Operation
Current Measurement
Introduction
The ISL9518 differs from the ISL9518A only in the default
states of the internal registers at power-up. ISL9518 defaults
are for systems with an 8.4V (2-cell) battery and ISL9518A
defaults are for systems with a 12.6V battery (3-cell). Unless
otherwise noted, all specifications and descriptions of
ISL9518 refer to both the ISL9518 and ISL9518A.
A high efficiency synchronous buck converter is used to
control the system voltage up to 19.2V and charging current
up to 8A. The ISL9518 also has input current limiting up to
8.064A (or higher with lower values of sense resistor). The
Input current limit, charge current limit, minimum and
maximum system voltage are set by internal registers written
with SMBus. The ISL9518 “Typical Application Circuit” is
shown in Figure 2.
The ISL9518 charges the battery with constant charge
current, set by the ChargeCurrent register, until the battery
voltage rises to a voltage set by the MaxSystemVoltage
register. The charger will then operate at a constant voltage.
The adapter current is monitored and if the adapter current
rises to the limit set by the InputCurrent register, system
voltage and battery charge current are reduced to limit
adapter current. If battery voltage is below the min system
voltage, the trickle charge system is activated.
The ISL9518 features two voltage regulation loops and two
current regulation loops. The max system voltage loop
controls the voltage at CSON with a precision voltage divider
to the voltage error amplifier GM2. The min system voltage
prevents the system voltage from dropping below a minimum
value even if a deeply discharged battery is inserted that is
below the minimum. The Charge Current regulation loop
limits the battery charging current delivered to the battery to
ensure that it never exceeds the current set by the
ChargeCurrent register. The Input Current regulation loop
limits the current drawn from the AC-adapter to ensure that it
never exceeds the limit set by the InputCurrent register to
prevent adapter overload.
ACMON is an output voltage that is proportional to the
adapter current being sensed across CSIP and CSIN. The
output voltage range is 0.1V to 3.2V. The voltage of ACMON
is given by Equation 1:
ACMON = 20 ⋅ I INPUT ⋅ R S1
(EQ. 1)
where IINPUT is the DC current drawn from the AC-adapter.
A capacitor is required at the ACMON output to stabilize the
ACMON amplifier and to minimize switching noise.
VDD Regulator
VDD provides a 5.1V supply voltage from the internal LDO
regulator from DCIN and can deliver up to 30mA of
continuous current. VDD also supplies power to VDDP
through a low pass filter as shown in the “Typical Application
Circuit” in Figure 2. The MOSFET drivers are powered by
VDDP. Bypass VDDP and VDD with a 1µF capacitor.
VSMB Supply
The VSMB input provides power to the SMBus interface.
Connect an external supply to VSMB to keep the SMBus
interface active while the supply to DCIN is removed. When
VSMB is biased, the internal registers are maintained. Bypass
VSMB to AGND with a 0.1µF or greater ceramic capacitor.
SGATE Function
If ADET > 3.2V and VDD > 4.5V and ISOLATE_ADAPTER bit
is 0 (default state) then SGATE will be ON (meaning SGATE
will be driven to ground turning on the inrush limit and the
adapter isolation FETs ON). In all other cases, SGATE is OFF
(meaning the chip will not pull-down SGATE and the off chip
resistor will pull the gates of the in-rush limit and adapter
isolation FETs to their sources, turning them OFF).
BGATE Function
The BGATE pin drives the gate of an external PFET to
control the minimum system voltage. If a battery is
connected that is discharged below the value set in the
MinSystemVoltage register, BGATE controls the system
voltage at the value set in the MinSystemVoltage register.
PWM Control
Trickle Charging
The ISL9518 employs a fixed frequency pulse width
modulator (PWM) with feed forward. The switching
frequency can be reduced with an SMBus command for
improved light load efficiency
If a battery that is discharged below the value set in the
MinSystemVoltage register is connected to the system, the
trickle charge system is activated. In trickle charge mode,
the charge current is reduced to 256mA. The value in the
ChargeCurrent register is not changed. The BGATE FET is
controlled in a linear mode to regulate the system voltage at
min system voltage and to drop voltage between the min
system voltage and the battery. This state is communicated
to the host system by the trickle bit in the control register and
a low state on the TRKLN pin.
AC-adapter Detection
AC-adapter voltage is connected through a resistor divider to
ADET to detect when AC power is available, as shown in
Figure 2. ADPR is an open-drain output and is active low
when ADET is less than Vth,fall, and high Z when ADET is
above Vth,rise. The ADET rising threshold is 3.2V (typ) with
57mV hysteresis. ADET must be above the threshold to
Enable the output voltage.
11
When the battery is charged to the min system voltage, the
BGATE FET becomes fully enhanced and BGATE is pulled
more than 5V below the system voltage. This changes the
FN6775.0
December 8, 2008
ISL9518, ISL9518A
charge mode from trickle to fast charge. The charge current
is increased to the value in the ChargeCurrent register. The
TRKLN output goes hi and the trickle bit in the control
register goes low.
Short Circuit Protection and 0V Battery Charging
If a battery is connected that is completely discharged or a
short circuit, the trickle charge system is activated. The
Charge Current is reduced to 256mA and BGATE controls
the BGATE FET to maintain system voltage at the value in
the MinSystemVoltage register.
Over-Temperature Protection
If the die temp exceeds +150°C, it turns both of the
synchronous buck FETs off. The system bus and the battery
charging are disabled. Once the die temp drops below
+125°C, system bus regulation and battery charging will
start-up again.
.
SDA
SCL
DATA LINE CHANGE
STABLE
OF DATA
DATA VALID ALLOWED
FIGURE 15. DATA VALIDITY
START and STOP Conditions
As shown in Figure 16, START condition is a HIGH to LOW
transition of the SDA line while SCL is HIGH.
The STOP condition is a LOW to HIGH transition on the SDA
line while SCL is HIGH. A STOP condition must be sent before
each START condition.
The System Management Bus
The System Management Bus (SMBus) is a 2-wire bus that
supports bidirectional communications. The protocol is
described briefly here. More detail is available from
http://www.smbus.org/.
SDA
SCL
General SMBus Architecture
VDD SMB
P
STOP
CONDITION
FIGURE 16. START AND STOP WAVEFORMS
SMBUS SLAVE
INPUT
SCL
OUTPUT CONTROL
SMBUS MASTER
INPUT
SCL
CONTROL OUTPUT
CPU
S
START
CONDITION
INPUT
SDA
OUTPUT CONTROL
INPUT
SDA
CONTROL OUTPUT
STATE
MACHINE
REGISTERS
MEMORY
ETC
SMBUS SLAVE
INPUT
SDA
SCL
SCL
OUTPUT CONTROL
INPUT
SDA
OUTPUT CONTROL
STATE
,
MACHINE
,
REGISTERS
MEMORY
ETC
TO OTHER
SLAVE DEVICES
Acknowledge
Each address and data transmission uses 9 clock pulses. The
ninth pulse is the acknowledge bit (ACK). After the start
condition, the master sends 7 slave address bits and a R/W bit
during the next 8 clock pulses. During the ninth clock pulse, the
device that recognizes its own address holds the data line low
to acknowledge (as shown in Figure 17). The acknowledge bit
is also used by both the master and the slave to acknowledge
receipt of register addresses and data.
SCL
1
2
8
9
SDA
MSB
Data Validity
START
The data on the SDA line must be stable during the HIGH
period of the SCL, unless generating a START or STOP
condition. The HIGH or LOW state of the data line can only
change when the clock signal on the SCL line is LOW. Refer
to Figure 15.
12
ACKNOWLEDGE
FROM SLAVE
FIGURE 17. ACKNOWLEDGE ON THE I2C BUS
SMBus Transactions
All transactions start with a control byte sent from the SMBus
master device. The control byte begins with a Start condition,
followed by 7 bits of slave address (0001001 for the ISL9518)
followed by the R/W bit. The R/W bit is 0 for a write or 1 for a
read. If any slave devices on the SMBus bus recognize their
address, they will acknowledge by pulling the serial data (SDA)
line low for the last clock cycle in the control byte. If no slaves
exist at that address or are not ready to communicate, the data
line will be 1, indicating a Not Acknowledge condition.
FN6775.0
December 8, 2008
ISL9518, ISL9518A
WRITE TO A REGISTER
SLAVE
ADDR + W
S
A
REGISTER
ADDR
A
REGISTER
ADDR
A
LO BYTE
DATA
A
HI BYTE
DATA
A
S
SLAVE
ADDR + R
A
LO BYTE
DATA
P
READ FROM A REGISTER
SLAVE
ADDR + W
S
A
P
HI BYTE
DATA
A
N
S
START
A
ACKNOWLEDGE
DRIVEN BY THE MASTER
P
STOP
N
NO ACKNOWLEDGE
DRIVEN BY ISL9518
P
FIGURE 18. SMBus/ISL9518 READ AND WRITE PROTOCOL
Once the control byte is sent, and the ISL9518
acknowledges it, the 2nd byte sent by the master must be a
register address byte such as 0x14 for the ChargeCurrent
register. The register address byte tells the ISL9518 which
register the master will write or read. See Table 1 for details
of the registers. Once the ISL9518 receives a register address
byte, it responds with an acknowledge.
Byte Format
Every byte put on the SDA line must be 8 bits long and must
be followed by an acknowledge bit. Data is transferred with
the most significant bit first (MSB) and the least significant bit
last (LSB). The LO BYTE data is transferred before the HI
BYTE data.
ISL9518 and SMBus
The ISL9518 receives control inputs from the SMBus interface.
The serial interface complies with the SMBus protocols, as
documented in the System Management Bus Specification
V1.1, which can be downloaded from http://www.smbus.org/.
The ISL9518 uses the SMBus Read-Word and Write-Word
protocols (Figure 18) to communicate with the host system and
a smart battery. The ISL9518 is an SMBus slave device and
does not initiate communication on the bus. It responds to the
7-bit address 0b0001001_ (0x12).
Read address = 0b00010011 and
Write address = 0b00010010.
In addition, the ISL9518 has two identification (ID) registers:
a 16-bit device ID register (0xFF) and a 16-bit manufacturer
ID register (0xFE).
The data (SDA) and clock (SCL) pins have Schmitt-trigger
inputs that can accommodate slow edges. Choose pull-up
resistors for SDA and SCL to achieve rise times according to
the SMBus specifications. The ISL9518 is controlled by the
data written to the registers described in Table 1.
SMBus Registers
The ISL9518 supports 7 internal registers that use either
Write-Word or Read-Word protocols, as summarized in
Table 1. ManufacturerID and DeviceID are “read only”
registers and can be used to identify the ISL9518. On the
ISL9518, ManufacturerID always returns 0x0049 (ASCII
code for “I” for Intersil) and DeviceID always returns 0x0002.
TABLE 1. ISL9518 AND ISL9518A REGISTER SUMMARY
REGISTER
ADDRESS
REGISTER NAME
READ/WRITE
DESCRIPTION
ISL9518 (2-CELL)
POR STATE
ISL9518A (3-CELL)
POR STATE
0x0000 = 0A
0x0000 = 0A
0x2000 = 8.192V
0x3000 = 12.288V
0x0000
0x0000
0x14
ChargeCurrent
Read or Write
6-Bit Charge Current Setting
0x15
MaxSystemVoltage
Read or Write
11-Bit MaxSystemVoltage Setting
0x3D
Control
Read or Write
8-Bit Control bit register
0x3E
MinSystemVoltage
Read or Write
7-Bit MinSystemVoltage setting
0x1800 = 6.144V
0x2400 = 9.216V
0x3F
InputCurrent
Read or Write
6-Bit Input Current Setting
0x0C00 = 3.072A
0x0E00 = 3.584A
0xFE
ManufacturerID
Read Only
Manufacturer ID
0x0049
0x0049
0xFF
DeviceID
Read Only
Device ID
0x0002
0x0002
13
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Setting Max System Voltage
Max system voltage is set by writing a valid 16-bit number to
the 16-bit MaxSystemVoltage register. The ISL9518 ignores the
first 4 LSBs and uses the next 11 bits to set the voltage DAC.
The max system voltage range of the ISL9518 is 1.024V to
19.200V. Numbers requesting max system voltage greater than
19.200V result in a max system voltage of 19.200V. All
numbers requesting max system voltage below 1.024V result in
a voltage set point of zero, which turns off the regulator. The
trickle charge system is activated when CSON-BGATE < 5V. If
the MaxSystemVoltage register is set below 6.144V, it may not
be possible to get CSON-BGATE > 5V. In this case, the
regulator will stay in trickle charge mode.
Upon initial power-up of the VSMB supply, the
MaxSystemVoltage register is reset to the POR value in
Table 1. Use the Write-Word protocol (Figure 18) to write to
the MaxSystemVoltage register. The register address for
MaxSystemVoltage is 0x15. The 16-bit binary number formed
by D15–D0 represents the max system voltage set point in
mV. However, the resolution of the ISL9518 is 16mV because
the D0–D3 bits are ignored, as shown in Table 2. The D15 bit
is also ignored because it is not needed to span the 1.024V to
19.2V range. Table 2 shows the mapping between the 16-bit
number written to the MaxSystemVoltage register and max
system voltage set point. The MaxSystemVoltage register can
be read back to verify its contents.
Smart Battery Registers
The MaxSystemVoltage and ChargeCurrent registers use
addresses and the format defined in the Smart Battery
Charger Specification (Level 2) for ChargeVoltage and
ChargeCurrent. In some systems, the Smart Battery Pack
may write commands to these registers in ISL9518. If a
Smart Battery is used with ISL9518; please refer to the
Smart Battery Charger Specification for details
TABLE 2. MaxSystemVoltage (REGISTER 0x15)
BIT
BIT NAME
DESCRIPTION
0
Not used.
1
Not used.
2
Not used.
3
Not used.
4
MaxSystemVoltage, MAXSVDAC 0
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 16mV of charger voltage.
5
MaxSystemVoltage, MAXSVDAC 1
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 32mV of charger voltage.
6
MaxSystemVoltage, MAXSVDAC 2
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 64mV of charger voltage.
7
MaxSystemVoltage, MAXSVDAC 3
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 128mV of charger voltage.
8
MaxSystemVoltage, MAXSVDAC 4
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 256mV of charger voltage.
9
MaxSystemVoltage, MAXSVDAC 5
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 512mV of charger voltage.
10
MaxSystemVoltage, MAXSVDAC 6
0 = Adds 0mA of charger voltage.
1 = Adds 1024mV of charger voltage.
11
MaxSystemVoltage, MAXSVDAC 7
0 = Adds 0mV of charger voltage.
1 = Adds 2048mV of charger voltage.
12
MaxSystemVoltage, MAXSVDAC 8
0 = Adds 0mV of charger voltage.
1 = Adds 4096mV of charger voltage.
13
MaxSystemVoltage, MAXSVDAC 9
0 = Adds 0mV of charger voltage.
1 = Adds 8192mV of charger voltage.
14
MaxSystemVoltage, MAXSVDAC 10 0 = Adds 0mV of charger voltage.
1 = Adds 16384mV of charger voltage, 19200mV maximum
15
Not used. Normally a 32768mV weight.
14
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Setting Minimum System Voltage
Setting Charge Current
Minimum System Voltage is set by writing a valid 16-bit
number to the MinSystemVoltage register. This 16-bit number
translates to a 65.535V full-scale voltage. The ISL9518
ignores the first 8 LSBs and uses the next 7 bits to set the
MinSystemVoltage DAC. The min system voltage range of the
ISL9518 is 0V to 19.2V. Numbers requesting min system
voltage greater than 19.2V result in a min system voltage of
19.2V. Although min system voltage can be set to 0.00V, the
min system voltage cannot go below the Vgs of the BGATE
FET. Min system voltage below 6.144V is not recommended.
ISL9518 has a 16-bit ChargeCurrent register that sets the
battery charging current. ISL9518 controls the charge current
by controlling the CSOP-CSON voltage. The register’s LSB
translates to 10µV at CSON-CSOP. With a 10mΩ charge
current RSENSE resistor (RS2 in “Typical Application Circuit” on
page 3), the LSB translates to 1mA charge current. The
ISL9518 ignores the first 7 LSBs and uses the next 6 bits to
control the current DAC. The charge-current range of the
ISL9518 is 0A to 8.064A (using a 10mΩ current-sense resistor).
All numbers requesting charge current above 8.064A result in a
current setting of 8.064A. All numbers requesting charge
current between 0mA to 128mA result in a current setting of
0mA. After initial power-up of VSMB, the ChargeCurrent
register is reset to 0x0000, BGATE is high (BGATE FET is
OFF) and charging is disabled. To charge the battery, write a
valid, non-zero number to the ChargeCurrent register. The
ChargeCurrent register uses the Write-Word protocol
(Figure 18). The register code for ChargeCurrent is 0x14
(0b00010100). Table 4 shows the mapping between the 16-bit
ChargeCurrent number and the charge current set point. The
ChargeCurrent register can be read back to verify its contents.
Upon initial power-up of the VSMB supply, the
MinSystemVoltage register is reset to the POR value in
Table 1. Use the Write-Word protocol (Figure 18) to write to
the MinSystemVoltage register. The register address for
MinSystemVoltage is 0x3E. The 16-bit binary number formed
by D15–D0 represents the min system voltage set point in mV.
However, the resolution of the ISL9518 is 256mV because the
D0–D7 bits are ignored as shown in Table 3. The D15 bit is
also ignored because it is not needed to span the 0V to 19.2V
range. Table 3 shows the mapping between the 16-bit number
written to the MinSystemVoltage register and the min system
voltage set point. The MinSystemVoltage register can be read
back to verify its contents.
TABLE 3. MinSystemVoltage (REGISTER 0x3E)
BIT
BIT NAME
DESCRIPTION
0
Not used.
1
Not used.
2
Not used.
3
Not used.
4
Not used.
5
Not used.
6
Not used.
7
Not used.
8
MinSystemVoltage, MINSVDAC 0
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 256mV of charger voltage.
9
MinSystemVoltage, MINSVDAC 1
0 = Adds 0mV of charger voltage, 1024mV minimum
1 = Adds 512mV of charger voltage.
10
MinSystemVoltage, MINSVDAC 2
0 = Adds 0mA of charger voltage.
1 = Adds 1024mV of charger voltage.
11
MinSystemVoltage, MINSVDAC 3
0 = Adds 0mV of charger voltage.
1 = Adds 2048mV of charger voltage.
12
MinSystemVoltage, MINSVDAC 4
0 = Adds 0mV of charger voltage.
1 = Adds 4096mV of charger voltage.
13
MinSystemVoltage, MINSVDAC 5
0 = Adds 0mV of charger voltage.
1 = Adds 8192mV of charger voltage.
14
MinSystemVoltage, MINSVDAC 6
0 = Adds 0mV of charger voltage.
1 = Adds 16384mV of charger voltage, 19200mV maximum
15
Not used.
15
FN6775.0
December 8, 2008
ISL9518, ISL9518A
TABLE 4. ChargeCurrent (REGISTER 0x14) (10mΩ SENSE RESISTOR, RS2)
BIT
BIT NAME
DESCRIPTION
0
Not used.
1
Not used.
2
Not used.
3
Not used.
4
Not used.
5
Not used.
6
Not used.
7
Charge Current, CCDAC 0
0 = Adds 0mA of charger current.
1 = Adds 128mA of charger current.
8
Charge Current, CCDAC 1
0 = Adds 0mA of charger current.
1 = Adds 256mA of charger current.
9
Charge Current, CCDAC 2
0 = Adds 0mA of charger current.
1 = Adds 512mA of charger current.
10
Charge Current, CCDAC 3
0 = Adds 0mA of charger current.
1 = Adds 1024mA of charger current.
11
Charge Current, CCDAC 4
0 = Adds 0mA of charger current.
1 = Adds 2048mA of charger current.
12
Charge Current, CCDAC 5
0 = Adds 0mA of charger current.
1 = Adds 4096mA of charger current, 8064mA maximum
13
Not used.
14
Not used.
15
Not used.
Smart Battery Registers
The MaxSystemVoltage and ChargeCurrent registers use
addresses and the format defined in the Smart Battery
Charger specification (Level 2) for ChargeVoltage and
ChargeCurrent. In some systems the Smart Battery Pack
may write commands to these registers in ISL9518. If a
Smart Battery is used with ISL9518, please refer to the
Smart Battery Charger Specification for details.
Setting Input Current Limit
When the input current exceeds the set input current limit, the
ISL9518 decreases the charge current to provide priority to
system load current. As the system load rises, the available
charge current drops linearly to zero. Higher system loads can
be drawn from the battery. If the battery is not present, the
system voltage is reduced to supply more system current at
the same input current. The total input current can increase to
the limit of the AC-adapter.
The internal amplifier compares the differential voltage
between CSIP and CSIN to a scaled voltage set by the
InputCurrent register. The total input current is a function of
battery charge current, system load current, VOUT, VIN and
efficiency. The total input current can be estimated by
Equation 2:
16
I INPUT = ( I SYSTEM + I BATTERY ) × V SYSTEM ⁄ ( η × V INPUT )
(EQ. 2)
Where η is the efficiency of the DC/DC converter (typically
90% to 95%).
The ISL9518 has a 16-bit InputCurrent register that
translates to a 1mA LSB and a 65.53A full scale current
using a 20mΩ current-sense resistor (RS1 in Figure 2).
Equivalently, the 16-bit Input Current number sets the
voltage across CSIP and CSIN inputs in 20µV per LSB
increments. To set the input current limit, use the SMBus to
write a 16-bit InputCurrent register using the data format
listed in Table 5. The InputCurrent register uses the
Write-Word protocol (see Figure 18). The register code for
InputCurrent is 0x3F (0b00111111). The InputCurrent
register can be read back to verify its contents.
The ISL9518 ignores the first 7 LSBs and uses the next 6-bits
to control the input current DAC. The input current range of
the ISL9518 is from 128mA to 8.064A. All 16-bit numbers
requesting input current above 8.064A result in an
input-current setting of 8.064A. The default input current limit
setting at power on of VSMB is the POR value in Table 1.
FN6775.0
December 8, 2008
ISL9518, ISL9518A
TABLE 5. INPUT CURRENT (REGISTER 0x3F) (20mΩ SENSE RESISTOR, RS1)
BIT
BIT NAME
DESCRIPTION
0
Not used.
1
Not used.
2
Not used.
3
Not used.
4
Not used.
5
Not used.
6
Not used.
7
Input Current, ACDAC 0
0 = Adds 0mA of input current.
1 = Adds 128mA of input current.
8
Input Current, ACDAC 1
0 = Adds 0mA of input current.
1 = Adds 256mA of input current.
9
Input Current, ACDAC 2
0 = Adds 0mA of input current.
1 = Adds 512mA of input current.
10
Input Current, ACDAC 3
0 = Adds 0mA of input current.
1 = Adds 1024mA of input current.
11
Input Current, ACDAC 4
0 = Adds 0mA of input current.
1 = Adds 2048mA of input current.
12
Input Current, ACDAC 5
0 = Adds 0mA of input current.
1 = Adds 4096mA of input current, 8064mA maximum
13
Not used.
14
Not used.
15
Not used.
TABLE 6. CONTROL REGISTER (REGISTER 0x3D)
BIT
BIT NAME
DESCRIPTION
0
100kHz
100kHz = 1 Changes the switching frequency to100kHz. Default 0
1
50kHz
50kHz = 1 AND 100kHz = 1 Changes the switching frequency to 50kHz. Default 0
2
Isolate Adapter
Isolate Adapter = 1 disconnects the adapter from the charger by making the SGATE pin
HI Z. Default 0
3
Spare
Spare Default 0
4
LowPower
LowPower = 1 removes power from the battery discharge monitor circuits to reduce power
consumption. Default 0
5
Spare
Spare Default 0
6
AC_OK
Read only. The chip indicates the state. Default 0. read only
7
Trickle
Read only. The chip indicates the state. Default 0. Read only
8
Not used.
9
Not used.
10
Not used.
11
Not used.
12
Not used.
13
Not used.
14
Not used.
15
Not used.
17
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Control Register
Reading from the Internal Registers
Each bit in the control register has a different function.
Table 6 describes the actions of each bit. The register can be
read or written. Bits 6 and 7 are controlled internally and are
read only. Writing to bits 7 and 6 does not change their value
or the function of ISL9518.
The ISL9518 has the ability to read from 7 internal registers.
Prior to reading from an internal register, the master must first
select the desired register by writing to it and sending the
registers address byte. This process begins by the master
sending a control byte with the R/W bit set to 0, indicating a
write. Once it receives an acknowledge from the ISL9518, it
sends a register address byte representing the internal
register it wants to read. The ISL9518 will respond with an
Acknowledge. The master must then respond with a Stop
condition. After the Stop condition, the master follows with a
new Start condition, then sends a new control byte with the
ISL9518 slave address and the R/W bit set to 1, indicating a
read. The ISL9518 will Acknowledge then send the lower byte
stored in that register. After receiving the byte, the master
Acknowledges by holding SDA low during the 9th clock pulse.
ISL9518 then sends the higher byte stored in the register.
After the second byte, neither device holds SDA low (No
Acknowledge). The master will then produce a Stop condition
to end the read transaction. See Figure 18.
The register returns to its default values on power-up of
VSMB (see Table 1).
Charger Timeout
The ISL9518 includes a timer to insure the SMBus master is
active and to prevent over charging the battery. If the
adapter is present and if ISL9518 does not receive a write to
the MaxSystemVoltage or ChargeCurrent register within
175s, ISL9518 will terminate charging by turning the BGATE
FET OFF. If a time-out occurs, either the MaxSystemVoltage
or the ChargeCurrent register must be written to re-enable
charging. ISL9518 will continue to regulate the system
voltage even if an SMBus time-out occurs. If the adapter is
not present, ISL9518 turns the BGATE FET ON to supply
system voltage from the battery.
ISL9518 Data Byte Order
ISL9518 does not support reading more than 1 register per
transaction.
Each register in ISL9518 contains 16 bits or two 8-bit bytes.
All data sent on the SMBus is in 8-bit bytes and 2 bytes must
be written or read from each register in ISL9518. The order
in which these bytes are transmitted appears reversed from
the way they are normally written. The LO BYTE is sent first
and the HI BYTE is sent second. For example, when writing
0x41A0, 0xA0 is written first and 0x41 is sent second. See
Figure 18.
Application Information
Writing to the Internal Registers
The inductor selection has trade-offs between cost, size,
crossover frequency and efficiency. For example, the lower
the inductance, the smaller the size, but ripple current is
higher. This also results in higher AC losses in the magnetic
core and the windings, which decreases the system
efficiency. Higher inductance results in lower ripple current
and smaller output filter capacitors, but it has higher DCR
(DC resistance of the inductor) loss, lower saturation current
and has slower transient response. So, the practical inductor
design is based on the inductor ripple current being ±15% to
±20% of the maximum operating DC current at maximum
input voltage. Maximum ripple is at 50% duty cycle or
VBAT = VIN,MAX/2. The required inductance for ±15% ripple
current can be calculated from Equation 3:
In order to set the ChargeCurrent, InputCurrent,
MaxSystemVoltage, MinSystemVoltage or the Control
registers, valid 16-bit numbers must be written to ISL9518’s
internal registers via the SMBus.
To write to a register in the ISL9518, the master sends a
control byte with the R/W bit set to 0, indicating a write. If it
receives an Acknowledge from the ISL9518, it sends a
register address byte setting the register to be written (i.e.
0x14 for the ChargeCurrent register). The ISL9518 will
respond with an Acknowledge. The master then sends the
lower data byte to be written into the desired register. The
ISL9518 will respond with an Acknowledge. The master then
sends the higher data byte to be written into the desired
register. The ISL9518 will respond with an Acknowledge.
The master then issues a Stop condition, indicating to the
ISL9518 that the current transaction is complete. Once this
transaction completes, the ISL9518 will begin operating at
the new current or voltage. See Figure 18.
ISL9518 does not support writing more than one register per
transaction.
18
The following battery charger design refers to the “Typical
Application Circuit” in Figure 2. This section describes how
to select the external components including the inductor,
input and output capacitors, switching MOSFETs and current
sensing resistors.
Inductor Selection
V IN, MAX
L = -----------------------------------------------------------------4 ⋅ F SW ⋅ 0.3 ⋅ I OUT, MAX
(EQ. 3)
Where VIN,MAX is the maximum input voltage, FSW is the
switching frequency and IOUT,MAX is the max DC current
required by the system.
For VIN,MAX = 20V, VBAT = 12.6V, IBAT,MAX = 4.5A, and
fs = 400kHz, the calculated inductance is 9.3µH. Choosing
the closest standard value gives L = 10µH. Ferrite cores are
often the best choice since they are optimized at 400kHz to
FN6775.0
December 8, 2008
ISL9518, ISL9518A
600kHz operation with low core loss. The core must be large
enough not to saturate at the peak inductor current IPeak in
Equation 4:
1
I PEAK = I OUT, MAX + --- ⋅ I RIPPLE
2
(EQ. 4)
Inductor saturation can lead to cascade failures due to very
high currents. Conservative design limits the peak current in
the inductor to less than 90% of the rated saturation current.
Crossover frequency is heavily dependent on the inductor
value. FCO should be less than 20% of the switching
frequency and a conservative design has FCO less than
10% of the switching frequency. The highest FCO is in
voltage control mode with the battery removed and may be
calculated (approximately) from Equation 5:
5 ⋅ 11 ⋅ R SENSE
F CO = ------------------------------------------2π ⋅ L
(EQ. 5)
Output Capacitor Selection
In Narrow VDC systems, one or more capacitors are
connected at the charger output (CSON) and a large number
of capacitors are connected to the system voltage output.
Most of the system voltage capacitors are placed near the
inputs to the system and core regulators. Some capacitance
(on the order of 20µF to 100µF) with low ESR should be
placed near the inductor and FETs to provide a path for
switching currents that is short and has a small area.
A combination of 0.1µF, 10µF ceramic capacitors and
organic polymer capacitors is a good choice for capacitors
near the ISL9518 and the inputs to the other system
regulators. Organic polymer capacitors have high
capacitance with small size and have a significant equivalent
series resistance (ESR). Although ESR adds to ripple
voltage, it also creates a high frequency zero that helps the
closed loop operation of the buck regulator.
MOSFET Selection
The Notebook battery charger synchronous buck converter
has the input voltage from the AC-adapter output. The
maximum AC-adapter output voltage does not exceed 25V.
Therefore, 30V logic MOSFET should be used.
The high side MOSFET must be able to dissipate the
conduction losses plus the switching losses. For the battery
charger application, the input voltage of the synchronous
buck converter is equal to the AC-adapter output voltage,
which is relatively constant. The maximum efficiency is
achieved by selecting a high side MOSFET that has the
conduction losses equal to the switching losses. Switching
losses in the low-side FET are very small. The choice of
low-side FET is a trade-off between conduction losses
(rDS(ON)) and cost. A good rule of thumb for the rDS(ON) of
the low-side FET is 2x the rDS(ON) of the high-side FET.
exhibit cross conduction (or shoot-through) due to current
injected into the drain-to-source parasitic capacitor (Cgd) by
the high dV/dt rising edge at the phase node when the high
side MOSFET turns on. Although LGATE sink current
(1.8A typical) is more than enough to switch the FET off
quickly, voltage drops across parasitic impedances between
LGATE and the MOSFET can allow the gate to rise during
the fast rising edge of voltage on the drain. MOSFETs with
low threshold voltage (<1.5V) and low ratio of Cgs/Cgd (<5)
and high gate resistance (>4Ω) may be turned on for a few
ns by the high dV/dt (rising edge) on their drain. This can be
avoided with higher threshold voltage and Cgs/Cgd ratio.
For the high-side MOSFET, the worst-case conduction
losses occur at the minimum input voltage, as shown in
Equation 6:
V OUT
2
) ⋅ r DS ( ON )
P Q1, conduction = ---------------- ⋅ ( I SYS + I
BAT
V IN
(EQ. 6)
The optimum efficiency occurs when the switching losses
equal the conduction losses. However, it is difficult to
calculate the switching losses in the high-side MOSFET
since it must allow for difficult-to-quantify factors that
influence the turn-on and turn-off times. These factors
include the MOSFET internal gate resistance, gate charge,
threshold voltage, stray inductance and the pull-up and
pull-down resistance of the gate driver.
The following switching loss calculation (Equation 7)
provides a rough estimate.
P Q1, Switching =
⎛ Q gd ⎞ 1
⎛ Q gd ⎞
1
-⎟ + --- V IN I LP f sw ⎜ ----------------⎟ + Q rr V IN f sw
--- V IN I LV f sw ⎜ -----------------------2
⎝ I g, source⎠ 2
⎝ I g, sin k⎠
(EQ. 7)
where the following are the peak gate-drive source/sink
current of Q1, respectively:
• Qgd: drain-to-gate charge,
• Qrr: total reverse recovery charge of the body-diode in
low-side MOSFET,
• ILV: inductor valley current,
•
•
ILP: Inductor peak current,
Ig,sink
• Ig,source
Low switching loss requires low drain-to-gate charge Qgd.
Generally, the lower the drain-to-gate charge, the higher the
ON-resistance. Therefore, there is a trade-off between the
ON-resistance and drain-to-gate charge. Good MOSFET
selection is based on the Figure of Merit (FOM), which is a
product of the total gate charge and ON-resistance. Usually,
the smaller the value of FOM, the higher the efficiency for
the same application.
The LGATE gate driver can drive sufficient gate current to
switch most MOSFETs efficiently. However, some FETs may
19
FN6775.0
December 8, 2008
ISL9518, ISL9518A
For the low-side MOSFET, the worst-case power dissipation
occurs at minimum battery voltage and maximum input
voltage (Equation 8):
V OUT⎞
⎛
2
P Q2 = ⎜ 1 – ----------------⎟ ⋅ I BAT ⋅ r DS ( ON )
V IN ⎠
⎝
(EQ. 8)
Ensure that the required total gate drive current for the
selected MOSFETs should be less than 24mA. So, the total
gate charge for the high-side and low-side MOSFETs is
limited by Equation 9:
(EQ. 9)
Where IGATE is the total gate drive current and should be
less than 24mA. Substituting IGATE = 24mA and fs = 400kHz
into Equation 9 yields that the total gate charge should be
less than 80nC. Therefore, the ISL9518 easily drives the
battery charge current up to 8A.
Snubber Design
ISL9518's buck regulator operates in discontinuous current
mode (DCM) when the load current is less than half the
peak-to-peak current in the inductor. After the low-side FET
turns off, the phase voltage rings due to the high impedance
with both FETs off. This can be seen in Figure 11. Adding a
snubber (resistor in series with a capacitor) from the phase
node to ground can greatly reduce the ringing. In some
situations a snubber can improve output ripple and
regulation.
The snubber capacitor should be approximately twice the
parasitic capacitance of the phase node. This can be
estimated by operating at very low load current (100mA) and
measuring the ringing frequency. Other capacitor values can
be used but smaller values will allow some ringing and larger
values will increase the power dissipated in the snubber
resistor.
CSNUB and RSNUB can be calculated from Equations 10
and 11:
2
C SNUB = ------------------------------------2
( 2πF ring ) ⋅ L
R SNUB =
(EQ. 10)
2⋅L ------------------C SNUB
(EQ. 11)
20
The input capacitor absorbs the ripple current from the
synchronous buck converter, which is given by Equation 12:
V OUT ⋅ ( V IN – V OUT )
I RMS = I BAT ⋅ ------------------------------------------------------------V
IN
Choose a low-side MOSFET that has the lowest possible
ON-resistance with a moderate-sized package like the SO-8
and is reasonably priced. The switching losses are not an
issue for the low-side MOSFET because it operates at
zero-voltage-switching.
I GATE
Q GATE ≤ ----------------f sw
Input Capacitor Selection
(EQ. 12)
This RMS ripple current must be smaller than the rated RMS
current in the capacitor datasheet. Non-tantalum chemistries
(ceramic, aluminum, or OSCON) are preferred due to their
resistance to power-up surge currents when the AC-adapter
is plugged into the battery charger. For Notebook battery
charger applications, it is recommended that ceramic
capacitors or polymer capacitors from Sanyo be used due to
their small size and reasonable cost.
Loop Compensation Design
ISL9518 has four closed loop control modes. One controls
the output voltage when the battery is fully charged or
absent. A second controls the current into the battery when
charging, the third limits current drawn from the adapter and
the fourth controls the minimum system voltage. The charge
current and input current control loops are compensated by
a single capacitor on the ICOMP pin. The voltage control
loops are compensated by a network shown in Figure 21.
Descriptions of these control loops and guidelines for
selecting compensation components will be given in the
following sections. Which loop controls the switching
regulator is determined by the minimum current buffer and
the minimum voltage buffer (IMIN and VMIN in Figure 1).
These four loops will be described separately.
Transconductance Amplifiers gm1, gm2, gm3 and
gm4
ISL9518 uses several transconductance amplifiers (also
known as gm amps). Most commercially available op amps
are voltage controlled voltage sources with gain expressed
as A = VOUT/VIN. gm amps are voltage controlled current
sources with gain expressed as gm = IOUT/VIN. gm will
appear in some of the equations for poles and zeros in the
compensation.
PWM Gain Fm
The Pulse Width Modulator in the ISL9518 converts voltage
at VCOMP (or ICOMP) to a duty cycle by comparing
VCOMP to a triangle wave (duty = VCOMP/VP-P RAMP).
The low-pass filter formed by L and CO convert the duty
cycle to a DC output voltage (VOUT = VDCIN*duty). In
ISL9518, the triangle wave amplitude is proportional to
VDCIN. Making the ramp amplitude proportional to DCIN
makes the gain from VCOMP to the PHASE output a
constant 11 and is independent of DCIN.
FN6775.0
December 8, 2008
ISL9518, ISL9518A
.
VIN
DRIVERS
RAMP GEN
VRAMP = VIN/11
VCOMP
+
L
CO
RESR
When the battery is present, the Q is very low (typically 0.1).
With very low Q, the double pole from the LC filter split into
two separate poles, one at frequency below ωDP and one at
a frequency above ωDP.
L
11
VCOMP
CO
Max System Voltage Control Loop
RESR
FIGURE 19. FOR SMALL SIGNAL AC ANALYSIS, THE PWM
AND POWER STAGE CAN BE MODELED AS A
SIMPLE GAIN OF 11
Output LC Filter Transfer Functions
The gain from the phase node to the system output and
battery depend entirely on external components. Transfer
function ALC(s) is shown in Equations 13 and 14:
s ⎞
⎛ 1 – --------------⎝
ω ESR⎠
A LC = -----------------------------------------------------------⎛ s2
⎞
s
⎜ ------------ + -------------------------- + 1⎟
⎝ ω DP ( ω DP ⋅ Q )
⎠
(EQ. 13)
The max system voltage error amplifier controls the output
when the input current is below the limit and the battery is
charged to the value in the MaxSystemVoltage register.
Under these conditions, VCOMP controls the charger’s
output because the 2 current error amplifiers (gm1 and gm3)
output their maximum current and charge the capacitor on
ICOMP to its maximum voltage (clamped to 0.3V above
VCOMP). With ICOMP higher than VCOMP, the minimum
voltage buffer output equals the voltage on VCOMP. The
max system voltage control loop is shown in Figure 21.
RAMP GEN
VRAMP = VIN/11
VIN
DRIVERS
-
The load resistance RO is a combination of MOSFET
rDS(ON), inductor DCR and the internal resistance of the
battery (normally between 50mΩ and 200mΩ) in parallel with
the system. The system load may be modeled as a current
sink in parallel with a resistance. For AC analysis of the
voltage control loop, this may be treated as a very high
resistance or an open circuit. The worst case for voltage
mode control is when the battery is absent. This results in
the highest Q of the LC filter and the lowest phase margin.
+
1
ω DP = -----------------------( L ⋅ Co )
SYSTEM
L
PHASE
CO
RESR
1
ω ESR = --------------------------------( R ESR ⋅ C o )
FB
(EQ. 14)
CSON
RS2
VCOMP
R2
PHASE (°)
GAIN (dB)
L
Q = R o ⋅ ------Co
C1
RBAT
gm2
+
10
0
-10
-20 RBATTERY = 100mΩ
-30
RBATTERY = 50mΩ
-40
-50
-60
-70
500k
MAXSVDAC
100k
NO BATTERY
FOR SMALL SIGNAL AC ANALYSIS, VOLTAGE SOURCES
ARE SHORT CIRCUITS AND CURRENT SOURCES ARE
OPEN CIRCUITS.
-20
-40
-60
-80
-100
-120
-140
100 200
R1
C2
11
PHASE
CO
RS2
RESR
VFB
CSON
VCOMP
500 1k
2k
5k 10k 20k
FREQUENCY
50k 100k200k 500k
FIGURE 20. FREQUENCY RESPONSE OF THE LC OUTPUT
FILTER
R2
C2
R1
C1
R BAT
gm2
+
500k
100k
FIGURE 21. MAX SYSTEM VOLTAGE LOOP COMPENSATOR
21
FN6775.0
December 8, 2008
ISL9518, ISL9518A
The compensation network consists of the max system
voltage error amplifier gm2 and the compensation network
R1, C1, R2 and C2. Equations 15 through 20 relate to the
compensation network’s poles, zeros and gain to the
components in Figure 21. Figure 22 shows an asymptotic
bode plot of the DC/DC converter’s gain vs frequency. It is
strongly recommended that FZ1 is approximately 1/4*FDP
and FZ2 is approximately 1/2*FDP.
Charge Current Control Loop
When the battery voltage is less than the programmed max
system voltage, the max system voltage error amplifier goes
to it’s maximum output (limited to 0.3V above ICOMP) and
the ICOMP voltage controls the loop through the minimum
voltage buffer. Figure 23 shows the charge current control
loop.
L
60
50
40
11
LOOP
MODULATOR
COMPENSATOR
FDP
PHASE
R ESR
30
GAIN (dB)
CO
Σ
S
20
+
0.25
-
CSOP
20
C F2
10
CA2
FP1
ICOMP
gm1
+
0
R S2
CSON
R BAT
CCDAC
C ICOMP
-10
FZ1
-20
FZ2
-30
-40
R F2
+
FIGURE 23. CHARGE CURRENT LIMIT LOOP
FZESR
0.01
0.1
1
10
100
1k
FREQUENCY (Hz)
FIGURE 22. ASYMPTOTIC BODE PLOT OF THE MAX SYSTEM
VOLTAGE CONTROL LOOP GAIN
Compensation Break Frequency Equations
1
F Z1 = -----------------------------------------------------( 2π ⋅ C 1 ⋅ ( R 1 + R 3 ) )
(EQ. 15)
1
F Z2 = -------------------------------------------------------------⎛
⎧
1 ⎫⎞
⎜ 2π ⋅ C 2 ⋅ ⎨ R 2 – ------------ ⎬⎟
gm2 ⎭⎠
⎝
⎩
(EQ. 16)
1
------------ = 4000Ω
gm2
(EQ. 17)
1
F DP = ------------------------------( 2π L ⋅ C o )
(EQ. 18)
1
F P1 = ----------------------------------( 2π ⋅ R 1 ⋅ C 1 )
(EQ. 19)
1
F ESR = -------------------------------------------( 2π ⋅ C o ⋅ R ESR )
(EQ. 20)
22
The compensation capacitor (CICOMP) gives the error
amplifier (gm1) a pole at a very low frequency (<<1Hz) and a
a zero at FZ1. FZ1 is created by the 0.25*CA2 output added
to ICOMP. The loop response has another zero due to the
output capacitor’s ESR.
A filter should be added between RS2 and CSOP and CSON
to reduce switching noise. The filter roll off frequency should
be between the crossover frequency and the switching
frequency (~100kHz). RF2 should be small (<2Ω) to
minimize offsets due to leakage current into CSOP.
1
F DP = ------------------------------( 2π L ⋅ C o )
(EQ. 21)
1
F ZESR = -------------------------------------------( 2π ⋅ C o ⋅ R ESR )
(EQ. 22)
4 ⋅ gm1
F Z1 = --------------------------------------( 2π ⋅ C ICOMP )
(EQ. 23)
gm1 = 50μA ⁄ V
(EQ. 24)
1
F FILTER = ------------------------------------------( 2π ⋅ C F2 ⋅ R F2 )
(EQ. 25)
FN6775.0
December 8, 2008
ISL9518, ISL9518A
The loop response equations, bode plots and the selection
of CICOMP are the same as the charge current control loop
with loop gain reduced by the duty cycle. In other words, if
the duty cycle D = 50%, the loop gain will be 6dB lower than
the loop gain in Figure 24. This gives lower crossover
frequency and higher phase margin in this mode.
60
LOOP
MODULATOR
COMPENSATOR
FDP
40
GAIN (dB)
20
0
FZ1
FFILTER
-20
The current control loops can have the same gain if the Input
current sense resistor is larger than the charge current
sense resistor by the same ratio that input voltage is larger
than output voltage.
Min System Voltage Control Loop
-40
FZESR
-60
0.01
0.1
1
10
100
1k
FREQUENCY (kHz)
FIGURE 24. CHARGE CURRENT LOOP BODE PLOTS
CICOMP should be chosen using Equation 26 to set
FZ1 = FDP/10. The crossover frequency will be
approximately 2.5*FDP. The phase margin will be between
+10° and +40° depending on FZESR.
4 ⋅ gm1
C ICOMP = --------------------------------2π ⋅ F DP ⁄ 10
(EQ. 26)
Adapter Current Limit Control Loop
If the combined battery charge current and system load
current results in adapter current that equals the
programmed adapter current limit, ISL9518 will reduce the
current to the battery and/or reduce the output voltage to
hold the adapter current at the limit. Above the adapter
current limit, the minimum current buffer equals the output of
gm3 and ICOMP controls the charger output.
A filter should be added between RS1 and CSIP and CSIN to
reduce switching noise. The filter roll off frequency should be
between the cross over frequency and the switching
frequency (~100kHz).
DCIN
The min system voltage control loop is only active when a
battery is connected that is discharged to a voltage below
the voltage in the MinSystemVoltage register. When it is
active, the ISL9518 reduces the charge current to 256mA
and controls the BGATE FET in the linear range to hold the
min system voltage on the system output. The reduced
charge current and active BGATE control are referred to in
this document as “Trickle Charge Mode”.
When the battery voltage is higher than min system voltage,
BGATE goes approximately 7V below the system voltage (at
CSON) to fully enhance the BGATE FET.
When the battery voltage is less than the min system voltage,
the min system voltage loop controls the voltage on BGATE to
hold the system voltage at the programmed min system
voltage. The difference between the min system voltage and
the battery voltage drops across the BGATE FET.
Component Placement
The power MOSFET should be close to the IC so that the
gate drive signal, the LGATE, UGATE, PHASE, and BOOT,
traces can be short.
Place the components in such a way that the area under the
IC has less noise traces with high dV/dt and di/dt, such as
gate signals and phase node signals.
Signal Ground and Power Ground Connection
L
At minimum, a reasonably large area of copper, which will
shield other noise couplings through the IC, should be used
as signal ground beneath the IC. The best tie-point between
the signal ground and the power ground is at the negative
side of the output capacitor on each side, where there is little
noise; a noisy trace beneath the IC is not recommended.
11
RF1
PHASE
CO
RESR
CF1
CSOP
+
0.25
-
SΣ
RF2
+
CF2
20
-
CSIN
-
AGND and VDD Pins
20
RBAT
+
CSIP
ICOMP
RS2
CSON
gm3
+
ACDAC
CICOMP
FIGURE 25. ADAPTER CURRENT LIMIT LOOP
23
At least one high quality ceramic decoupling capacitor
should be used to cross these two pins. The decoupling
capacitor can be put close to the IC.
LGATE Pin
This is the gate drive signal for the bottom MOSFET of the
buck converter. The signal going through this trace has both
high dv/dt and high di/dt, and the peak charging and
discharging current is very high. These two traces should be
FN6775.0
December 8, 2008
ISL9518, ISL9518A
short, wide, and away from other traces. There should be no
other traces in parallel with these traces on any layer.
CSOP, CSON, CSIP and CSIN Pins
This trace should be short, and positioned away from other
weak signal traces. This node has a very high dv/dt with a
voltage swing from the input voltage to ground. No trace
should be in parallel with it. This trace is also the return path
for UGATE. Connect this pin to the high-side MOSFET
source.
Accurate charge current and adapter current sensing is
critical for good performance. The current sense resistor
connects to the CSON and the CSOP pins through a low
pass filter with the filter capacitor very near the IC (see
Figure 2). Traces from the sense resistor should start at the
pads of the sense resistor and should be routed close
together through the low pass filter and to the CSOP and
CSON pins (see Figure 26). The CSON pin is also used as
the system voltage feedback. The traces should be routed
away from the high dV/dt and di/dt pins like PHASE, BOOT
pins. In general, the current sense resistor should be close
to the IC. These guidelines should also be followed for the
adapter current sense resistor and CSIP and CSIN. Other
layout arrangements should be adjusted accordingly.
UGATE Pin
DCIN Pin
This pin has a square shape waveform with high dV/dt. It
provides the gate drive current to charge and discharge the
top MOSFET with high di/dt. This trace should be wide,
short, and away from other traces, similar to the LGATE.
This pin connects to AC adapter output voltage, and should
be less noise sensitive.
PGND Pin
PGND pin should be laid out to the source of the lower
NMOS.The negative side of the output capacitor must be
close to the source node of the bottom MOSFET. This trace
is the return path of LGATE.
PHASE Pin
BOOT Pin
This pin’s di/dt is as high as the UGATE; therefore, this trace
should be as short as possible.
Copper Size for the Phase Node
The capacitance of PHASE should be kept very low to
minimize ringing. It would be best to limit the size of the
PHASE node copper in strict accordance with the current
and thermal management of the application.
Identify the Power and Signal Ground
HIGH
CURRENT
TRACE
SENSE
RESISTOR
HIGH
CURRENT
TRACE
KELVIN CONNECTION TRACES
TO THE LOW PASS FILTER
AND
CSOP AND CSON
FIGURE 26. CURRENT SENSE RESISTOR LAYOUT
The input and output capacitors of the converters (the
source terminal of the bottom switching MOSFET PGND)
should connect to the power ground. The other components
should connect to signal ground. Signal and power ground
are tied together at one point.
Clamping Capacitor for Switching MOSFET
It is recommended that ceramic capacitors be used closely
connected to the drain of the high-side MOSFET, and the
source of the low-side MOSFET. This capacitor reduces the
noise and the power loss of the MOSFET.
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
24
FN6775.0
December 8, 2008
ISL9518, ISL9518A
Package Outline Drawing
L28.4x4A
28 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 1, 12/08
4X 2.4
4.00
24X 0.40
A
B
6
PIN 1
INDEX AREA
6
PIN #1 INDEX AREA
28
22
1
4.00
21
2 .40 ± 0 . 15
15
(4X)
0.15
8
14
0.10 M C A B
4 28X 0.20
TOP VIEW
28X 0.45 ± 0.10
BOTTOM VIEW
SEE DETAIL "X"
0.10 C
0 . 75
( 3. 75 TYP )
( 24X 0 . 4 )
(
C
BASE PLANE
SEATING PLANE
0.08 C
2. 40 )
SIDE VIEW
( 28X 0 . 20 )
C
0 . 2 REF
5
0 . 00 MIN.
0 . 05 MAX.
( 28X 0 . 65)
TYPICAL RECOMMENDED LAND PATTERN
DETAIL "X"
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal ± 0.05
4. Dimension b applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 indentifier may be
either a mold or mark feature.
25
FN6775.0
December 8, 2008