LTC3026 1.5A Low Input Voltage VLDO Linear Regulator U FEATURES DESCRIPTIO ■ The LTC®3026 is a very low dropout (VLDOTM) linear regulator that can operate at input voltages down to 1.14V. The device is capable of supplying 1.5A of output current with a typical dropout voltage of only 100mV. To allow operation at low input voltages the LTC3026 includes a boost converter that provides the necessary headroom for the internal LDO circuitry. ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ Input Voltage Range: 1.14V to 3.5V (with Boost Enabled) 1.14V to 5.5V (with External 5V Boost) Low Dropout Voltage: 100mV at IOUT = 1.5A Adjustable Output Range: 0.4V to 2.6V Output Current: Up to 1.5A Excellent Supply Rejection Even Near Dropout Shutdown Disconnects Load from VIN and VBST Low Operating Current: IIN = 950µA at VIN = 1.5V Low Shutdown Current: IIN < 1µA (Typ), IBST = 0.1µA (Typ) Stable with 10µF or Greater Ceramic Capacitors Short-Circuit, Reverse Current Protected Overtemperature Protected Available in 10-Lead MSOP and 10-Lead (3mm × 3mm) DFN Packages Output current comes directly from the input supply to maximize efficiency. The boost converter requires only a small chip inductor and ceramic capacitor for operation. Additionally, the boosted output voltage of one LTC3026 can supply the boost voltage for other LTC3026s, thus requiring a single inductor for multiple LDOs. A user supplied boost voltage can be used eliminating the need for an inductor altogether. U APPLICATIO S ■ ■ ■ The LTC3026 regulator is stable with 10µF or greater ceramic output capacitors. The device has a low 0.4V reference voltage which is used to program the output voltage via two external resistors. The device also has internal current limit, overtemperature shutdown, and reverse output current protection. The LTC3026 is available in a small 10-lead MSOP or low profile (0.75mm) 10-lead 3mm × 3mm DFN package. High Efficiency Linear Regulator Post Regulator for Switching Supplies Microprocessor Supply , LTC and LT are registered trademarks of Linear Technology Corporation. VLDO is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Patent Pending U TYPICAL APPLICATIO 1.2V Output Voltage from 1.5V Input Supply L1 10µH Dropout Voltage vs Output Current 150 SW 4.7µF IN VIN = 1.5V 0.4V 4.7µF + – VOUT = 1.2V, 1.5A OUT DROPOUT (mV) 5V BOOST CONVERTER BST 100 1.2V 1.5V 2.0V 2.6V 50 8.06k OFF ON ADJ SHDN LTC3026 GND COUT 10µF 100k 4.02k 0 PG 3026 TA01a L1: MURATA LQH2MCN100K02 0 1.0 0.5 1.5 IOUT (A) 3026 TA01b 3026f 1 LTC3026 U W W W ABSOLUTE AXI U RATI GS (Note 1) VBST to GND ................................................ –0.3V to 6V VIN to GND ................................................... –0.3V to 6V SHDN, and ADJ to GND ................ –0.3V to (VIN + 0.3V) Output Short-Circuit Duration .......................... Indefinite Operating Junction Temperature Range ............................................... – 40°C to 125°C Storage Temperature Range ................. – 65°C to 125°C Lead Temperature (MSE, Soldering, 10 sec) ........ 300°C U W U PACKAGE/ORDER I FOR ATIO ORDER PART NUMBER TOP VIEW IN 1 10 OUT IN 2 9 OUT GND 3 SW 4 7 PG BST 5 6 SHDN 11 LTC3026EDD 8 ADJ DD PACKAGE 10-LEAD (3mm × 3mm) PLASTIC DFN TJMAX = 125°C, θJA = 40°C/W EXPOSED PAD IS GND (PIN 11) MUST BE SOLDERED TO PCB DD PART MARKING LBHW ORDER PART NUMBER TOP VIEW IN IN GND SW BST 1 2 3 4 5 11 10 9 8 7 6 OUT OUT ADJ PG SHDN LTC3026EMSE MSE PART MARKING MSE PACKAGE 10-LEAD PLASTIC MSOP TJMAX = 125°C, θJA = 40°C/W EXPOSED PAD IS GND (PIN 11) MUST BE SOLDERED TO PCB LTBJB Consult LTC Marketing for parts specified with wider operating temperature ranges. ELECTRICAL CHARACTERISTICS (BOOST ENABLED, LSW = 10µH) The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VIN = 1.5V, VOUT = 1.2V, CIN = CBST = 4.7µF, COUT = 10µF (all capacitors ceramic) unless otherwise noted. SYMBOL PARAMETER CONDITIONS VIN Operating Voltage (Note 2) IIN Operating Current IOUT = 0mA, VOUT = 0.8V, VSHDN = VIN, VIN = 1.2V IOUT = 0mA, VOUT = 1.2V, VSHDN = VIN, VIN = 1.5V IOUT = 0mA, VOUT = 1.2V, VSHDN = VIN, VIN = 2.5V IOUT = 0mA, VOUT = 1.2V, VSHDN = VIN, VIN = 3.5V IINSHDN Shutdown Current VSHDN = 0V, VIN = 3.5V MIN ● Boost Output Voltage Range VBSTUVLO Boost Undervoltage Lockout Boost Output Drive (Note 3) ● VSHDN = VIN ● VIN < 1.4V VIN ≥ 1.4V MAX 3.5 1160 950 640 400 Inductor Size Requirement Inductor Peak Current Requirement VBST TYP 1.14 UNITS V µA µA µA µA 0.6 20 µA 4.7 150 10 40 µH mA 4.8 5 5.2 V 4.0 4.2 4.4 7 10 V mA mA 3026f 2 LTC3026 ELECTRICAL CHARACTERISTICS (BOOST DISABLED, VSW = 0V) The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VIN = 1.5V, VOUT = 1.2V, VBST = 5V, CIN = CBST = 1µF, COUT = 10µF (all capacitors ceramic) unless otherwise noted. SYMBOL PARAMETER CONDITIONS VIN Operating Voltage (Note 2) ● MIN IIN Operating Current IOUT = 100µA, VSHDN = VIN, 1.2V ≤ VIN ≤ 5V ● IINSHDN Shutdown Current VSHDN = 0V, VIN = 3.5V ● VBST Boost Operating Voltage (Note 7) VSHDN = VIN ● 4.5 VBSTUVLO Undervoltage Lockout ● 4.0 IBST Boost Operating Current IOUT = 100µA, VSHDN = VIN IBSTSHDN Boost Shutdown Current VSHDN = 0V TYP MAX UNITS 5.5 V 200 µA 0.6 20 µA 5 5.5 V 4.25 4.4 V 175 275 µA 1 5 µA 1.14 95 ● (BOOST ENABLED or DISABLED) The ● denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VIN = 1.5V, VOUT = 1.2V, CIN = CBST = 1µF, COUT = 10µF (all capacitors ceramic) unless otherwise noted. SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS VADJ Regulation Voltage (Note 5) 1mA ≤ IOUT ≤ 1.5A, 1.14V ≤ VIN ≤ 3.5V, VBST = 5V, VOUT = 0.8V 1mA ≤ IOUT ≤ 1.5A, 1.14V ≤ VIN ≤ 3.5V, VBST = 5V, VOUT = 0.8V ● 0.397 0.395 0.4 0.4 0.403 0.405 V V OUT Programming Range 2.6 V 250 mV 100 nA ● 0.4 Dropout Voltage (Note 6) VIN = 1.5V, VADJ = 0.38, IOUT = 1.5A ● IADJ ADJ Input Current VADJ = 0.4V ● –100 IOUT Continuous Output Current VSHDN = VIN ● 1.5 ILIM Output Current Current Limit en Output Voltage Noise 100 A 3 f = 10Hz to 100kHz, IL = 800mA Boost Disabled Boost Enabled 110 210 VIHSHDN SHDN Input High Voltage 1.14V ≤ VIN ≤ 3.5V 3.5V ≤ VIN ≤ 5.5V ● ● VILSHDN SHDN Input Low Voltage 1.14V ≤ VIN ≤ 5.5V ● IIHSHDN SHDN Input High Current SHDN = VIN IILSHDN SHDN Input Low Current SHDN = 0V VOLPG PG Output Low Voltage IPG = 2mA IOHPG PG Output High Leakage Current VPG = 5.5V PG Output Threshold (Note 4) PG High to Low PG Low to High Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. This IC has overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperatures will exceed 125°C when overtemperature is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. Note 2: Minimum Operating Voltage required for regulation is: VIN ≥ VOUT(MIN) + VDROPOUT Note 3: When using BST to drive loads other than LTC3026s, the load must be high impedance during start-up (i.e. prior to PG going high). Note 4: PG threshold expressed as a percentage difference from the “VADJ Regulation Voltage” as given in the table. A µVRMS µVRMS 1.0 1.2 V V 0.4 V –1 1 µA –1 1 µA 0.4 V 0.01 1 µA –9 –7 –6 –4 % % ● 0.1 –12 –10 Note 5: Operating conditions are limited by maximum junction temperature. The regulated output voltage specification will not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, the output current range must be limited. When operating at maximum output current, the input voltage range must be limited. Note 6: Dropout voltage is minimum input to output voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage will be equal to VIN – VDROPOUT. Note 7: To maintain correct regulation VOUT ≤ VBST – 2.4V 3026f 3 LTC3026 U W TYPICAL PERFOR A CE CHARACTERISTICS IN Supply Current with Boost Converter Enabled IN Supply Current with Boost Converter Disabled BST Supply Current with Boost Converter Disabled 1.50 200 200 150 150 0.75 IIN (µA) 1.00 IBST (µA) INPUT CURRENT (mA) 1.25 100 0.50 VBST = 5V – 40°C 25°C 85°C 125°C 50 – 40°C 25°C 85°C 0.25 0 1.0 1.5 2.0 2.5 VIN (V) 3026 G01 VBST = 5V – 40°C 25°C 85°C 125°C 50 0 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 VIN (V) 3.5 3.0 100 0 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 VIN (V) 3026 G02 ADJ Voltage vs Temperature 3026 G03 BST Voltage vs Temperature IN Shutdown Current 5.0 404 5.050 VIN = 1.5V 4.5 403 1mA 400 1.5A 399 398 396 –50 –25 0 25 50 75 TEMPERATURE (°C) 100 3.0 2.5 2.0 3.5V 1.5 2.5V 0.5 0 –50 125 1.2V –25 0 25 50 75 TEMPERATURE (°C) 125 4.950 –50 VFB = 0.38V IOUT =1.5A 125 10kHz 60 120 100 80 60 – 40°C 25°C 85°C 125°C 40 20 1.8 2.0 2.2 2.4 1MHz 40 100kHz 30 20 VBST = 5V VOUT =1.2V IOUT = 800mA COUT = 10µF 10 2.6 VIN (V) 3026 G07 RIPPLE REJECTION (dB) RIPPLE REJECTION (dB) 140 1.6 100 70 50 160 1.4 0 25 50 75 TEMPERATURE (°C) Ripple Rejection 60 0 1.2 –25 3026 G06 Ripple Rejection Dropout Voltage vs Input Voltage 200 DROPOUT (mV) 100 3026 G05 3026 G04 180 5.000 4.975 1.0 VBST = 5V VIN = 1.5V VOUT =1.2V 397 5.025 3.5 BST VOLTAGE (V) 401 INPUT CURRENT (µA) ADJUST VOLTAGE (mV) 4.0 402 0 1.2 1.4 1.6 1.8 2.0 VIN (V) 2.2 2.4 50 40 30 VBST = 5V VIN = 1.5V VOUT =1.2V IOUT = 800mA COUT = 10µF 20 10 2.6 3026 G08 0 100 1000 10000 100000 1000000 1E+07 FREQUENCY (Hz) 3026 G09 3026f 4 LTC3026 U W TYPICAL PERFOR A CE CHARACTERISTICS Shutdown Threshold Output Current Limit 900 FALL VOUT = 0V TA = 25°C 4.5 2.18 4.0 2.16 3.5 3.0 2.5 600 CURRENT LIMIT 300 1 2 3 4 1.5 2.0 2.5 VIN (V) 3.0 3026 G10 5.0 50 25 0 75 TEMPERATURE (°C) 100 375 4.0 3.5 DELAY (ms) 350 VOUT = 0.8V ROUT = 8Ω – 40°C 25°C 85°C 125 Output Load Transient Response 1.5A VOUT = 0.8V ROUT = 8Ω – 40°C 25°C 85°C 4.5 325 –25 3026 G12 Delay from Enable to PG with Boost Enabled 400 250 2.02 –50 3.5 3026 G11 Delay from Enable to PG with Boost Disabled 275 2.10 2.04 1.0 1.0 VIN (V) 300 2.12 2.06 THERMAL LIMIT 1.5 6 5 2.14 2.08 2.0 – 40°C 25°C 125°C DELAY (µs) 2.20 VBST - VOUT (V) RISE RISE FALL FALL RISE BST to OUT Headroom Voltage 2.22 5.0 IOUT (A) VSHDN THRESHOLD (mV) 1200 IOUT 2mA OUT AC 20mV/DIV 3.0 2.5 2.0 1.5 1.0 0.5 0 1.0 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 VIN (V) 1.5 2.5 2.0 VIN (V) 3.0 VOUT = 1.5V COUT = 10µF VIN = 1.7V VBST = 5V 3.5 3026 G14 3026 G13 IN Supply Transient Response 100µs/DIV 3026 G15 BST Ripple and Feedthrough to OUT BST/OUT Startup HI SHDN VIN 2V LO 1.5V 5V VBST AC 20mV/DIV BST 1V 1.5V VOUT AC 10mV/DIV VOUT AC 5mV/DIV OUT 0V VOUT = 1.2V IOUT = 800mA COUT = 10µF VBST = 5V TA = 25°C 10µs/DIV 3026 G16 TA = 25°C ROUT = 1Ω VIN = 1.7V 200µs/DIV 3026 G17 VOUT = 1.2V VIN = 1.5V IOUT = 1A COUT = 10µF LSW = 10µH TA = 25°C 20µs/DIV 3026 G18 3026f 5 LTC3026 U U U PI FU CTIO S IN (Pins 1, 2): Input Supply Voltage. Output load current is supplied directly from IN. The IN pin should be locally bypassed to ground if the LTC3026 is more than a few inches away from another source of bulk capacitance. In general, the output impedance of a battery rises with frequency, so it is usually advisable to include an input bypass capacitor when supplying IN from a battery. A capacitor in the range of 0.1µF to 4.7µF is usually sufficient. GND (Pins 3, 11): Ground and Heat Sink. Connect to PCB ground plane or large pad for optimum thermal performance. SW (Pin 4): Boost Switching Pin. This is the boost converter switching pin. A 4.7µH to 40µH inductor able to handle a peak current of 150mA is connected from this pin to VIN. The boost converter can be disabled by shorting this pin to GND. This allows the use of an external boosted supply from a second LTC3026 or other source. BST (Pin 5): Boost Output Voltage Pin. With boost converter enabled bypass the BST pin with a ≥4.7µF low ESR ceramic capacitor to GND (CBST). BST does not load VIN when in shutdown, but is diode connected to IN through the external inductor, thus, will not go to ground with VIN present. Users should not present any loads to the BST pin (with boost enabled) until PG signals that regulation has been achieved. When providing an external BST voltage (i.e. boost converter disabled) a 1µF low ESR ceramic capacitor can be used. SHDN (Pin 6): Shutdown Input Pin, Active Low. This pin is used to put the LTC3026 into shutdown. The SHDN pin current is typically less than 10nA. The SHDN pin cannot be left floating and must be tied to a valid logic level (such as IN) if not used. PG (Pin 7): Power Good Pin. When PG is high impedance OUT is in regulation, and low impedance when OUT is in shutdown or out of regulation. ADJ (Pin 8): Output Adjust Pin. This is the input to the error amplifier. It has a typical bias current of 0.1nA flowing into the pin. The ADJ pin reference voltage is 0.4V referenced to ground. The output voltage range is 0.4V to 2.6V and is typically set by connecting ADJ to a resistor divider from OUT to GND. See Figure 2. OUT (Pins 9, 10): Regulated Output Voltage. The OUT pins supply power to the load. A minimum output capacitance of 5µF is required to ensure stability. Larger output capacitors may be required for applications with large transient loads to limit peak voltage transients. See the Applications Information section for more information on output capacitance. 3026f 6 LTC3026 W BLOCK DIAGRA 4 SHDN 6 5 BST – SW BOOST CONVERTER SWITCHING LOGIC EN + SHDN – UVLO VOFF + 7 – – PG IN 1,2 + 0.4V REFERENCE 0.372V + OUT 9,10 – + 8 ADJ OVERSHOOT DETECT GND 3,11 3026 BD 3026f 7 LTC3026 U OPERATIO The LTC3026 is a VLDO (very low dropout) linear regulator which operates from input voltages as low as 1.14V. The LDO uses an internal NMOS transistor as the pass device in a source-follower configuration. The BST pin provides the higher supply necessary for the LDO circuitry while the output current comes directly from the IN input for high efficiency regulation. The BST pin can either be supplied off-chip by an external 5V source or it can be generated through the internal boost converter of the LTC3026. Boost Converter Operation For applications where an external 5V supply is not available, the LTC3026 contains an internal boost converter to produce the necessary 5V supply for the LDO. The boost converter utilizes Burst Mode® operation to achieve high efficiency for the relatively low current levels needed for the LDO circuitry. The boost converter requires only a small chip inductor between the IN and SW pins and a small 4.7µF capacitor at BST. The operation of the boost converter is described as follows. During the first half of the switching cycle, an internal NMOS switch between SW and GND turns on, ramping the inductor current. A peak comparator senses when the inductor current reaches 100mA, at which point the NMOS is turned off and an internal PMOS between SW and BST turns on, transferring the inductor current to the BST pin. The PMOS switch continues to deliver power to BST until the inductor current approaches zero, at which point the PMOS turns off and the NMOS turns back on, repeating the switching cycle. A burst comparator with hysteresis monitors the voltage on the BST pin. When BST is above the upper threshold of the comparator, no switching occurs. When BST falls below the comparator’s lower threshold, switching commences and the BST pin gets charged. The upper and lower thresholds of the burst comparator are set to maintain a 5V supply at BST with approximately 40mV to 50mV of ripple. The LTC3026 has an option to disable the internal boost converter by shorting the SW pin to GND. With the boost converter disabled the user must provide an external 5V supply to BST, or the BST pin can be tied to the boosted supply of a second LTC3026 with the boost converter enabled. Thus only one inductor is required for two (or possibly more) functioning LTC3026s. Care must be taken not to short the BST pin to GND, since the body diode of the internal PMOS transistor connects the BST and SW pins. Shorting BST to GND with an inductor connected between IN and SW can ramp the inductor current to destructive levels, potentially destroying the inductor and/or the part. LDO Operation An undervoltage lockout comparator (UVLO) senses the BST pin voltage to ensure that the bias supply for the LDO is greater than 4.2V before enabling the LDO. If BST is below 4.2V, the UVLO shuts down the LDO, and OUT is pulled to GND through the external divider and an internal 4k resistor. The LDO provides a high accuracy output capable of supplying 1.5A of output current with a typical dropout voltage of only 100mV. A single ceramic capacitor as small as 10µF is all that is required for output bypassing. A low reference voltage allows the LTC3026 output to be programmed to much lower voltages than available in common LDOs (range of 0.4V to 2.6V). The devices also include current limit and thermal overload protection, and will survive an output short-circuit indefinitely. The fast transient response of the follower output stage overcomes the traditional tradeoff between dropout voltage, quiescent current and load transient response inherent in most LDO regulator architectures, see Figure 1. The LTC3026 also includes a soft-start feature to prevent excessive current flow at VIN during start-up. When the LDO is enabled, the soft-start circuitry gradually increases the LDO reference voltage from 0V to 0.4V over a period of approximately 200µs, see Figure 2. Burst Mode is a registered trademark of Linear Technology Corporation. 3026f 8 LTC3026 U OPERATIO 1.5A IOUT VOUT = 0.4V (1 + VOUT 0mA LTC3026 R2 R2 ) R1 COUT ADJ R1 OUT AC 20mV/DIV GND 3026 F02 Figure 3. Programming the LTC3026 VOUT = 1.5V COUT = 10µF VIN = 1.7V VB = 5V 200µs/DIV Figure 1. Output Load Step Response HI SHDN LO 1.5V OUT The LTC3026 operates at a relatively high gain of 270µV/A refered to the ADJ input. Thus, a load current change of 1mA to 1.5A produces a 400µV drop at the ADJ input. To calculate the change in the output, simply multiply by the gain of the feedback network (i.e. 1 + R2/R1). For example, to program the output for 1.2V choose R2/ R1 = 2. In this example an output current change of 1mA to 1.5A produces –400µV • (1 + 2) = 1.2mV drop at the output. Power Good Operation 0V 1.5V PG 0V TA = 25°C ROUT = 1Ω VIN = 1.7V VB = 5V 100µs/DIV Figure 2. Soft-Start with Boost Disable Adjustable Output Voltage The output voltage is set by the ratio of two external resistors as shown in Figure 3. The device servos the output to maintain the ADJ pin voltage at 0.4V (referenced to ground). Thus, the current in R1 is equal to 0.4V/R1. For good transient response, stability and accuracy the current in R1 should be at least 80µA, thus, the value of R1 should be no greater than 5k. The current in R2 is the current in R1 plus the ADJ pin bias current. Since the ADJ pin bias current is typically <10nA it can be ignored in the output voltage calculation. The output voltage can be calculated using the formula in Figure 3. Note that in shutdown the output is turned off and the divider current will be zero once COUT is discharged. The LTC3026 includes an open-drain power good (PG) output pin with hysteresis. If the chip is in shutdown or under UVLO conditions (VBST < 4.25V), PG is low impedance to ground. PG becomes high impedance when VOUT rises to 93% of its regulation voltage. PG stays high impedance until VOUT falls back down to 91% of its regulation value. A pull-up resistor can be inserted between PG and a positive logic supply (such as IN, OUT, BST, etc.) to signal a valid power good condition. VIN should be the minimum operating voltage (1.14V) or greater for PG to function correctly. Output Capacitance and Transient Response The LTC3026 is designed to be stable with a wide range of ceramic output capacitors. The ESR of the output capacitor affects stability, most notably with small capacitors. An output capacitor of 10µF or greater with an ESR of 0.05Ω or less is recommended to ensure stability. The LTC3026 is a micropower device and output transient response will be a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger load current changes. Note that bypass capacitors used to decouple 3026f 9 LTC3026 U OPERATIO in a small package, but exhibit strong voltage and temperature coefficients as shown in Figures 4 and 5. When used with a 2V regulator, a 10µF Y5V capacitor can exhibit an effective value as low as 1µF to 2µF over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor. The X7R type has better stability across temperature, while the X5R is less expensive and is available in higher values. individual components powered by the LTC3026 will increase the effective output capacitor value. High ESR tantalum and electrolytic capacitors may be used, but a low ESR ceramic capacitor must be in parallel at the output. There is no minimum ESR or maximum capacitor size requirements. Extra consideration must be given to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics used are Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are good for providing high capacitances 20 A minimum capacitance of 5µF must be maintained at all times on the LTC3026 LDO output. BOTH CAPACITORS ARE 10µF, 6.3V, 0805 CASE SIZE CHANGE IN VALUE (%) 0 X5R –20 –40 –60 Y5V –80 –100 0 1 2 3 4 DC BIAS VOLTAGE (V) 5 6 3026 F03 Figure 4. Ceramic Capacitor DC Bias Characteristics 20 X5R CHANGE IN VALUE (%) 0 –20 Y5V –40 –60 –80 BOTH CAPACITORS ARE 10µF, 6.3V, 0805 CASE SIZE –100 –50 –25 50 25 0 TEMPERATURE (°C) 75 3026 F04 Figure 5. Ceramic Capacitor Temperature Characteristics 3026f 10 LTC3026 U OPERATIO Boost Converter Component Selection A 10µH chip inductor with a peak saturation current (ISAT) of at least 150mA is recommended for use with the internal boost converter. The inductor value can range between 4.7µH to 40µH, but values less than 10µH result in higher switching frequency, increased switching losses, and lower max output current available at the BST pin. See Table 1 for a list of component suppliers. Table 1. Inductor Vendor Information SUPPLIER PART NUMBER WEBSITE Coilcraft 0603PS-103KB www.coilcraft.com Murata LQH2MCN100K02 www.murata.com LB2016T100M www.t-yuden.com Taiyo Yuden TDK NLC252018T-100K www.TDK.com It is also recommended that the BST pin be bypassed to ground with a 4.7µF or greater ceramic capacitor. Larger values of capacitance will not reduce the size of the BST ripple much, but will decrease the ripple frequency proportionally. The BST pin should maintain 1µF of capacitance at all times to ensure correct operation (See “Output Capacitance and Transient Response” section about capacitor selection). High ESR tantalum and electrolytic capacitors may be used, but a low ESR ceramic must be used in parallel for correct operation. Thermal Considerations The power handling capability of the device will be limited by the maximum rated junction temperature (125°C). The majority of the power dissipated in the device will be the output current multiplied by the input/output voltage differential: (IOUT)(VIN – VOUT). Note that the BST current is less than 200µA even under heavy loads, so its power consumption can be ignored for thermal calculations. The LTC3026 has internal thermal limiting designed to protect the device during momentary overload conditions. For continuous normal conditions, the maximum junction temperature rating of 125°C must not be exceeded. It is important to give careful consideration to all sources of thermal resistance from junction to ambient. Additional heat sources mounted nearby must also be considered. For surface mount devices, heat sinking is accomplished by using the heat-spreading capabilities of the PC board and its copper traces. Copper board stiffeners and plated through holes can also be used to spread the heat generated by power devices. A junction-to-ambient thermal coefficient of 40°C/W is achieved by connecting the exposed pad of the MSOP or DFN package directly to a ground plane of about 2500mm2. Calculating Junction Temperature Example: Given an output voltage of 1.2V, an input voltage of 1.8V ±4%, an output current range of 0mA to 1A and a maximum ambient temperature of 50°C, what will the maximum junction temperature be? The power dissipated by the device will be approximately: IOUT(MAX)(VIN(MAX) – VOUT) where: IOUT(MAX) = 1A VIN(MAX) = 1.87V so: P = 1A(1.87V – 1.2V) = 0.67W Even under worst-case conditions LTC3026’s BST pin power dissipation is only about 1mW, thus can be ignored. The junction to ambient thermal resistance will be on the order of 40°C/W. The junction temperature rise above ambient will be approximately equal to: 0.67W(40°C/W) = 26.8°C The maximum junction temperature will then be equal to the maximum junction temperature rise above ambient plus the maximum ambient temperature or: TA = 26.8°C + 50°C = 76.8°C 3026f 11 LTC3026 U OPERATIO Short-Circuit/Thermal Protection Reverse Input Current Protection The LTC3026 has built-in output short-circuit current limiting as well as over temperature protection. During short-circuit conditions, internal circuitry automatically limits the output current to approximately 3A. At higher temperatures, or in cases where internal power dissipation cause excessive self heating on-chip, the thermal shutdown circuitry will shut down the boost converter and LDO when the junction temperature exceeds approximately 150°C. It will reenable the converter and LDO once the junction temperature drops back to approximately 140°C. The LTC3026 will cycle in and out of thermal shutdown without latch-up or damage until the overstress condition is removed. Long term overstress (TJ > 125°C) should be avoided as it can degrade the performance or shorten the life of the part. The LTC3026 features reverse input current protection to limit current draw from any supplementary power source at the output. Figure 6 shows the reverse output current limit for constant input and output voltages cases. Note: Positive input current represents current flowing into the VIN pin of LTC3026. With VOUT held at or below the output regulation voltage and VIN varied, IN current flow will follow Figure 6’s curves. IIN reverse current ramps up to about 16µA as the VIN approaches VOUT. Reverse input current will spike up as VIN approaches within about 30mV of VOUT as the reverse current protection circuitry is disabled and normal operation resumes. As VIN transitions above VOUT the reverse current transitions into short circuit current as long as VOUT is held below the regulation voltage. 30 IN CURRENT LIMIT ABOVE 1.45V IIN CURRENT (µA) 20 10 0 –10 –20 –30 0 0.3 0.9 0.6 1.2 INPUT VOLTAGE (V) 1.5 1.8 3026 F06 Figure 6. Input Current vs Input Voltage 3026f 12 LTC3026 U OPERATIO Layout Considerations Connection from BST and OUT pins to their respective ceramic bypass capacitor should be kept as short as possible. The ground side of the bypass capacitors should be connected directly to the ground plane for best results or through short traces back to the GND pin of the part. Long traces will increase the effective series ESR and inductance of the capacitor which can degrade performance. With the boost converter enabled, the SW pin will be switching between ground and 5V whenever the BST pin needs to be recharged. The transition edge rates of the SW pin can be quite fast (~10ns). Thus care must be taken to make sure the SW node does not couple capacitively to other nodes (especially the ADJ pin). Additionally, stray LSW CIN CBST capacitance to this node reduces the efficiency and amount of current available from the boost converter. For these reasons it is recommended that the SW pin be connected to the switching inductor with as short a trace as possible. If the user has any sensitive nodes near the SW node, a ground shield may be placed between the two nodes to reduce coupling. Because the ADJ pin is relatively high impedance (depending on the resistor divider used), stray capacitance at this pin should be minimized (<10pF) to prevent phase shift in the error amplifier loop. Additionally special attention should be given to any stray capacitances that can couple external signals onto the ADJ pin producing undesirable output ripple. For optimum performance connect the ADJ pin to R1 and R2 with a short PCB trace and minimize all other stray capacitance to the ADJ pin. COUT 1 IN OUT 10 2 IN OUT 9 3 GND ADJ 8 4 SW PG 7 5 BST SHDN 6 R2 R1 3026 F05 VIA CONNECTION TO GND PLANE Figure 7. Suggested Layout 3026f 13 LTC3026 U TYPICAL APPLICATIO S Using 1 Boost with Multiple Regulators VIN = 2.5V TO ADDITIONAL REGULATORS 10µH BST SW IN BST SW 4.7µF LTC3026 1µF LTC3026 VOUT1 1.8V, 1.5A OUT VOUT2 1.5V, 1.5A OUT IN 11k 14k SHDN COUT1 10µF ADJ 100k 4.7µF GND 4.02k 100k 1µF PG1 PG COUT2 10µF ADJ SHDN GND LTC3026 WITH BOOST ENABLED FANOUT: 3-LTC3026 FOR VIN <1.4V 5-LTC3025 FOR VIN >1.4V PG 4.02k PG2 BOOT STRAPPED LTC3026 (BOOST DISABLED) 3026 TA03 2.5V Output from 3.3V Supply with External 5V Bias VBIAS = 5V BST SW 1µF LTC3026 VIN = 3.3V IN VOUT 2.5V, 1.5A OUT 21k SHDN COUT 10µF ADJ 100k 1µF GND PG 4.02k PG 3026 TA04 3026f 14 LTC3026 U PACKAGE DESCRIPTIO MSE Package 10-Lead Plastic MSOP (Reference LTC DWG # 05-08-1663) BOTTOM VIEW OF EXPOSED PAD OPTION 0.254 (.010) 2.794 ± 0.102 (.110 ± .004) DETAIL “A” 0.889 ± 0.127 (.035 ± .005) 2.06 ± 0.102 (.081 ± .004) 1 1.83 ± 0.102 (.072 ± .004) 0° – 6° TYP GAUGE PLANE 5.23 (.206) MIN 0.53 ± 0.152 (.021 ± .006) 2.083 ± 0.102 3.20 – 3.45 (.082 ± .004) (.126 – .136) DETAIL “A” 10 0.18 (.007) 0.50 0.305 ± 0.038 (.0197) (.0120 ± .0015) BSC TYP RECOMMENDED SOLDER PAD LAYOUT 0.86 (.034) REF 1.10 (.043) MAX SEATING PLANE 0.17 – 0.27 (.007 – .011) TYP 0.50 (.0197) BSC 0.127 ± 0.076 (.005 ± .003) MSOP (MSE) 0603 3.00 ± 0.102 (.118 ± .004) (NOTE 3) 0.497 ± 0.076 (.0196 ± .003) REF 10 9 8 7 6 3.00 ± 0.102 (.118 ± .004) (NOTE 4) 4.90 ± 0.152 NOTE: 1. DIMENSIONS IN MILLIMETER/(INCH) (.193 ± .006) 2. DRAWING NOT TO SCALE 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX 1 2 3 4 5 DD Package 10-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1699) R = 0.115 TYP 6 0.38 ± 0.10 10 0.675 ±0.05 3.50 ±0.05 1.65 ±0.05 2.15 ±0.05 (2 SIDES) 3.00 ±0.10 (4 SIDES) PACKAGE OUTLINE 1.65 ± 0.10 (2 SIDES) PIN 1 TOP MARK (SEE NOTE 6) (DD10) DFN 1103 5 0.200 REF 0.25 ± 0.05 0.50 BSC 2.38 ±0.05 (2 SIDES) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS 1 0.25 ± 0.05 0.50 BSC 0.75 ±0.05 0.00 – 0.05 2.38 ±0.10 (2 SIDES) BOTTOM VIEW—EXPOSED PAD NOTE: 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-2). CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE 3026f Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 15 LTC3026 U TYPICAL APPLICATIO Efficient, Low Noise 1.5V Output from 1.8V DC/DC Buck Converter (LTC3026 Boost Converter Disabled) 4.5V ≤ VIN ≤ 5.5V 33pF 30k 200pF 1 ITH 0.1µF 10 SW RSENSE 0.04Ω LTC1773 2 3 4 CIN 47µF 10V 5 RUN/SS 9 SENSE– SYNC/FCB 8 VIN VFB TG GND BG L1 2.5µH 7 1µF SW BST LTC3026 IN OUT SHDN ADJ 11k 6 1µF Si9942DY CBUCK 47µF 10V 100k 1% 80.6k 1% VBUCK 1.8V 2A COUT 10µF 100k GND VOUT 1.5V 1.5A 4.02k PG PG 3026 TA02 CIN, CBUCK: TAIYO YUDEN LMK550BJ476MM L1: CDRH5D28 RSENSE: IRC LR1206-01-R040-F RELATED PARTS PART NUMBER DESCRIPTION COMMENTS LT1761 100mA, Low Noise LDO in ThinSOT 300mV Dropout Voltage, Low Noise: 20µVRMS, VIN = 1.8V to 20V, ThinSOT Package LT1762 150mA, Low Noise LDO 300mV Dropout Voltage, Low Noise: 20µVRMS, VIN = 1.8V to 20V, MS8 Package LT1763 500mA, Low Noise LDO 300mV Dropout Voltage, Low Noise: 20µVRMS, VIN = 1.8V to 20V, SO-8 Package LT1764A 3A, Fast Transient Response, Low Noise LDO 340mV Dropout Voltage, Low Noise: 40µVRMS, VIN = 2.7V to 20V, TO-220 and DD Packages LTC1844 150mA, Very Low Dropout LDO 80mV Dropout Voltage, Low Noise <30µVRMS, VIN = 1.6V to 6.5V, Stable with 1µF Output Capacitors, ThinSOT Package LT1962 300mA, Low Noise LDO 270mV Dropout Voltage, Low Noise: 20µVRMS, VIN = 1.8V to 20V, MS8 Package LT1963A 1.5A Low Noise, Fast Transient Response LDO 340mV Dropout Voltage, Low Noise: 40µVRMS, VIN = 2.5V to 20V, TO-220, DD, SOT-223 and SO-8 Packages LT1964 200mA, Low Noise, Negative LDO 340mV Dropout Voltage, Low Noise 30µVRMS, VIN = –1.8V to –20V, ThinSOT Package LTC3025 300mA Micropower VLDO Linear Regulator 45mV Dropout Voltage, Low Noise 80µVRMS, VIN = 0.9V to 5.5V, Low IQ: 54µA, 2mm × 2mm 6-Lead DFN Package LT3150 Fast Transient Response, VLDO Regulator Controller 0.035mV Dropout Voltage via External FET, VIN: 1.3V to 10V 3026f 16 Linear Technology Corporation LT/TP 0405 500 • PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 ● FAX: (408) 434-0507 ● www.linear.com © LINEAR TECHNOLOGY CORPORATION 2005