NSC LP3856ESX-ADJ

LP3856-ADJ
3A Fast Response Ultra Low Dropout Linear Regulators
General Description
Features
The LP3856-ADJ fast ultra low-dropout linear regulators operate from a +2.5V to +7.0V input supply. These ultra low
dropout linear regulators respond very quickly to step
changes in load, which makes them suitable for low voltage
microprocessor applications. The LP3856-ADJ is developed
on a CMOS process which allows low quiescent current
operation independent of output load current. This CMOS
process also allows the LP3856-ADJ to operate under extremely low dropout conditions.
Dropout Voltage: Ultra low dropout voltage; typically 39mV
at 300mA load current and 390mV at 3A load current.
n
n
n
n
n
n
n
n
n
Ground Pin Current: Typically 4mA at 3A load current.
Shutdown Mode: Typically 10nA quiescent current when
the shutdown pin is pulled low.
Adjustable Output Voltage: The output voltage may be
programmed via two external resistors.
Ultra low dropout voltage
Stable with selected ceramic capacitors
Low ground pin current
Load regulation of 0.08%
10nA quiescent current in shutdown mode
Guaranteed output current of 3A DC
Available in TO-263 and TO-220 packages
Overtemperature/overcurrent protection
−40˚C to +125˚C junction temperature range
Applications
n
n
n
n
n
n
n
n
Microprocessor power supplies
GTL, GTL+, BTL, and SSTL bus terminators
Power supplies for DSPs
SCSI terminator
Post regulators
High efficiency linear regulators
Battery chargers
Other battery powered applications
Typical Application Circuit
20074234
**See Application Hints
© 2005 National Semiconductor Corporation
DS200742
www.national.com
LP3856-ADJ 3A Fast Response Ultra Low Dropout Linear Regulators
July 2005
LP3856-ADJ
Connection Diagrams
20074205
20074206
Top View
TO220-5 Package
Bent, Staggered Leads
Top View
TO263-5 Package
Pin Description for TO220-5 and TO263-5 Packages
Pin #
LP3856-ADJ
Name
1
SD
Function
Shutdown
2
VIN
3
GND
4
VOUT
Output Voltage
5
ADJ
Set Output Voltage
Input Supply
Ground
Ordering Information
20074231
Package Type Designator is "T" for TO220 package, and "S" for TO263 package.
TABLE 1. Package Marking and Ordering Information
Output
Voltage
Order Number
Current
Description
Package
Type
Package Marking
Supplied As:
ADJ
LP3856ES-ADJ
3A
TO263-5
LP3856ES-ADJ
Rail
ADJ
LP3856ESX-ADJ
3A
TO263-5
LP3856ES-ADJ
Tape and Reel
ADJ
LP3856ET-ADJ
3A
TO220-5
LP3856ET-ADJ
Rail
www.national.com
2
LP3856-ADJ
Block Diagram
LP3856-ADJ
20074229
3
www.national.com
LP3856-ADJ
Absolute Maximum Ratings (Note 1)
IOUT (Survival)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Storage Temperature Range
Operating Ratings
−65˚C to +150˚C
Input Supply Voltage (Operating),
(Note 10)
Lead Temperature
(Soldering, 5 sec.)
260˚C
ESD Rating (Note 3)
Internally Limited
Input Supply Voltage (Survival)
Shutdown Input Voltage
(Survival)
Output Voltage (Survival), (Note
6), (Note 7)
2.5V to 7.0V
Shutdown Input Voltage
(Operating)
2 kV
Power Dissipation (Note 2)
Short Circuit Protected
−0.3V to +7.5V
−0.3V to 7.0V
Maximum Operating Current (DC)
3A
Operating Junction Temp. Range
−40˚C to +125˚C
−0.3V to 7.5V
−0.3V to +6.0V
Electrical Characteristics
LP3856-ADJ
Limits in standard typeface are for TJ = 25˚C, and limits in boldface type apply over the full operating temperature range.
Unless otherwise specified: VIN = VO(NOM) + 1V, IL = 10 mA, COUT = 10µF, VSD = 2V.
Symbol
Parameter
Conditions
VADJ
Adjust Pin Voltage
VOUT +1V ≤ VIN≤ 7V
10 mA ≤ IL ≤ 3A
IADJ
Adjust Pin Input Current
VOUT +1V ≤ VIN≤ 7V
10 mA ≤ IL ≤ 3A
Typ
(Note 4)
1.216
10
LP3856-ADJ
(Note 5)
Units
Min
Max
1.198
1.180
1.234
1.253
V
100
nA
∆V OL
Output Voltage Line
Regulation (Note 8)
VOUT +1V ≤ VIN ≤ 7.0V
0.02
0.06
%
∆VO/ ∆IOUT
Output Voltage Load
Regulation
(Note 8)
10 mA ≤ IL ≤ 3A
0.08
0.14
%
VIN - VOUT
Dropout Voltage
(Note 9)
IGND
IGND
IO(PK)
IL = 300 mA
39
55
75
IL = 3A
390
500
700
IL = 300 mA
4
Ground Pin Current In
Normal Operation Mode
9
10
IL = 3A
4
9
10
Ground Pin Current In
Shutdown Mode
0.01
10
-40˚C ≤ TJ ≤ 85˚C
Peak Output Current
VO ≥ VO(NOM) - 4%
VSD ≤ 0.3V
mV
mA
µA
50
4.5
A
6
A
Short Circuit Protection
ISC
www.national.com
Short Circuit Current
4
Limits in standard typeface are for TJ = 25˚C, and limits in boldface type apply over the full operating temperature range.
Unless otherwise specified: VIN = VO(NOM) + 1V, IL = 10 mA, COUT = 10µF, VSD = 2V.
Symbol
Parameter
Conditions
Typ
(Note 4)
LP3856-ADJ
(Note 5)
Min
Units
Max
Shutdown Input
VIN
0
Turn-off delay
IL = 3A
20
Turn-on delay
IL = 3A
25
µs
SD Input Current
VSD = VIN
1
nA
VIN = VOUT + 1V
COUT = 10uF
VOUT = 3.3V, f = 120Hz
73
VIN = VOUT + 0.5V
COUT = 10uF
VOUT = 3.3V, f = 120Hz
57
f = 120Hz
0.8
BW = 10Hz – 100kHz
VOUT = 2.5V
150
BW = 300Hz – 300kHz
VOUT = 2.5V
100
Shutdown Threshold
TdOFF
TdON
ISD
2
Output = High
Output = Low
VSDT
0.3
V
µs
AC Parameters
PSRR
ρn(l/f
en
Ripple Rejection
Output Noise Density
Output Noise Voltage
dB
µV
µV (rms)
Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions for which the device is
intended to be functional, but does not guarantee specific performance limits. For guaranteed specifications and test conditions, see Electrical Characteristics. The
guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed
test conditions.
Note 2: At elevated temperatures, devices must be derated based on package thermal resistance. The devices in TO220 package must be derated at θjA = 50˚C/W
(with 0.5in2, 1oz. copper area), junction-to-ambient (with no heat sink). The devices in the TO263 surface-mount package must be derated at θjA = 60˚C/W (with
0.5in2, 1oz. copper area), junction-to-ambient. See Application Hints.
Note 3: The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin.
Note 4: Typical numbers are at 25˚C and represent the most likely parametric norm.
Note 5: Limits are guaranteed by testing, design, or statistical correlation.
Note 6: If used in a dual-supply system where the regulator load is returned to a negative supply, the output must be diode-clamped to ground.
Note 7: The output PMOS structure contains a diode between the VIN and VOUT terminals. This diode is normally reverse biased. This diode will get forward biased
if the voltage at the output terminal is forced to be higher than the voltage at the input terminal. This diode can typically withstand 200mA of DC current and 1Amp
of peak current.
Note 8: Output voltage line regulation is defined as the change in output voltage from the nominal value due to change in the input line voltage. Output voltage load
regulation is defined as the change in output voltage from the nominal value due to change in load current.
Note 9: Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. Dropout voltage
specification applies only to output voltages of 2.5V and above. For output voltages below 2.5V, the drop-out voltage is nothing but the input to output differential,
since the minimum input voltage is 2.5V.
Note 10: The minimum operating value for VIN is equal to either [VOUT(NOM) + VDROPOUT] or 2.5V, whichever is greater.
5
www.national.com
LP3856-ADJ
Electrical Characteristics
LP3856-ADJ (Continued)
LP3856-ADJ
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, COUT = 10µF,
CIN = 10µF, S/D pin is tied to VIN, VOUT = 2.5V, VIN = VO(NOM) + 1V, IL = 10 mA.
Ground Current vs Output Load Current
VOUT = 5V
Dropout Voltage vs Output Load Current
20074262
20074253
Ground Current vs Output Voltage
IL=3A
Shutdown IQ vs Junction Temperature
20074255
20074254
DC Load Reg. vs Junction Temperature
DC Line Regulation vs Temperature
20074258
www.national.com
20074259
6
VIN vs VOUT Over Temperature
Noise vs Frequency
20074260
20074261
Load Transient Response
CIN = COUT = 100µF, OSCON
Load Transient Response
CIN = COUT = 10µF, OSCON
20074271
20074272
Load Transient Response
CIN = COUT = 10µF, TANTALUM
Load Transient Response
CIN = COUT = 100µF, POSCAP
20074273
20074274
7
www.national.com
LP3856-ADJ
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, COUT = 10µF,
CIN = 10µF, S/D pin is tied to VIN, VOUT = 2.5V, VIN = VO(NOM) + 1V, IL = 10 mA. (Continued)
LP3856-ADJ
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, COUT = 10µF,
CIN = 10µF, S/D pin is tied to VIN, VOUT = 2.5V, VIN = VO(NOM) + 1V, IL = 10 mA. (Continued)
Load Transient Response
CIN = COUT = 100µF, TANTALUM
Load Transient Response
CIN = COUT = 10µF, OSCON
20074275
20074276
Load Transient Response
CIN = COUT = 100µF, POSCAP
Load Transient Response
CIN = COUT = 100µF, OSCON
20074277
20074278
Load Transient Response
CIN = COUT = 10µF, TANTALUM
Load Transient Response
CIN = COUT = 10µF, TANTALUM
20074279
www.national.com
20074280
8
Load Transient Response
CIN = 4 x 10µF CERAMIC
COUT = 3 x 10µF CERAMIC
Load Transient Response
CIN = 4 x 10µF CERAMIC
COUT = 3 x 10µF CERAMIC
20074291
20074292
Load Transient Response
CIN = 2 x 10µF CERAMIC
COUT = 2 x 10µF CERAMIC
Load Transient Response
CIN = 2 x 10µF CERAMIC
COUT = 2 x 10µF CERAMIC
20074293
20074294
9
www.national.com
LP3856-ADJ
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, COUT = 10µF,
CIN = 10µF, S/D pin is tied to VIN, VOUT = 2.5V, VIN = VO(NOM) + 1V, IL = 10 mA. (Continued)
LP3856-ADJ
Application Hints
SETTING THE OUTPUT VOLTAGE
suming that sufficient ceramic input capacitance is provided.
This will allow stable operation using ceramic output capacitors (see next section).
The output voltage is set using the resistors R1 and R2 (see
Typical Application Circuit). The output is also dependent on
the reference voltage (typically 1.216V) which is measured
at the ADJ pin. The output voltage is given by the equation:
VOUT = VADJ x ( 1 + R1 / R2)
OPERATION WITH CERAMIC OUTPUT CAPACITORS
LP385X voltage regulators can operate with ceramic output
capacitors if the values of input and output capacitors are
selected appropriately. The total ceramic output capacitance
must be equal to or less than a specified maximum value in
order for the regulator to remain stable over all operating
conditions. This maximum amount of ceramic output capacitance is dependent upon the amount of ceramic input capacitance used as well as the load current of the application.
This relationship is shown in Figure 2, which graphs the
maximum stable value of ceramic output capacitance as a
function of ceramic input capacitance for load currents of 1A,
2A, and 3A. For example, if the maximum load current is 1A,
a 10µF ceramic input capacitor will allow stable operation for
values of ceramic output capacitance from 10µF up to about
500µF.
This equation does not include errors due to the bias current
flowing in the ADJ pin which is typically about 10 nA. This
error term is negligible for most applications. If R1 is >
100kΩ , a small error may be introduced by the ADJ bias
current.
The tolerance of the external resistors used contributes a
significant error to the output voltage accuracy, with 1%
resistors typically adding a total error of approximately 1.4%
to the output voltage (this error is in addition to the tolerance
of the reference voltage at VADJ).
EXTERNAL CAPACITORS
Like any low-dropout regulator, external capacitors are required to assure stability. these capacitors must be correctly
selected for proper performance.
INPUT CAPACITOR: An input capacitor of at least 10µF is
required. Ceramic or Tantalum may be used, and capacitance may be increased without limit
OUTPUT CAPACITOR: An output capacitor is required for
loop stability. It must be located less than 1 cm from the
device and connected directly to the output and ground pins
using traces which have no other currents flowing through
them (see PCB Layout section).
The minimum amount of output capacitance that can be
used for stable operation is 10µF. For general usage across
all load currents and operating conditions, the part was
characterized using a 10µF Tantalum input capacitor. The
minimum and maximum stable ESR range for the output
capacitor was then measured which kept the device stable,
assuming any output capacitor whose value is greater than
10µF (see Figure 1 below).
20074295
FIGURE 2. Maximum Ceramic Output Capacitance vs
Ceramic Input Capacitance
If the maximum load current is 2A and a 10µF ceramic input
capacitor is used, the regulator will be stable with ceramic
output capacitor values from 10µF up to about 50µF. At 3A of
load current, the ratio of input to output capacitance required
approaches 1:1, meaning that whatever amount of ceramic
output capacitance is used must also be provided at the
input for stable operation. For load currents between 1A, 2A,
and 3A, interpolation may be used to approximate values on
the graph. When calculating the total ceramic output capacitance present in an application, it is necessary to include any
ceramic bypass capacitors connected to the regulator output.
CFF (Feed Forward Capacitor)
The capacitor CFF is required to add phase lead and help
improve loop compensation. The correct amount of capacitance depends on the value selected for R1 (see Typical
Application Circuit). The capacitor should be selected such
that the zero frequency as given by the equation shown
below is approximately 45 kHz:
Fz = 45,000 = 1 / ( 2 x π x R1 x CFF )
20074270
FIGURE 1. ESR Curve for COUT (with 10µF Tantalum
Input Capacitor)
It should be noted that it is possible to operate the part with
an output capacitor whose ESR is below these limits, as-
www.national.com
10
greatly with temperature. A typical aluminum electrolytic can
exhibit an ESR increase of as much as 50X when going from
25˚C down to −40˚C.
(Continued)
A good quality ceramic with X5R or X7R dielectric should be
used for this capacitor.
It should also be noted that many aluminum electrolytics only
specify impedance at a frequency of 120 Hz, which indicates
they have poor high frequency performance. Only aluminum
electrolytics that have an impedance specified at a higher
frequency (between 20 kHz and 100 kHz) should be used for
the LP385X. Derating must be applied to the manufacturer’s
ESR specification, since it is typically only valid at room
temperature.
Any applications using aluminum electrolytics should be
thoroughly tested at the lowest ambient operating temperature where ESR is maximum.
SELECTING A CAPACITOR
It is important to note that capacitance tolerance and variation with temperature must be taken into consideration when
selecting a capacitor so that the minimum required amount
of capacitance is provided over the full operating temperature range. In general, a good Tantalum capacitor will show
very little capacitance variation with temperature, but a ceramic may not be as good (depending on dielectric type).
Aluminum electrolytics also typically have large temperature
variation of capacitance value.
Equally important to consider is a capacitor’s ESR change
with temperature: this is not an issue with ceramics, as their
ESR is extremely low. However, it is very important in Tantalum and aluminum electrolytic capacitors. Both show increasing ESR at colder temperatures, but the increase in
aluminum electrolytic capacitors is so severe they may not
be feasible for some applications (see Capacitor Characteristics Section).
PCB LAYOUT
Good PC layout practices must be used or instability can be
induced because of ground loops and voltage drops. The
input and output capacitors must be directly connected to the
input, output, and ground pins of the LP3856-ADJ using
traces which do not have other currents flowing in them
(Kelvin connect).
The best way to do this is to lay out CIN and COUT near the
device with short traces to the VIN, VOUT, and ground pins.
The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors
have a "single point ground".
CAPACITOR CHARACTERISTICS
CERAMIC: For values of capacitance in the 10 to 100 µF
range, ceramics are usually larger and more costly than
tantalums but give superior AC performance for bypassing
high frequency noise because of very low ESR (typically less
than 10 mΩ). However, some dielectric types do not have
good capacitance characteristics as a function of voltage
and temperature.
Z5U and Y5V dielectric ceramics have capacitance that
drops severely with applied voltage. A typical Z5U or Y5V
capacitor can lose 60% of its rated capacitance with half of
the rated voltage applied to it. The Z5U and Y5V also exhibit
a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature
range.
X7R and X5R dielectric ceramic capacitors are strongly recommended if ceramics are used, as they typically maintain a
capacitance range within ± 20% of nominal over full operating ratings of temperature and voltage. Of course, they are
typically larger and more costly than Z5U/Y5U types for a
given voltage and capacitance.
TANTALUM: Solid Tantalum capacitors are typically recommended for use on the output because their ESR is very
close to the ideal value required for loop compensation.
Tantalums also have good temperature stability: a good
quality Tantalum will typically show a capacitance value that
varies less than 10-15% across the full temperature range of
125˚C to −40˚C. ESR will vary only about 2X going from the
high to low temperature limits.
The increasing ESR at lower temperatures can cause oscillations when marginal quality capacitors are used (if the ESR
of the capacitor is near the upper limit of the stability range at
room temperature).
ALUMINUM: This capacitor type offers the most capacitance for the money. The disadvantages are that they are
larger in physical size, not widely available in surface mount,
and have poor AC performance (especially at higher frequencies) due to higher ESR and ESL.
Compared by size, the ESR of an aluminum electrolytic is
higher than either Tantalum or ceramic, and it also varies
It should be noted that stability problems have been seen in
applications where "vias" to an internal ground plane were
used at the ground points of the IC and the input and output
capacitors. This was caused by varying ground potentials at
these nodes resulting from current flowing through the
ground plane. Using a single point ground technique for the
regulator and it’s capacitors fixed the problem.
Since high current flows through the traces going into VIN
and coming from VOUT, Kelvin connect the capacitor leads to
these pins so there is no voltage drop in series with the input
and output capacitors.
RFI/EMI SUSCEPTIBILITY
RFI (radio frequency interference) and EMI (electromagnetic
interference) can degrade any integrated circuit’s performance because of the small dimensions of the geometries
inside the device. In applications where circuit sources are
present which generate signals with significant high frequency energy content ( > 1 MHz), care must be taken to
ensure that this does not affect the IC regulator.
If RFI/EMI noise is present on the input side of the regulator
(such as applications where the input source comes from the
output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the IC.
If a load is connected to the IC output which switches at high
speed (such as a clock), the high-frequency current pulses
required by the load must be supplied by the capacitors on
the IC output. Since the bandwidth of the regulator loop is
less than 100 kHz, the control circuitry cannot respond to
load changes above that frequency. The means the effective
output impedance of the IC at frequencies above 100 kHz is
determined only by the output capacitor(s).
In applications where the load is switching at high speed, the
output of the IC may need RF isolation from the load. It is
recommended that some inductance be placed between the
output capacitor and the load, and good RF bypass capacitors be placed directly across the load.
11
www.national.com
LP3856-ADJ
Application Hints
LP3856-ADJ
Application Hints
DROPOUT VOLTAGE
The dropout voltage of a regulator is defined as the minimum
input-to-output differential required to stay within 2% of the
nominal output voltage. For CMOS LDOs, the dropout voltage is the product of the load current and the Rds(on) of the
internal MOSFET.
(Continued)
PCB layout is also critical in high noise environments, since
RFI/EMI is easily radiated directly into PC traces. Noisy
circuitry should be isolated from "clean" circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin to look inductive and RFI/
EMI can cause ground bounce across the ground plane.
REVERSE CURRENT PATH
The internal MOSFET in LP3856-ADJ has an inherent parasitic diode. During normal operation, the input voltage is
higher than the output voltage and the parasitic diode is
reverse biased. However, if the output is pulled above the
input in an application, then current flows from the output to
the input as the parasitic diode gets forward biased. The
output can be pulled above the input as long as the current
in the parasitic diode is limited to 200mA continuous and 1A
peak.
In multi-layer PCB applications, care should be taken in
layout so that noisy power and ground planes do not radiate
directly into adjacent layers which carry analog power and
ground.
OUTPUT NOISE
Noise is specified in two waysSpot Noise or Output noise density is the RMS sum of all
noise sources, measured at the regulator output, at a specific frequency (measured with a 1Hz bandwidth). This type
of noise is usually plotted on a curve as a function of frequency.
POWER DISSIPATION/HEATSINKING
The LP3856-ADJ can deliver a continuous current of 3A over
the full operating temperature range. A heatsink may be
required depending on the maximum power dissipation and
maximum ambient temperature of the application. Under all
possible conditions, the junction temperature must be within
the range specified under operating conditions. The total
power dissipation of the device is given by:
PD = (VIN−VOUT)IOUT+ (VIN)IGND
where IGND is the operating ground current of the device
(specified under Electrical Characteristics).
The maximum allowable temperature rise (TRmax) depends
on the maximum ambient temperature (TAmax) of the application, and the maximum allowable junction temperature
(TJmax):
TRmax = TJmax− TAmax
The maximum allowable value for junction to ambient Thermal Resistance, θJA, can be calculated using the formula:
θJA = TRmax / PD
LP3856-ADJ is available in TO-220 and TO-263 packages.
The thermal resistance depends on amount of copper area
or heat sink, and on air flow. If the maximum allowable value
of θJA calculated above is ≥ 60 ˚C/W for TO-220 package
and ≥ 60 ˚C/W for TO-263 package no heatsink is needed
since the package can dissipate enough heat to satisfy these
requirements. If the value for allowable θJA falls below these
limits, a heat sink is required.
Total output Noise or Broad-band noise is the RMS sum
of spot noise over a specified bandwidth, usually several
decades of frequencies.
Attention should be paid to the units of measurement. Spot
noise is measured in units µV/√Hz or nV/√Hz and total output
noise is measured in µV(rms).
The primary source of noise in low-dropout regulators is the
internal reference. In CMOS regulators, noise has a low
frequency component and a high frequency component,
which depend strongly on the silicon area and quiescent
current. Noise can be reduced in two ways: by increasing the
transistor area or by increasing the current drawn by the
internal reference. Increasing the area will decrease the
chance of fitting the die into a smaller package. Increasing
the current drawn by the internal reference increases the
total supply current (ground pin current). Using an optimized
trade-off of ground pin current and die size, LP3856-ADJ
achieves low noise performance and low quiescent current
operation.
The total output noise specification for LP3856-ADJ is presented in the Electrical Characteristics table. The Output
noise density at different frequencies is represented by a
curve under typical performance characteristics.
SHORT-CIRCUIT PROTECTION
The LP3856-ADJ is short circuit protected and in the event of
a peak over-current condition, the short-circuit control loop
will rapidly drive the output PMOS pass element off. Once
the power pass element shuts down, the control loop will
rapidly cycle the output on and off until the average power
dissipation causes the thermal shutdown circuit to respond
to servo the on/off cycling to a lower frequency. Please refer
to the section on thermal information for power dissipation
calculations.
HEATSINKING TO-220 PACKAGE
The thermal resistance of a TO220 package can be reduced
by attaching it to a heat sink or a copper plane on a PC
board. If a copper plane is to be used, the values of θJA will
be same as shown in next section for TO263 package.
The heatsink to be used in the application should have a
heatsink to ambient thermal resistance,
θHA≤ θJA − θCH − θJC.
In this equation, θCH is the thermal resistance from the case
to the surface of the heat sink and θJC is the thermal resistance from the junction to the surface of the case. θJC is
about 3˚C/W for a TO220 package. The value for θCH depends on method of attachment, insulator, etc. θCH varies
between 1.5˚C/W to 2.5˚C/W. If the exact value is unknown,
2˚C/W can be assumed.
SHUTDOWN OPERATION
A CMOS Logic level signal at the shutdown ( SD) pin will
turn-off the regulator. Pin SD must be actively terminated
through a 10kΩ pull-up resistor for a proper operation. If this
pin is driven from a source that actively pulls high and low
(such as a CMOS rail to rail comparator), the pull-up resistor
is not required. This pin must be tied to Vin if not used.
www.national.com
12
As shown in the figure, increasing the copper area beyond 1
square inch produces very little improvement. The minimum
value for θJA for the TO-263 package mounted to a PCB is
32˚C/W.
(Continued)
HEATSINKING TO-263 PACKAGE
The TO-263 package uses the copper plane on the PCB as
a heatsink. The tab of these packages are soldered to the
copper plane for heat sinking. Figure 3 shows a curve for the
θJA of TO-263 package for different copper area sizes, using
a typical PCB with 1 ounce copper and no solder mask over
the copper area for heat sinking.
Figure 4 shows the maximum allowable power dissipation
for TO-263 packages for different ambient temperatures,
assuming θJA is 35˚C/W and the maximum junction temperature is 125˚C.
20074233
20074232
FIGURE 4. Maximum power dissipation vs ambient
temperature for TO-263 package
FIGURE 3. θJA vs Copper (1 Ounce) Area for TO-263
package
13
www.national.com
LP3856-ADJ
Application Hints
LP3856-ADJ
Physical Dimensions
inches (millimeters) unless otherwise noted
TO220 5-lead, Molded, Stagger Bend Package (TO220-5)
NS Package Number T05D
For Order Numbers, refer to the “Ordering Information” section of this document.
www.national.com
14
inches (millimeters) unless otherwise noted (Continued)
TO263 5-Lead, Molded, Surface Mount Package (TO263-5)
NS Package Number TS5B
For Order Numbers, refer to the “Ordering Information” section of this document.
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves
the right at any time without notice to change said circuitry and specifications.
For the most current product information visit us at www.national.com.
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS
WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body, or
(b) support or sustain life, and whose failure to perform when
properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to result
in a significant injury to the user.
2. A critical component is any component of a life support
device or system whose failure to perform can be reasonably
expected to cause the failure of the life support device or
system, or to affect its safety or effectiveness.
BANNED SUBSTANCE COMPLIANCE
National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products
Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain
no ‘‘Banned Substances’’ as defined in CSP-9-111S2.
Leadfree products are RoHS compliant.
National Semiconductor
Americas Customer
Support Center
Email: [email protected]
Tel: 1-800-272-9959
www.national.com
National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86
Email: [email protected]
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790
National Semiconductor
Asia Pacific Customer
Support Center
Email: [email protected]
National Semiconductor
Japan Customer Support Center
Fax: 81-3-5639-7507
Email: [email protected]
Tel: 81-3-5639-7560
LP3856-ADJ 3A Fast Response Ultra Low Dropout Linear Regulators
Physical Dimensions