PDTA115T series PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Rev. 05 — 2 September 2009 Product data sheet 1. Product profile 1.1 General description PNP resistor-equipped transistors. Table 1. Product overview Type number Package NXP NPN complement JEITA PDTA115TE SOT416 SC-75 PDTC115TE PDTA115TK SOT346 SC-59 PDTC115TK PDTA115TM SOT883 SC-101 PDTC115TM PDTA115TS[1] SOT54 (TO-92) SC-43A PDTC115TS PDTA115TT SOT23 - PDTC115TT PDTA115TU SOT323 SC-70 PDTC115TU [1] Also available in SOT54A and SOT54 variant packages (see Section 2) 1.2 Features n Built-in bias resistors n Simplifies circuit design n Reduces component count n Reduces pick and place costs 1.3 Applications n General purpose switching and amplification n Inverter and interface circuits n Circuit drivers 1.4 Quick reference data Table 2. Quick reference data Symbol Parameter Conditions Min Typ Max Unit VCEO collector-emitter voltage open base IO output current (DC) - - −50 V - - −100 mA R1 bias resistor 1 (input) 70 100 130 kΩ PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 2. Pinning information Table 3. Pinning Pin Description Simplified outline Symbol SOT54 1 input (base) 2 output (collector) 3 GND (emitter) 2 1 2 3 R1 1 001aab347 3 006aaa217 SOT54A 1 input (base) 2 output (collector) 3 GND (emitter) 2 1 2 R1 1 3 001aab348 3 006aaa217 SOT54 variant 1 input (base) 2 output (collector) 3 GND (emitter) 2 1 2 3 R1 1 001aab447 3 006aaa217 SOT23, SOT323, SOT346, SOT416 1 input (base) 2 GND (emitter) 3 output (collector) 3 3 R1 1 1 2 2 006aaa144 sym009 SOT883 1 input (base) 2 GND (emitter) 1 3 output (collector) 2 3 3 R1 Transparent top view 1 2 sym009 PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 2 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 3. Ordering information Table 4. Ordering information Type number Package Name Description Version PDTA115TE SC-75 plastic surface mounted package; 3 leads SOT416 PDTA115TK SC-59 plastic surface mounted package; 3 leads SOT346 PDTA115TM SC-101 leadless ultra small plastic package; 3 solder lands; body 1.0 × 0.6 × 0.5 mm SOT883 PDTA115TS[1] SC-43A plastic single-ended leaded (through hole) package; SOT54 3 leads PDTA115TT - plastic surface mounted package; 3 leads SOT23 PDTA115TU SC-70 plastic surface mounted package; 3 leads SOT323 [1] Also available in SOT54A and SOT54 variant packages (see Section 2 and Section 9). 4. Marking Table 5. Marking codes Type number Marking code[1] PDTA115TE 12 PDTA115TK 11 PDTA115TM E8 PDTA115TS TA115T PDTA115TT *AC PDTA115TU *11 [1] * = -: made in Hong Kong * = p: made in Hong Kong * = t: made in Malaysia * = W: made in China PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 3 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 5. Limiting values Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VCBO collector-base voltage open emitter - −50 V VCEO collector-emitter voltage open base - −50 V VEBO emitter-base voltage open collector - −5 V IO output current (DC) - −100 mA ICM peak collector current - −100 mA Ptot total power dissipation Tamb ≤ 25 °C SOT416 [1] - 150 mW SOT346 [1] - 250 mW SOT883 [2][3] - 250 mW SOT54 [1] - 500 mW SOT23 [1] - 250 mW SOT323 [1] - 200 mW −65 +150 °C Tstg storage temperature Tj junction temperature - 150 °C Tamb ambient temperature −65 +150 °C [1] Refer to standard mounting conditions. [2] Reflow soldering is the only recommended soldering method. [3] Refer to SOT883 standard mounting conditions; FR4 printed-circuit board with 60 µm copper strip line. 6. Thermal characteristics Table 7. Thermal characteristics Symbol Parameter Conditions Rth(j-a) thermal resistance from junction to ambient in free air Typ Max Unit SOT416 [1] - - 833 K/W SOT346 [1] - - 500 K/W SOT883 [2][3] - - 500 K/W SOT54 [1] - - 250 K/W SOT23 [1] - - 500 K/W SOT323 [1] - - 625 K/W [1] Refer to standard mounting conditions. [2] Reflow soldering is the only recommended soldering method. [3] Refer to SOT883 standard mounting conditions; FR4 printed-circuit board with 60 µm copper strip line. PDTA115T_SER_5 Product data sheet Min © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 4 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 7. Characteristics Table 8. Characteristics Tamb = 25 °C unless otherwise specified Symbol Parameter Conditions Min Typ Max Unit ICBO collector-base cut-off current VCB = −50 V; IE = 0 A - - −100 nA ICEO collector-emitter cut-off current VCE = −30 V; IB = 0 A - - −1 µA VCE = −30 V; IB = 0 A; Tj = 150 °C - - −50 µA nA IEBO emitter-base cut-off current VEB = −5 V; IC = 0 A - - −100 hFE DC current gain VCE = −5 V; IC = −1 mA 100 - - VCEsat collector-emitter saturation voltage IC = −5 mA; IB = −0.25 mA - - −150 mV R1 bias resistor 1 (input) 70 100 130 kΩ Cc collector capacitance - - 3 pF VCB = −10 V; IE = ie = 0 A; f = 1 MHz 001aab511 103 001aab512 −1 (1) hFE VCEsat (V) (2) (3) −10−1 102 (1) (2) (3) 10 −10−1 −1 −10 −102 −10−2 −10−1 −1 IC (mA) VCE = −5 V. IC/IB = 20. (1) Tamb = 100 °C. (2) Tamb = 25 °C. (2) Tamb = 25 °C. (3) Tamb = −40 °C. (3) Tamb = −40 °C. DC current gain as a function of collector current; typical values Fig 2. Collector-emitter saturation voltage as a function of collector current; typical values PDTA115T_SER_5 Product data sheet −102 IC (mA) (1) Tamb = 100 °C. Fig 1. −10 © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 5 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 8. Package outline Plastic surface-mounted package; 3 leads SOT416 D E B A X HE v M A 3 Q A 1 A1 2 e1 c bp w M B Lp e detail X 0 0.5 1 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 max bp c D E e e1 HE Lp Q v w mm 0.95 0.60 0.1 0.30 0.15 0.25 0.10 1.8 1.4 0.9 0.7 1 0.5 1.75 1.45 0.45 0.15 0.23 0.13 0.2 0.2 OUTLINE VERSION REFERENCES IEC JEDEC SOT416 Fig 3. JEITA SC-75 EUROPEAN PROJECTION ISSUE DATE 04-11-04 06-03-16 Package outline SOT416 (SC-75) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 6 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic surface-mounted package; 3 leads SOT346 E D A B X HE v M A 3 Q A A1 1 c 2 e1 bp Lp w M B e detail X 0 1 2 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 bp c D E e e1 HE Lp Q v w mm 1.3 1.0 0.1 0.013 0.50 0.35 0.26 0.10 3.1 2.7 1.7 1.3 1.9 0.95 3.0 2.5 0.6 0.2 0.33 0.23 0.2 0.2 OUTLINE VERSION SOT346 Fig 4. REFERENCES IEC JEDEC JEITA TO-236 SC-59A EUROPEAN PROJECTION ISSUE DATE 04-11-11 06-03-16 Package outline SOT346 (SC-59/TO-236) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 7 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Leadless ultra small plastic package; 3 solder lands; body 1.0 x 0.6 x 0.5 mm L SOT883 L1 2 b 3 e b1 1 e1 A A1 E D 0 0.5 1 mm scale DIMENSIONS (mm are the original dimensions) UNIT A (1) A1 max. b b1 D E e e1 L L1 mm 0.50 0.46 0.03 0.20 0.12 0.55 0.47 0.62 0.55 1.02 0.95 0.35 0.65 0.30 0.22 0.30 0.22 Note 1. Including plating thickness OUTLINE VERSION REFERENCES IEC JEDEC SOT883 Fig 5. JEITA SC-101 EUROPEAN PROJECTION ISSUE DATE 03-02-05 03-04-03 Package outline SOT883 (SC-101) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 8 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic single-ended leaded (through hole) package; 3 leads SOT54 c E d A L b 1 e1 2 D e 3 b1 L1 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A b b1 c D d E mm 5.2 5.0 0.48 0.40 0.66 0.55 0.45 0.38 4.8 4.4 1.7 1.4 4.2 3.6 e 2.54 e1 L L1(1) 1.27 14.5 12.7 2.5 max. Note 1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities. OUTLINE VERSION SOT54 Fig 6. REFERENCES IEC JEDEC JEITA TO-92 SC-43A EUROPEAN PROJECTION ISSUE DATE 04-06-28 04-11-16 Package outline SOT54 (SC-43A/TO-92) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 9 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic single-ended leaded (through hole) package; 3 leads (wide pitch) SOT54A c E A L d L2 b 1 e1 e D 2 3 b1 L1 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A b b1 c D d E e e1 L L1(1) mm 5.2 5.0 0.48 0.40 0.66 0.55 0.45 0.38 4.8 4.4 1.7 1.4 4.2 3.6 5.08 2.54 14.5 12.7 3 max. L2 3 2 Note 1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities. OUTLINE VERSION REFERENCES IEC JEDEC JEITA ISSUE DATE 97-05-13 04-06-28 SOT54A Fig 7. EUROPEAN PROJECTION Package outline SOT54A PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 10 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic single-ended leaded (through hole) package; 3 leads (on-circle) SOT54 variant c e1 L2 E d A L b 1 e1 2 e D 3 b1 L1 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A b b1 c D d E e e1 L L1(1) max L2 max mm 5.2 5.0 0.48 0.40 0.66 0.55 0.45 0.38 4.8 4.4 1.7 1.4 4.2 3.6 2.54 1.27 14.5 12.7 2.5 2.5 Note 1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities. OUTLINE VERSION REFERENCES IEC JEDEC JEITA ISSUE DATE 04-06-28 05-01-10 SOT54 variant Fig 8. EUROPEAN PROJECTION Package outline SOT54 variant PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 11 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic surface-mounted package; 3 leads SOT23 D E B A X HE v M A 3 Q A A1 1 2 e1 bp c w M B Lp e detail X 0 1 2 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 max. bp c D E e e1 HE Lp Q v w mm 1.1 0.9 0.1 0.48 0.38 0.15 0.09 3.0 2.8 1.4 1.2 1.9 0.95 2.5 2.1 0.45 0.15 0.55 0.45 0.2 0.1 OUTLINE VERSION SOT23 Fig 9. REFERENCES IEC JEDEC JEITA TO-236AB EUROPEAN PROJECTION ISSUE DATE 04-11-04 06-03-16 Package outline SOT23 (TO-236AB) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 12 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open Plastic surface-mounted package; 3 leads SOT323 D E B A X HE y v M A 3 Q A A1 c 1 2 e1 bp Lp w M B e detail X 0 1 2 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 max bp c D E e e1 HE Lp Q v w mm 1.1 0.8 0.1 0.4 0.3 0.25 0.10 2.2 1.8 1.35 1.15 1.3 0.65 2.2 2.0 0.45 0.15 0.23 0.13 0.2 0.2 OUTLINE VERSION REFERENCES IEC JEDEC SOT323 JEITA SC-70 EUROPEAN PROJECTION ISSUE DATE 04-11-04 06-03-16 Fig 10. Package outline SOT323 (SC-70) PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 13 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 9. Packing information Table 9. Packing methods The indicated -xxx are the last three digits of the 12NC ordering code. [1] Type number Package Description Packing quantity 3000 5000 10000 PDTA115TE SOT416 4 mm pitch, 8 mm tape and reel -115 - -135 PDTA115TK SOT346 4 mm pitch, 8 mm tape and reel -115 - -135 PDTA115TM SOT883 2 mm pitch, 8 mm tape and reel - - -315 PDTA115TS SOT54 bulk, straight leads - -412 - SOT54A tape and reel, wide pitch - - -116 SOT54A tape ammopack, wide patch - - -126 SOT54 variant bulk, delta pinning - -112 - PDTA115TT SOT23 4 mm pitch, 8 mm tape and reel -215 - -235 PDTA115TU SOT323 4 mm pitch, 8 mm tape and reel -115 - -135 [1] For further information and the availability of packing methods, see Section 12. PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 14 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 10. Revision history Table 10. Revision history Document ID Release date Data sheet status Change notice Supersedes PDTA115T_SER_5 20090902 Product data sheet - PDTA115T_SER_4 Modifications: • This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content. • • • • Figure 3 “Package outline SOT416 (SC-75)”: updated Figure 4 “Package outline SOT346 (SC-59/TO-236)”: updated Figure 9 “Package outline SOT23 (TO-236AB)”: updated Figure 10 “Package outline SOT323 (SC-70)”: updated PDTA115T_SER_4 20050405 Product data sheet - PDTA115TT_3 PDTA115TT_3 20040907 Objective data sheet - PDTA115TT_2 PDTA115TT_2 20040518 Objective data sheet - PDTA115TT_1 PDTA115TT_1 20040323 Objective data sheet - - PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 15 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 11. Legal information 11.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term ‘short data sheet’ is explained in section “Definitions”. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 11.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 11.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. 11.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 12. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] PDTA115T_SER_5 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 05 — 2 September 2009 16 of 17 PDTA115T series NXP Semiconductors PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open 13. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 10 11 11.1 11.2 11.3 11.4 12 13 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1 General description. . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Quick reference data. . . . . . . . . . . . . . . . . . . . . 1 Pinning information . . . . . . . . . . . . . . . . . . . . . . 2 Ordering information . . . . . . . . . . . . . . . . . . . . . 3 Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4 Thermal characteristics. . . . . . . . . . . . . . . . . . . 4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 6 Packing information. . . . . . . . . . . . . . . . . . . . . 14 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 15 Legal information. . . . . . . . . . . . . . . . . . . . . . . 16 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 16 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Contact information. . . . . . . . . . . . . . . . . . . . . 16 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2009. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 2 September 2009 Document identifier: PDTA115T_SER_5