ST72334J/N, ST72314J/N, ST72124J 8-BIT MCU WITH SINGLE VOLTAGE FLASH MEMORY, ADC, 16-BIT TIMERS, SPI, SCI INTERFACES ■ ■ ■ ■ ■ ■ Memories – 8K or 16K Program memory (ROM or single voltage FLASH) with read-out protection and in-situ programming (remote ISP) – 256 bytes EEPROM Data memory (with readout protection option in ROM devices) – 384 or 512 bytes RAM Clock, Reset and Supply Management – Enhanced reset system – Enhanced low voltage supply supervisor with 3 programmable levels – Clock sources: crystal/ceramic resonator oscillators or RC oscillators, external clock, backup Clock Security System – 4 Power Saving Modes: Halt, Active-Halt, Wait and Slow – Beep and clock-out capabilities Interrupt Management – 10 interrupt vectors plus TRAP and RESET – 15 external interrupt lines (4 vectors) 44 or 32 I/O Ports – 44 or 32 multifunctional bidirectional I/O lines: – 21 or 19 alternate function lines – 12 or 8 high sink outputs 4 Timers – Configurable watchdog timer – Realtime base – Two 16-bit timers with: 2 input captures (only one on timer A), 2 output compares (only one on timer A), External clock input on timer A, PWM and Pulse generator modes 2 Communications Interfaces – SPI synchronous serial interface – SCI asynchronous serial interface (LIN compatible) PSDIP56 PSDIP42 TQFP64 14 x 14 TQFP44 10 x 10 ■ 1 Analog Peripheral – 8-bit ADC with 8 input channels (6 only on ST72334Jx, not available on ST72124J2) ■ Instruction Set – 8-bit data manipulation – 63 basic instructions – 17 main addressing modes – 8 x 8 unsigned multiply instruction – True bit manipulation ■ Development Tools – Full hardware/software development package Device Summary Features Program memory - bytes RAM (stack) - bytes EEPROM - bytes Peripherals Operating Supply CPU Frequency Operating Temperature Packages ST72124J2 ST72314J2 ST72314J4 ST72314N2 ST72314N4 ST72334J2 ST72334J4 ST72334N2 ST72334N4 8K 384 (256) - 8K 384 (256) - 16K 512 (256) - - TQFP44 / SDIP42 8K 384 (256) 16K 512 (256) 8K 16K 384 (256) 512 (256) 256 256 Watchdog, Two 16-bit Timers, SPI, SCI ADC 3.2V to 5.5V Up to 8 MHz (with up to 16 MHz oscillator) -40°C to +85°C (-40°C to +105/125°C optional) TQFP64 / SDIP56 TQFP44 / SDIP42 8K 384 (256) 256 16K 512 (256) 256 TQFP64 / SDIP56 Rev. 2.5 April 2003 1/153 1 Table of Contents 1 PREAMBLE: ST72C334 VERSUS ST72E331 SPECIFICATION . . . . . . . . . . . . . . . . . . . . . . . . . 5 2 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3 PIN DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 4 REGISTER & MEMORY MAP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 5 FLASH PROGRAM MEMORY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 5.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 5.2 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 7 5.3 STRUCTURAL ORGANISATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 5.4 IN-SITU PROGRAMMING (ISP) MODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 5.5 MEMORY READ-OUT PROTECTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 6 DATA EEPROM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 6.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 6.2 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 6.3 MEMORY ACCESS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 6.4 POWER SAVING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 6.5 ACCESS ERROR HANDLING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 6.6 REGISTER DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 7 DATA EEPROM Register Map and Reset Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7.1 READ-OUT PROTECTION OPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 8 CENTRAL PROCESSING UNIT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 8.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 8.2 MAIN FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 8.3 CPU REGISTERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 9 SUPPLY, RESET AND CLOCK MANAGEMENT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 9.1 LOW VOLTAGE DETECTOR (LVD) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 9.2 RESET SEQUENCE MANAGER (RSM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 9.3 MULTI-OSCILLATOR (MO) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 9.4 CLOCK SECURITY SYSTEM (CSS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION . . . . . . . . . . . . . . . . . . . . . 32 10 INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 10.1 NON MASKABLE SOFTWARE INTERRUPT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 10.2 EXTERNAL INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 10.3 PERIPHERAL INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 11 POWER SAVING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 11.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 11.2 SLOW MODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 11.3 WAIT MODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 11.4 ACTIVE-HALT AND HALT MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 12 I/O PORTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 12.1 INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 153 12.2 FUNCTIONAL DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 12.3 I/O PORT IMPLEMENTATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 2/153 2 Table of Contents 12.4 LOW POWER MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 12.5 INTERRUPTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 13 MISCELLANEOUS REGISTERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 13.1 I/O PORT INTERRUPT SENSITIVITY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 13.2 I/O PORT ALTERNATE FUNCTIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 13.3 REGISTERS DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 14 ON-CHIP PERIPHERALS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 14.1 WATCHDOG TIMER (WDG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 14.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC) . . . . . . . 52 14.3 16-BIT TIMER . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 14.4 SERIAL PERIPHERAL INTERFACE (SPI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 14.5 SERIAL COMMUNICATIONS INTERFACE (SCI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 14.6 8-BIT A/D CONVERTER (ADC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 15 INSTRUCTION SET . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 15.1 ST7 ADDRESSING MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 15.2 INSTRUCTION GROUPS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 16 ELECTRICAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 16.1 PARAMETER CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 16.2 ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 108 16.3 OPERATING CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 16.4 SUPPLY CURRENT CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 16.5 CLOCK AND TIMING CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 16.6 MEMORY CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 16.7 EMC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 16.8 I/O PORT PIN CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 16.9 CONTROL PIN CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 16.10 TIMER PERIPHERAL CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 134 16.11 COMMUNICATION INTERFACE CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . 135 16.12 8-BIT ADC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 17 PACKAGE CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 17.1 PACKAGE MECHANICAL DATA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 17.2 SOLDERING AND GLUEABILITY INFORMATION . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143 18 DEVICE CONFIGURATION AND ORDERING INFORMATION . . . . . . . . . . . . . . . . . . . . . . . 144 18.1 OPTION BYTES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 144 18.2 TRANSFER OF CUSTOMER CODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 18.3 DEVELOPMENT TOOLS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 147 18.4 ST7 APPLICATION NOTES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 149 19 IMPORTANT NOTES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 19.1 SCI BAUD RATE REGISTERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 20 SUMMARY OF CHANGES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 3/153 3 ST72334J/N, ST72314J/N, ST72124J To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet. Please also pay special attention to the Section “IMPORTANT NOTES” on page 151 4/153 ST72334J/N, ST72314J/N, ST72124J 1 PREAMBLE: ST72C334 VERSUS ST72E331 SPECIFICATION New Features available on the ST72C334 ■ 8 or 16K FLASH/ROM with In-Situ Programming and Read-out protection ■ New ADC with a better accuracy and conversion time ■ New configurable Clock, Reset and Supply system ■ New power saving mode with real time base: Active Halt ■ Beep capability on PF1 ■ New interrupt source: Clock security system (CSS) or Main clock controller (MCC) New Memory Locations in ST72C334 ■ 20h: MISCR register becomes MISCR1 register (naming change) ■ 29h: new control/status register for the MCC module ■ 2Bh: new control/status register for the Clock, Reset and Supply control. This register replaces the WDGSR register keeping the WDOGF flag compatibility. ■ 40h: new MISCR2 register ST72C334 I/O Configuration and Pinout ■ Same pinout as ST72E331 ■ PA6 and PA7 are true open drain I/O ports without pull-up (same as ST72E331) ■ PA3, PB3, PB4 and PF2 have no pull-up configuration (all I/Os present on TQFP44) ■ PA5:4, PC3:2, PE7:4 and PF7:6 have high sink capabilities (20mA on N-buffer, 2mA on P-buffer and pull-up). On the ST72E331, all these pads (except PA5:4) were 2mA push-pull pads without high sink capabilities. PA4 and PA5 were 20mA true open drains. 5/153 ST72334J/N, ST72314J/N, ST72124J 2 INTRODUCTION The ST72334J/N, ST72314J/N and ST72124J devices are members of the ST7 microcontroller family. They can be grouped as follows: – ST72334J/N devices are designed for mid-range applications with Data EEPROM, ADC, SPI and SCI interface capabilities. – ST72314J/N devices target the same range of applications but without Data EEPROM. – ST72124J devices are for applications that do not need Data EEPROM and the ADC peripheral. All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set. The ST72C334J/N, ST72C314J/N and ST72C124J versions feature single-voltage FLASH memory with byte-by-byte In-Situ Programming (ISP) capability. Under software control, all devices can be placed in WAIT, SLOW, ACTIVE-HALT or HALT mode, reducing power consumption when the application is in idle or standby state. The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes. For easy reference, all parametric data are located in Section 16 on page 107. Figure 1. General Block Diagram 8-BIT CORE ALU RESET ISPSEL VDD VSS OSC1 OSC2 CONTROL RAM (384 or 512 Bytes) LVD EEPROM (256 Bytes) MULTI OSC + CLOCK FILTER PORT F PF7,6,4,2:0 (6-BIT) TIMER A BEEP ADDRESS AND DATA BUS MCC/RTC PE7:0 (6-BIT for N versions) (2-BIT for J versions) PROGRAM MEMORY (8K or 16K Bytes) PORT A PORT B PORT C TIMER B PORT E SPI SCI PORT D WATCHDOG PA7:0 (8-BIT for N versions) (5-BIT for J versions) PB7:0 (8-BIT for N versions) (5-BIT for J versions) 8-BIT ADC PC7:0 (8-BIT) PD7:0 (8-BIT for N versions) (6-BIT for J versions) VDDA VSSA 6/153 ST72334J/N, ST72314J/N, ST72124J 3 PIN DESCRIPTION NC NC PE1 / RDI PE0 / TDO VDD_2 OSC1 OSC2 VSS_2 NC NC RESET ISPSEL PA7 (HS) PA6 (HS) PA5 (HS) PA4 (HS) Figure 2. 64-Pin TQFP Package Pinout (N versions) AIN2 / PD2 AIN3 / PD3 64 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 ei0 44 43 ei2 42 41 40 39 ei3 38 37 36 35 ei1 34 33 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 VSS_1 VDD_1 PA3 PA2 PA1 PA0 PC7 / SS PC6 / SCK / ISPCLK PC5 / MOSI PC4 / MISO / ISPDATA PC3 (HS) / ICAP1_B PC2 (HS) / ICAP2_B PC1 / OCMP1_B PC0 / OCMP2_B VSS_0 VDD_0 AIN4 / PD4 AIN5 / PD5 AIN6 / PD6 AIN7 / PD7 VDDA VSSA VDD_3 VSS_3 MCO / PF0 BEEP / PF1 PF2 NC OCMP1_A / PF4 NC ICAP1_A / (HS) PF6 EXTCLK_A / (HS) PF7 (HS) PE4 (HS) PE5 (HS) PE6 (HS) PE7 PB0 PB1 PB2 PB3 PB4 PB5 PB6 PB7 AIN0 / PD0 AIN1 / PD1 (HS) 20mA high sink capability eix associated external interrupt vector 7/153 ST72334J/N, ST72314J/N, ST72124J PIN DESCRIPTION (Cont’d) Figure 3. 56-Pin SDIP Package Pinout (N versions) PB4 PB5 PB6 1 2 PB7 AIN0 / PD0 4 5 AIN1 / PD1 6 AIN2 / PD2 AIN3 / PD3 7 8 AIN4 / PD4 9 10 AIN5 / PD5 AIN6 / PD6 3 ei3 ei2 56 55 PB3 PB2 54 53 PB1 52 51 50 49 48 11 47 46 AIN7 / PD7 VDDA 12 13 45 44 VSSA 14 43 MCO / PF0 BEEP / PF1 15 16 PF2 17 OCMP1_A / PF4 18 19 ICAP1_A / (HS) PF6 EXTCLK_A / (HS) PF7 42 41 ei1 40 39 PB0 PE7 (HS) PE6 (HS) PE5 (HS) PE4 (HS) PE1 / RDI PE0 / TDO VDD_2 OSC1 OSC2 VSS_2 RESET ISPSEL PA7 (HS) PA6 (HS)I 20 38 37 PA5 (HS) PA4 (HS) VDD_0 VSS_0 21 22 36 35 OCMP2_B / PC0 23 OCMP1_B / PC1 24 25 34 33 VSS_1 VDD_1 PA3 ICAP2_B / (HS) PC2 ICAP1_B / (HS) PC3 ISPDATA/ MISO / PC4 MOSI / PC5 ei0 PA2 26 32 31 PA1 PA0 27 28 30 29 PC7 / SS PC6 / SCK / ISPCLK (HS) 20mA high sink capability eix associated external interrupt vector 8/153 ST72334J/N, ST72314J/N, ST72124J PIN DESCRIPTION (Cont’d) PE0 / TDO VDD_2 OSC1 OSC2 VSS_2 RESET ISPSEL PA7 (HS) PA6 (HS) PA5 (HS) PA4 (HS) Figure 4. 44-Pin TQFP and 42-Pin SDIP Package Pinouts (J versions) 44 43 42 41 40 39 38 37 36 35 34 1 33 2 32 3 31 ei0 ei2 4 30 5 29 ei3 6 28 7 27 8 26 9 25 ei1 10 24 11 23 12 13 14 15 16 17 18 19 20 21 22 VSS_1 VDD_1 PA3 PC7 / SS PC6 / SCK / ISPCLK PC5 / MOSI PC4 / MISO / ISPDATA PC3 (HS) / ICAP1_B PC2 (HS) / ICAP2_B PC1 / OCMP1_B PC0 / OCMP2_B AIN5 / PD5 VDDA VSSA MCO / PF0 BEEP / PF1 PF2 OCMP1_A / PF4 ICAP1_A / (HS) PF6 EXTCLK_A / (HS) PF7 VDD_0 VSS_0 PE1 / RDI PB0 PB1 PB2 PB3 PB4 AIN0 / PD0 AIN1 / PD1 AIN2 / PD2 AIN3 / PD3 AIN4 / PD4 PB4 AIN0 / PD0 AIN1 / PD1 AIN2 / PD2 1 4 39 AIN3 / PD3 5 6 38 37 7 36 35 AIN4 / PD4 AIN5 / PD5 VDDA VSSA MCO / PF0 BEEP / PF1 PF2 OCMP1_A / PF4 ICAP1_A / (HS) PF6 EI3 2 3 42 ei2 8 9 34 33 10 11 12 41 40 ei1 32 31 13 30 EXTCLK_A / (HS) PF7 14 15 29 28 OCMP2_B / PC0 16 OCMP1_B / PC1 17 18 27 26 ICAP2_B/ (HS) PC2 ICAP1_B / (HS) PC3 ISPDATA / MISO / PC4 MOSI / PC5 19 20 21 ei0 PB3 PB2 PB1 PB0 PE1 / RDI PE0 / TDO VDD_2 OSC1 OSC2 VSS_2 RESET ISPSEL PA7 (HS) PA6 (HS) PA5 (HS) PA4 (HS) VSS_1 25 24 VDD_1 PA3 23 22 PC7 / SS PC6 / SCK / ISPCLK (HS) 20mA high sink capability eix associated external interrupt vector 9/153 ST72334J/N, ST72314J/N, ST72124J PIN DESCRIPTION (Cont’d) For external pin connection guidelines, refer to Section 16 "ELECTRICAL CHARACTERISTICS" on page 107. Legend / Abbreviations for Table 1: Type: I = input, O = output, S = supply Input level: A = Dedicated analog input In/Output level: C = CMOS 0.3VDD/0.7VDD, CT= CMOS 0.3VDD/0.7VDD with input trigger Output level: HS = 20mA high sink (on N-buffer only) Port and control configuration: – Input: float = floating, wpu = weak pull-up, int = interrupt 1), ana = analog – Output: OD = open drain 2), PP = push-pull Refer to Section 12 "I/O PORTS" on page 39 for more details on the software configuration of the I/O ports. The RESET configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state. Table 1. Device Pin Description Level Port OD PP X X X Port E4 2 50 PE5 (HS) I/O CT HS X X X X Port E5 3 51 PE6 (HS) I/O CT HS X X X X Port E6 4 52 PE7 (HS) X ana X int I/O CT HS Pin Name Input PE4 (HS) SDIP42 1 49 SDIP56 QFP44 wpu Main Output function (after reset) float Input Output Type TQFP64 Pin n° I/O CT HS X X X Port E7 5 53 2 39 PB0 I/O CT X ei2 X X Port B0 6 54 3 40 PB1 I/O CT X ei2 X X Port B1 7 55 4 41 PB2 I/O CT X ei2 X X Port B2 8 56 5 42 PB3 I/O CT X X X Port B3 ei2 Alternate function 9 1 6 1 PB4 I/O CT X X X Port B4 10 2 PB5 I/O CT X ei3 X X Port B5 11 3 PB6 I/O CT X ei3 X X Port B6 12 4 PB7 I/O CT X ei3 X X Port B7 13 5 7 2 PD0/AIN0 I/O CT X X X X X Port D0 ADC Analog Input 0 14 6 8 3 PD1/AIN1 I/O CT X X X X X Port D1 ADC Analog Input 1 ei3 15 7 9 4 PD2/AIN2 I/O CT X X X X X Port D2 ADC Analog Input 2 16 8 10 5 PD3/AIN3 I/O CT X X X X X Port D3 ADC Analog Input 3 17 9 11 6 PD4/AIN4 I/O CT X X X X X Port D4 ADC Analog Input 4 18 10 12 7 PD5/AIN5 I/O CT X X X X X Port D5 ADC Analog Input 5 19 11 PD6/AIN6 I/O CT X X X X X Port D6 ADC Analog Input 6 20 12 PD7/AIN7 I/O CT X X X X X Port D7 ADC Analog Input 7 21 13 13 8 VDDA S Analog Power Supply Voltage 22 14 14 9 VSSA S Analog Ground Voltage 23 S Digital Main Supply Voltage 10/153 VDD_3 ST72334J/N, ST72314J/N, ST72124J Port Alternate function 25 15 15 10 PF0/MCO I/O CT X ei1 X X Port F0 Main clock output (fOSC/2) 26 16 16 11 PF1/BEEP I/O CT X ei1 X X Port F1 Beep signal output 27 17 17 12 PF2 I/O CT X X X Port F2 I/O CT X X X I/O CT HS X X X X Port F6 Timer A Input Capture 1 32 20 20 15 PF7 (HS)/EXTCLK_A I/O CT HS X X X X Port F7 Timer A External Clock Source 24 28 VSS_3 S Digital Ground Voltage ei1 NC 29 18 18 13 PF4/OCMP1_A 30 int PP Main Output function (after reset) OD ana wpu Input float Output Input Pin Name Type Level SDIP42 SDIP56 QFP44 TQFP64 Pin n° Not Connected NC 31 19 19 14 PF6 (HS)/ICAP1_A X Port F4 Timer A Output Compare 1 Not Connected 33 21 21 VDD_0 S Digital Main Supply Voltage 34 22 22 VSS_0 S Digital Ground Voltage 35 23 23 16 PC0/OCMP2_B I/O CT X X X X Port C0 Timer B Output Compare 2 36 24 24 17 PC1/OCMP1_B I/O CT X X X X Port C1 Timer B Output Compare 1 37 25 25 18 PC2 (HS)/ICAP2_B I/O CT HS X X X X Port C2 Timer B Input Capture 2 38 26 26 19 PC3 (HS)/ICAP1_B I/O CT HS X X X X Port C3 Timer B Input Capture 1 39 27 27 20 PC4/MISO I/O CT X X X X Port C4 SPI Master In / Slave Out Data 40 28 28 21 PC5/MOSI I/O CT X X X X Port C5 SPI Master Out / Slave In Data 41 29 29 22 PC6/SCK I/O CT X X X X Port C6 SPI Serial Clock 42 30 30 23 PC7/SS I/O CT X X X X Port C7 SPI Slave Select (active low) 43 31 PA0 I/O CT X ei0 X X Port A0 44 32 PA1 I/O CT X ei0 X X Port A1 45 33 PA2 I/O CT X ei0 X X Port A2 46 34 31 24 PA3 I/O CT X X X ei0 Port A3 47 35 32 25 VDD_1 S Digital Main Supply Voltage 48 36 33 26 VSS_1 S Digital Ground Voltage 49 37 34 27 PA4 (HS) I/O CT HS X X X X Port A4 50 38 35 28 PA5 (HS) I/O CT HS X X X X Port A5 51 39 36 29 PA6 (HS) I/O CT HS X T Port A6 52 40 37 30 PA7 (HS) I/O CT HS X T Port A7 53 41 38 31 ISPSEL I 54 42 39 32 RESET I/O 55 NC 56 NC Must be tied low in user mode. In programming mode when available, this pin acts as In-Situ Programming mode selection. C X X Top priority non maskable interrupt (active low) Not Connected 57 43 40 33 VSS_3 S Digital Ground Voltage 58 44 41 34 OSC2 3) O Resonator oscillator inverter output or capacitor input for RC oscillator 11/153 ST72334J/N, ST72314J/N, ST72124J 59 45 42 35 OSC1 3) 60 46 43 36 VDD_3 Main Output function (after reset) Alternate function PP ana int wpu Input OD Port float Output Type SDIP42 SDIP56 QFP44 TQFP64 Pin Name Input Level Pin n° External clock input or Resonator oscillator inverter input or resistor input for RC oscillator I S Digital Main Supply Voltage 61 47 44 37 PE0/TDO I/O CT X X X X Port E0 SCI Transmit Data Out 62 48 1 38 PE1/RDI I/O CT X X X X Port E1 SCI Receive Data In 63 NC 64 NC Not Connected Notes: 1. In the interrupt input column, “eix” defines the associated external interrupt vector. If the weak pull-up column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input, else the configuration is floating interrupt input. 2. In the open drain output column, “T” defines a true open drain I/O (P-Buffer and protection diode to VDD are not implemented). See Section 12 "I/O PORTS" on page 39 and Section 16.8 "I/O PORT PIN CHARACTERISTICS" on page 128 for more details. 3. OSC1 and OSC2 pins connect a crystal or ceramic resonator, an external RC, or an external source to the on-chip oscillator see Section 3 "PIN DESCRIPTION" on page 7 and Section 16.5 "CLOCK AND TIMING CHARACTERISTICS" on page 116 for more details. 12/153 ST72334J/N, ST72314J/N, ST72124J 4 REGISTER & MEMORY MAP As shown in the Figure 5, the MCU is capable of addressing 64K bytes of memories and I/O registers. The available memory locations consist of 128 bytes of register locations, 384 or 512 bytes of RAM, up to 256 bytes of data EEPROM and 4 or 8 Kbytes of user program memory. The RAM space includes up to 256 bytes for the stack from 0100h to 01FFh. The highest address bytes contain the user reset and interrupt vectors. IMPORTANT: Memory locations marked as “Reserved” must never be accessed. Accessing a reserved area can have unpredictable effects on the device. Figure 5. Memory Map 0080h 0000h HW Registers (see Table 2) 007Fh 0080h 0100h 384 Bytes RAM 01FFh 027Fh 00FFh 01FFh 0080h Reserved 0CFFh 0D00h 00FFh 256 Bytes Data EEPROM Reserved Stack or 16-bit Addressing RAM (256 Bytes) 01FFh 0200h 027Fh C000h FFDFh FFE0h FFFFh Short Addressing RAM Zero page (128 Bytes) 0100h BFFFh E000h Stack or 16-bit Addressing RAM (256 Bytes) 512 Bytes RAM 0200h / 0280h 0BFFh 0C00h Short Addressing RAM Zero page (128 Bytes) 8K Bytes Program Memory 16K Bytes Program Memory Interrupt & Reset Vectors (see Table 5 on page 34) 16-bit Addressing RAM C000h 16 KBytes E000h 8 KBytes FFFFh 13/153 ST72334J/N, ST72314J/N, ST72124J REGISTER & MEMORY MAP (Cont’d) Table 2. Hardware Register Map Address 0000h 0001h 0002h Block Port A Register Label PADR PADDR PAOR 0003h 0004h 0005h 0006h Port C PCDR PCDDR PCOR Port B PBDR PBDDR PBOR Port E PEDR PEDDR PEOR Port D PDDR PDDDR PDOR Port F PFDR PFDDR PFOR R/W R/W R/W Port B Data Register Port B Data Direction Register Port B Option Register 00h1) 00h 00h R/W R/W 00h1) 00h 00h R/W R/W R/W 2) 00h1) 00h 00h R/W R/W R/W 2) 00h1) 00h 00h R/W R/W R/W R/W 2) Port E Data Register Port E Data Direction Register Port E Option Register Port D Data Register Port D Data Direction Register Port D Option Register Port F Data Register Port F Data Direction Register Port F Option Register SPI MISCR1 Miscellaneous Register 1 00h R/W SPIDR SPICR SPISR SPI Data I/O Register SPI Control Register SPI Status Register xxh 0xh 00h R/W R/W Read Only 01h R/W 0024h to 0028h 14/153 00h1) 00h 00h Reserved Area (9 Bytes) 0020h 0029h Port C Data Register Port C Data Direction Register Port C Option Register Reserved Area (1 Byte) 0017h to 001Fh 0021h 0022h 0023h R/W R/W R/W 2) Reserved Area (1 Byte) 0013h 0014h 0015h 0016h 00h1) 00h 00h Reserved Area (1 Byte) 000Fh 0010h 0011h 0012h Remarks Reserved Area (1 Byte) 000Bh 000Ch 000Dh 000Eh Port A Data Register Port A Data Direction Register Port A Option Register Reset Status Reserved Area (1 Byte) 0007h 0008h 0009h 000Ah Register Name Reserved Area (5 Bytes) MCC MCCSR Main Clock Control / Status Register ST72334J/N, ST72314J/N, ST72124J Address Block 002Ah WATCHDOG 002Bh 002Ch Data-EEPROM Register Label Register Name Reset Status WDGCR Watchdog Control Register CRSR Clock, Reset, Supply Control / Status Register 000x 000x R/W EECSR Data-EEPROM Control/Status Register 00h R/W 00h 00h xxh xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h R/W R/W Read Only Read Only Read Only R/W R/W Read Only Read Only Read Only Read Only Read Only 3) Read Only 3) R/W 3) R/W 3) 002Dh 0030h 7Fh Remarks R/W Reserved Area (4 Bytes) TACR2 TACR1 TASR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACLR TAACHR TAACLR TAIC2HR TAIC2LR TAOC2HR TAOC2LR Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer 0040h MISCR2 Miscellaneous Register 2 00h R/W 0041h 0042h 0043h 0044h 0045h 0046h 0047h 0048h 0049h 004Ah 004Bh 004Ch 004Dh 004Eh 004Fh TBCR2 TBCR1 TBSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCLR TBACHR TBACLR TBIC2HR TBIC2LR TBOC2HR TBOC2LR Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer Timer 00h 00h xxh xxh xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h R/W R/W Read Only Read Only Read Only R/W R/W Read Only Read Only Read Only Read Only Read Only Read Only R/W R/W SCISR SCIDR SCIBRR SCICR1 SCICR2 SCIERPR SCI Status Register SCI Data Register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 SCI Extended Receive Prescaler Register Reserved area SCI Extended Transmit Prescaler Register C0h xxh 00xx xxxx xxh 00h 00h --00h Read Only R/W R/W R/W R/W R/W 0031h 0032h 0033h 0034h 0035h 0036h 0037h 0038h 0039h 003Ah 003Bh 003Ch 003Dh 003Eh 003Fh 0050h 0051h 0052h 0053h 0054h 0055h 0056h 0057h TIMER A TIMER B SCI SCIETPR A Control Register 2 A Control Register 1 A Status Register A Input Capture 1 High Register A Input Capture 1 Low Register A Output Compare 1 High Register A Output Compare 1 Low Register A Counter High Register A Counter Low Register A Alternate Counter High Register A Alternate Counter Low Register A Input Capture 2 High Register A Input Capture 2 Low Register A Output Compare 2 High Register A Output Compare 2 Low Register B Control Register 2 B Control Register 1 B Status Register B Input Capture 1 High Register B Input Capture 1 Low Register B Output Compare 1 High Register B Output Compare 1 Low Register B Counter High Register B Counter Low Register B Alternate Counter High Register B Alternate Counter Low Register B Input Capture 2 High Register B Input Capture 2 Low Register B Output Compare 2 High Register B Output Compare 2 Low Register R/W 15/153 ST72334J/N, ST72314J/N, ST72124J Address Block Register Label 0058h 006Fh 0070h 0071h 0072h to 007Fh Register Name Reset Status Remarks Reserved Area (24 Bytes) ADC ADCDR ADCCSR Data Register Control/Status Register xxh 00h Read Only R/W Reserved Area (14 Bytes) Legend: x=undefined, R/W=read/write Notes: 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. 2. The bits corresponding to unavailable pins are forced to 1 by hardware, affecting accordingly the reset status value. These bits must always keep their reset value. 3. External pin not available. 16/153 ST72334J/N, ST72314J/N, ST72124J 5 FLASH PROGRAM MEMORY FLASH devices have a single voltage non-volatile FLASH memory that may be programmed in-situ (or plugged in a programming tool) on a byte-bybyte basis. 5.2 MAIN FEATURES ■ ■ ■ ■ Remote In-Situ Programming (ISP) mode Up to 16 bytes programmed in the same cycle MTP memory (Multiple Time Programmable) Read-out memory protection against piracy 5.3 STRUCTURAL ORGANISATION The FLASH program memory is organised in a single 8-bit wide memory block which can be used for storing both code and data constants. The FLASH program memory is mapped in the upper part of the ST7 addressing space and includes the reset and interrupt user vector area . This mode needs five signals (plus the VDD signal if necessary) to be connected to the programming tool. This signals are: – RESET: device reset – VSS: device ground power supply – ISPCLK: ISP output serial clock pin – ISPDATA: ISP input serial data pin – ISPSEL: Remote ISP mode selection. This pin must be connected to VSS on the application board through a pull-down resistor. If any of these pins are used for other purposes on the application, a serial resistor has to be implemented to avoid a conflict if the other device forces the signal level. Figure 6 shows a typical hardware interface to a standard ST7 programming tool. For more details on the pin locations, refer to the device pinout description. Figure 6. Typical Remote ISP Interface 5.4 IN-SITU PROGRAMMING (ISP) MODE Remote ISP Overview The Remote ISP mode is initiated by a specific sequence on the dedicated ISPSEL pin. The Remote ISP is performed in three steps: – Selection of the RAM execution mode – Download of Remote ISP code in RAM – Execution of Remote ISP code in RAM to program the user program into the FLASH Remote ISP hardware configuration In Remote ISP mode, the ST7 has to be supplied with power (VDD and VSS) and a clock signal (oscillator and application crystal circuit for example). 1 CL1 OSC1 CL0 OSC2 The FLASH program memory can be programmed using Remote ISP mode. This ISP mode allows the contents of the ST7 program memory to be updated using a standard ST7 programming tools after the device is mounted on the application board. This feature can be implemented with a minimum number of added components and board area impact. An example Remote ISP hardware interface to the standard ST7 programming tool is described below. For more details on ISP programming, refer to the ST7 Programming Specification. HE10 CONNECTOR TYPE TO PROGRAMMING TOOL XTAL VDD 5.1 INTRODUCTION ISPSEL 10KΩ VSS RESET ST7 ISPCLK ISPDATA 47KΩ APPLICATION 5.5 MEMORY READ-OUT PROTECTION The read-out protection is enabled through an option bit. For FLASH devices, when this option is selected, the program and data stored in the FLASH memory are protected against read-out piracy (including a re-write protection). When this protection option is removed the entire FLASH program memory is first automatically erased. However, the E2PROM data memory (when available) can be protected only with ROM devices. 17/153 ST72334J/N, ST72314J/N, ST72124J 6 DATA EEPROM 6.1 INTRODUCTION 6.2 MAIN FEATURES The Electrically Erasable Programmable Read Only Memory can be used as a non volatile backup for storing data. Using the EEPROM requires a basic access protocol described in this chapter. ■ ■ ■ ■ ■ ■ Up to 16 Bytes programmed in the same cycle EEPROM mono-voltage (charge pump) Chained erase and programming cycles Internal control of the global programming cycle duration End of programming cycle interrupt flag WAIT mode management Figure 7. EEPROM Block Diagram FALLING EDGE DETECTOR EEPROM INTERRUPT HIGH VOLTAGE PUMP RESERVED EECSR 0 0 0 0 ADDRESS DECODER EEPROM 0 IE 4 LAT PGM EEPROM ROW MEMORY MATRIX DECODER (1 ROW = 16 x 8 BITS) 128 4 128 DATA 16 x 8 BITS MULTIPLEXER DATA LATCHES 4 ADDRESS BUS 18/153 DATA BUS ST72334J/N, ST72314J/N, ST72124J DATA EEPROM (Cont’d) 6.3 MEMORY ACCESS The Data EEPROM memory read/write access modes are controlled by the LAT bit of the EEPROM Control/Status register (EECSR). The flowchart in Figure 8 describes these different memory access modes. Read Operation (LAT=0) The EEPROM can be read as a normal ROM location when the LAT bit of the EECSR register is cleared. In a read cycle, the byte to be accessed is put on the data bus in less than 1 CPU clock cycle. This means that reading data from EEPROM takes the same time as reading data from EPROM, but this memory cannot be used to execute machine code. Write Operation (LAT=1) To access the write mode, the LAT bit has to be set by software (the PGM bit remains cleared). When a write access to the EEPROM area occurs, the value is latched inside the 16 data latches according to its address. When PGM bit is set by the software, all the previous bytes written in the data latches (up to 16) are programmed in the EEPROM cells. The effective high address (row) is determined by the last EEPROM write sequence. To avoid wrong programming, the user must take care that all the bytes written between two programming sequences have the same high address: only the four Least Significant Bits of the address can change. At the end of the programming cycle, the PGM and LAT bits are cleared simultaneously, and an interrupt is generated if the IE bit is set. The Data EEPROM interrupt request is cleared by hardware when the Data EEPROM interrupt vector is fetched. Note: Care should be taken during the programming cycle. Writing to the same memory location will over-program the memory (logical AND between the two write access data result) because the data latches are only cleared at the end of the programming cycle and by the falling edge of LAT bit. It is not possible to read the latched data. This note is ilustrated by the Figure 9. Figure 8. Data EEPROM Programming Flowchart READ MODE LAT=0 PGM=0 READ BYTES IN EEPROM AREA WRITE MODE LAT=1 PGM=0 WRITE UP TO 16 BYTES IN EEPROM AREA (with the same 11 MSB of the address) START PROGRAMMING CYCLE LAT=1 PGM=1 (set by software) INTERRUPT GENERATION IF IE=1 0 LAT 1 CLEARED BY HARDWARE 19/153 ST72334J/N, ST72314J/N, ST72124J DATA EEPROM (Cont’d) 6.4 POWER SAVING MODES 6.5 ACCESS ERROR HANDLING Wait mode The DATA EEPROM can enter WAIT mode on execution of the WFI instruction of the microcontroller. The DATA EEPROM will immediately enter this mode if there is no programming in progress, otherwise the DATA EEPROM will finish the cycle and then enter WAIT mode. If a read access occurs while LAT=1, then the data bus will not be driven. If a write access occurs while LAT=0, then the data on the bus will not be latched. If a programming cycle is interrupted (by software/ RESET action), the memory data will not be guaranteed. Halt mode The DATA EEPROM immediatly enters HALT mode if the microcontroller executes the HALT instruction. Therefore the EEPROM will stop the function in progress, and data may be corrupted. Figure 9. Data EEPROM Programming Cycle READ OPERATION NOT POSSIBLE READ OPERATION POSSIBLE INTERNAL PROGRAMMING VOLTAGE ERASE CYCLE WRITE OF DATA LATCHES WRITE CYCLE tPROG LAT PGM EEPROM INTERRUPT 20/153 ST72334J/N, ST72314J/N, ST72124J DATA EEPROM (Cont’d) Bit 1 = LAT Latch Access Transfer This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if PGM bit is cleared. 0: Read mode 1: Write mode 6.6 REGISTER DESCRIPTION CONTROL/STATUS REGISTER (CSR) Read /Write Reset Value: 0000 0000 (00h) 7 0 0 0 0 0 0 IE LAT PGM Bit 7:3 = Reserved, forced by hardware to 0. Bit 2 = IE Interrupt enable This bit is set and cleared by software. It enables the Data EEPROM interrupt capability when the PGM bit is cleared by hardware. The interrupt request is automatically cleared when the software enters the interrupt routine. 0: Interrupt disabled 1: Interrupt enabled Bit 0 = PGM Programming control and status This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware and an interrupt is generated if the ITE bit is set. 0: Programming finished or not yet started 1: Programming cycle is in progress Note: if the PGM bit is cleared during the programming cycle, the memory data is not guaranteed 21/153 ST72334J/N, ST72314J/N, ST72124J 7 DATA EEPROM Register Map and Reset Values Address (Hex.) 002Ch Register Label 7 6 5 4 3 2 1 0 0 0 0 0 0 IE 0 RWM 0 PGM 0 EECSR Reset Value 7.1 READ-OUT PROTECTION OPTION The Data EEPROM can be optionally read-out protected in ST72334 ROM devices (see option 22/153 list on page 146). ST72C334 Flash devices do not have this protection option. ST72334J/N, ST72314J/N, ST72124J 8 CENTRAL PROCESSING UNIT 8.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. 8.2 MAIN FEATURES ■ ■ ■ ■ ■ ■ ■ ■ 63 basic instructions Fast 8-bit by 8-bit multiply 17 main addressing modes Two 8-bit index registers 16-bit stack pointer Low power modes Maskable hardware interrupts Non-maskable software interrupt 8.3 CPU REGISTERS The 6 CPU registers shown in Figure 10 are not present in the memory mapping and are accessed by specific instructions. Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). Program Counter (PC) The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). Figure 10. CPU Registers 7 0 ACCUMULATOR RESET VALUE = XXh 7 0 X INDEX REGISTER RESET VALUE = XXh 7 0 Y INDEX REGISTER RESET VALUE = XXh 15 PCH 8 7 PCL 0 PROGRAM COUNTER RESET VALUE = RESET VECTOR @ FFFEh-FFFFh 7 1 1 1 H I 0 N Z C CONDITION CODE REGISTER RESET VALUE = 1 1 1 X 1 X X X 15 8 7 0 STACK POINTER RESET VALUE = STACK HIGHER ADDRESS X = Undefined Value 23/153 ST72334J/N, ST72314J/N, ST72124J CPU REGISTERS (Cont’d) CONDITION CODE REGISTER (CC) Read/Write Reset Value: 111x1xxx 7 1 0 1 1 H I N Z C The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. Bit 4 = H Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. Bit 3 = I Interrupt mask. This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. 0: Interrupts are enabled. 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. Note: Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptable because the I bit is set by hardware at the start of the routine and reset by the IRET instruction at the end of the routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. 24/153 Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7th bit of the result. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (i.e. the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. Bit 1 = Z Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. 0: The result of the last operation is different from zero. 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. Bit 0 = C Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. 0: No overflow or underflow has occurred. 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the “bit test and branch”, shift and rotate instructions. ST72334J/N, ST72314J/N, ST72124J CENTRAL PROCESSING UNIT (Cont’d) Stack Pointer (SP) Read/Write Reset Value: 01 FFh 15 0 8 0 0 0 0 0 0 7 SP7 1 0 SP6 SP5 SP4 SP3 SP2 SP1 SP0 The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 11). Since the stack is 256 bytes deep, the 8th most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. Note: When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 11. – When an interrupt is received, the SP is decremented and the context is pushed on the stack. – On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 11. Stack Manipulation Example CALL Subroutine PUSH Y Interrupt Event POP Y RET or RSP IRET @ 0100h SP SP CC A X X X PCH PCH PCH PCL PCL PCL PCH PCH PCH PCH PCH PCL PCL PCL PCL PCL SP @ 01FFh SP Y CC A CC A SP SP Stack Higher Address = 01FFh Stack Lower Address = 0100h 25/153 ST72334J/N, ST72314J/N, ST72124J 9 SUPPLY, RESET AND CLOCK MANAGEMENT The ST72334J/N, ST72314J/N and ST72124J microcontrollers include a range of utility features for securing the application in critical situations (for example in case of a power brown-out), and reducing the number of external components. An overview is shown in Figure 12. See Section 16 "ELECTRICAL CHARACTERISTICS" on page 107 for more details. ■ ■ Multi-Oscillator (MO) – 4 Crystal/Ceramic resonator oscillators – 1 External RC oscillator – 1 Internal RC oscillator Clock Security System (CSS) – Clock Filter – Backup Safe Oscillator Main Features ■ Supply Manager with main supply low voltage detection (LVD) ■ Reset Sequence Manager (RSM) Figure 12. Clock, Reset and Supply Block Diagram CLOCK SECURITY SYSTEM (CSS) OSC2 MULTI- CLOCK SAFE FILTER OSC fOSC TO MAIN CLOCK CONTROLLER OSCILLATOR OSC1 (MO) RESET SEQUENCE RESET FROM WATCHDOG PERIPHERAL MANAGER (RSM) VDD LOW VOLTAGE LVD DETECTOR VSS (LVD) CRSR 0 0 0 RF CSS 0 IE WDG D CSS INTERRUPT 26/153 RF ST72334J/N, ST72314J/N, ST72124J 9.1 LOW VOLTAGE DETECTOR (LVD) To allow the integration of power management features in the application, the Low Voltage Detector function (LVD) generates a static reset when the VDD supply voltage is below a VIT- reference value. This means that it secures the power-up as well as the power-down keeping the ST7 in reset. The VIT- reference value for a voltage drop is lower than the VIT+ reference value for power-on in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). The LVD Reset circuitry generates a reset when VDD is below: – VIT+ when VDD is rising – VIT- when VDD is falling The LVD function is illustrated in the Figure 13. Provided the minimum VDD value (guaranteed for the oscillator frequency) is above VIT-, the MCU can only be in two modes: – under full software control – in static safe reset In these conditions, secure operation is always ensured for the application without the need for external reset hardware. During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices. Notes: 1. The LVD allows the device to be used without any external RESET circuitry. 2. Three different reference levels are selectable through the option byte according to the application requirement. LVD application note Application software can detect a reset caused by the LVD by reading the LVDRF bit in the CRSR register. This bit is set by hardware when a LVD reset is generated and cleared by software (writing zero). Figure 13. Low Voltage Detector vs Reset VDD Vhyst VIT+ VIT- RESET 27/153 ST72334J/N, ST72314J/N, ST72124J 9.2 RESET SEQUENCE MANAGER (RSM) 9.2.1 Introduction The reset sequence manager includes three RESET sources as shown in Figure 15: ■ External RESET source pulse ■ Internal LVD RESET (Low Voltage Detection) ■ Internal WATCHDOG RESET These sources act on the RESET pin and it is always kept low during the delay phase. The RESET service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map. The basic RESET sequence consists of 3 phases as shown in Figure 14: ■ Delay depending on the RESET source ■ 4096 CPU clock cycle delay ■ RESET vector fetch The 4096 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has taken place from the Reset state. The RESET vector fetch phase duration is 2 clock cycles. Figure 14. RESET Sequence Phases RESET DELAY INTERNAL RESET 4096 CLOCK CYCLES FETCH VECTOR Figure 15. Reset Block Diagram VDD INTERNAL RESET RON COUNTER fCPU RESET WATCHDOG RESET LVD RESET 28/153 ST72334J/N, ST72314J/N, ST72124J RESET SEQUENCE MANAGER (Cont’d) 9.2.2 Asynchronous External RESET pin The RESET pin is both an input and an open-drain output with integrated RON weak pull-up resistor. This pull-up has no fixed value but varies in accordance with the input voltage. It can be pulled low by external circuitry to reset the device. See electrical characteristics section for more details. A RESET signal originating from an external source must have a duration of at least th(RSTL)in in order to be recognized. This detection is asynchronous and therefore the MCU can enter reset state even in HALT mode. The RESET pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, it is recommended to follow the guidelines mentioned in the electrical characteristics section. Two RESET sequences can be associated with this RESET source: short or long external reset pulse (see Figure 16). Starting from the external RESET pulse recognition, the device RESET pin acts as an output that is pulled low during at least tw(RSTL)out. 9.2.3 Internal Low Voltage Detection RESET Two different RESET sequences caused by the internal LVD circuitry can be distinguished: ■ Power-On RESET ■ Voltage Drop RESET The device RESET pin acts as an output that is pulled low when VDD<VIT+ (rising edge) or VDD<VIT- (falling edge) as shown in Figure 16. The LVD filters spikes on VDD larger than tg(VDD) to avoid parasitic resets. 9.2.4 Internal Watchdog RESET The RESET sequence generated by a internal Watchdog counter overflow is shown in Figure 16. Starting from the Watchdog counter underflow, the device RESET pin acts as an output that is pulled low during at least tw(RSTL)out. Figure 16. RESET Sequences VDD VIT+ VIT- LVD RESET RUN DELAY 00 00 00 00 00 00 00 00 00 00 00 00 00 SHORT EXT. RESET RUN 00 00 00 00 00 00 00 LONG EXT. RESET RUN DELAY DELAY 00 00 00 00 00 00 00 RUN WATCHDOG RESET RUN DELAY tw(RSTL)out th(RSTL)in tw(RSTL)out th(RSTL)in EXTERNAL RESET SOURCE RESET PIN WATCHDOG RESET 0000000 0000000 WATCHDOG UNDERFLOW INTERNAL RESET (4096 TCPU) FETCH VECTOR 29/153 ST72334J/N, ST72314J/N, ST72124J 9.3 MULTI-OSCILLATOR (MO) External RC Oscillator This oscillator allows a low cost solution for the main clock of the ST7 using only an external resistor and an external capacitor. The frequency of the external RC oscillator (in the range of some MHz.) is fixed by the resistor and the capacitor values. Consequently in this MO mode, the accuracy of the clock is directly linked to the accuracy of the discrete components. The corresponding formula is fOSC=4/(REXCEX) Internal RC Oscillator The internal RC oscillator mode is based on the same principle as the external RC oscillator including the resistance and the capacitance of the device. This mode is the most cost effective one with the drawback of a lower frequency accuracy. Its frequency is in the range of several MHz. In this mode, the two oscillator pins have to be tied to ground. 30/153 Crystal/Ceramic Resonators External Clock Hardware Configuration External RC Oscillator External Clock Source In this external clock mode, a clock signal (square, sinus or triangle) with ~50% duty cycle has to drive the OSC1 pin while the OSC2 pin is tied to ground. Crystal/Ceramic Oscillators This family of oscillators has the advantage of producing a very accurate rate on the main clock of the ST7. The selection within a list of 4 oscillators with different frequency ranges has to be done by option byte in order to reduce consumption. In this mode of the multi-oscillator, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator. These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase. Table 3. ST7 Clock Sources Internal RC Oscillator The main clock of the ST7 can be generated by four different source types coming from the multioscillator block: ■ an external source ■ 4 crystal or ceramic resonator oscillators ■ an external RC oscillator ■ an internal high frequency RC oscillator Each oscillator is optimized for a given frequency range in terms of consumption and is selectable through the option byte. The associated hardware configuration are shown in Table 3. Refer to the electrical characteristics section for more details. ST7 OSC1 OSC2 EXTERNAL SOURCE ST7 OSC1 CL1 OSC2 LOAD CAPACITORS CL2 ST7 OSC1 OSC2 REX CEX ST7 OSC1 OSC2 ST72334J/N, ST72314J/N, ST72124J 9.4 CLOCK SECURITY SYSTEM (CSS) The Clock Security System (CSS) protects the ST7 against main clock problems. To allow the integration of the security features in the applications, it is based on a clock filter control and an Internal safe oscillator. The CSS can be enabled or disabled by option byte. 9.4.1 Clock Filter Control The clock filter is based on a clock frequency limitation function. This filter function is able to detect and filter high frequency spikes on the ST7 main clock. If the oscillator is not working properly (e.g. working at a harmonic frequency of the resonator), the current active oscillator clock can be totally filtered, and then no clock signal is available for the ST7 from this oscillator anymore. If the original clock source recovers, the filtering is stopped automatically and the oscillator supplies the ST7 clock. 9.4.2 Safe Oscillator Control The safe oscillator of the CSS block is a low frequency back-up clock source (see Figure 17). If the clock signal disappears (due to a broken or disconnected resonator...) during a safe oscillator period, the safe oscillator delivers a low frequency clock signal which allows the ST7 to perform some rescue operations. Automatically, the ST7 clock source switches back from the safe oscillator if the original clock source recovers. Limitation detection The automatic safe oscillator selection is notified by hardware setting the CSSD bit of the CRSR register. An interrupt can be generated if the CSSIE bit has been previously set. These two bits are described in the CRSR register description. 9.4.3 Low Power Modes Mode WAIT HALT Description No effect on CSS. CSS interrupt cause the device to exit from Wait mode. The CRSR register is frozen. The CSS (including the safe oscillator) is disabled until HALT mode is exited. The previous CSS configuration resumes when the MCU is woken up by an interrupt with “exit from HALT mode” capability or from the counter reset value when the MCU is woken up by a RESET. 9.4.4 Interrupts The CSS interrupt event generates an interrupt if the corresponding Enable Control Bit (CSSIE) is set and the interrupt mask in the CC register is reset (RIM instruction). Interrupt Event Enable Event Control Flag Bit CSS event detection (safe oscillator acti- CSSD vated as main clock) CSSIE Exit from Wait Exit from Halt1) Yes No Note 1: This interrupt allows to exit from active-halt mode if this mode is available in the MCU. SAFE OSCILLATOR FUNCTION CLOCK FILTER FUNCTION Figure 17. Clock Filter Function and Safe Oscillator Function fOSC/2 fCPU fOSC/2 fSFOSC fCPU 31/153 ST72334J/N, ST72314J/N, ST72124J 9.5 SUPPLY, RESET AND CLOCK REGISTER DESCRIPTION Read /Write Reset Value: 000x 000x (xxh) 7 0 0 0 0 LVD RF CSS IE 0 CSS WDG D RF Bit 7:5 = Reserved, always read as 0. Bit 4 = LVDRF LVD reset flag This bit indicates that the last RESET was generated by the LVD block. It is set by hardware (LVD reset) and cleared by software (writing zero). See WDGRF flag description for more details. When the LVD is disabled by option byte, the LVDRF bit value is undefined. Bit 3 = Reserved, always read as 0. Bit 2 = CSSIE Clock security syst interrupt enable This bit enables the interrupt when a disturbance is detected by the clock security system (CSSD bit set). It is set and cleared by software. 0: Clock security system interrupt disabled 1: Clock security system interrupt enabled Refer to Table 5, “Interrupt mapping,” on page 34 for more details on the CSS interrupt vector. When the CSS is disabled by option byte, the CSSIE bit has no effect. Bit 1 = CSSD Clock security system detection This bit indicates that the safe oscillator of the clock security system block has been selected by hardware due to a disturbance on the main clock signal (fOSC). It is set by hardware and cleared by reading the CRSR register when the original oscillator recovers. 0: Safe oscillator is not active 1: Safe oscillator has been activated When the CSS is disabled by option byte, the CSSD bit value is forced to 0. Bit 0 = WDGRF Watchdog reset flag This bit indicates that the last RESET was generated by the watchdog peripheral. It is set by hardware (Watchdog RESET) and cleared by software (writing zero) or an LVD RESET (to ensure a stable cleared state of the WDGRF flag when the CPU starts). Combined with the LVDRF flag information, the flag description is given by the following table. RESET Sources LVDRF WDGRF 0 0 1 0 1 X . External RESET pin Watchdog LVD Application notes The LVDRF flag is not cleared when another RESET type occurs (external or watchdog), the LVDRF flag remains set to keep trace of the original failure. In this case, a watchdog reset can be detected by software while an external reset can not. Table 4. Clock, Reset and Supply Register Map and Reset Values Address (Hex.) 002Bh 32/153 Register Label CRSR Reset Value 7 6 5 4 3 2 1 0 0 0 0 LVDRF x 0 CFIE 0 CSSD 0 WDGRF x ST72334J/N, ST72314J/N, ST72124J 10 INTERRUPTS The ST7 core may be interrupted by one of two different methods: maskable hardware interrupts as listed in the Interrupt Mapping Table and a nonmaskable software interrupt (TRAP). The Interrupt processing flowchart is shown in Figure 18. The maskable interrupts must be enabled by clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see external interrupts subsection). Note: After reset, all interrupts are disabled. When an interrupt has to be serviced: – Normal processing is suspended at the end of the current instruction execution. – The PC, X, A and CC registers are saved onto the stack. – The I bit of the CC register is set to prevent additional interrupts. – The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to the Interrupt Mapping Table for vector addresses). The interrupt service routine should finish with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. Note: As a consequence of the IRET instruction, the I bit will be cleared and the main program will resume. Priority Management By default, a servicing interrupt cannot be interrupted because the I bit is set by hardware entering in interrupt routine. In the case when several interrupts are simultaneously pending, an hardware priority defines which one will be serviced first (see the Interrupt Mapping Table). Interrupts and Low Power Mode All interrupts allow the processor to leave the WAIT low power mode. Only external and specifically mentioned interrupts allow the processor to leave the HALT low power mode (refer to the “Exit from HALT“ column in the Interrupt Mapping Table). 10.1 NON INTERRUPT MASKABLE SOFTWARE It will be serviced according to the flowchart on Figure 18. 10.2 EXTERNAL INTERRUPTS External interrupt vectors can be loaded into the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the Halt low power mode. The external interrupt polarity is selected through the miscellaneous register or interrupt register (if available). An external interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If several input pins, connected to the same interrupt vector, are configured as interrupts, their signals are logically NANDed before entering the edge/level detection block. Caution: The type of sensitivity defined in the Miscellaneous or Interrupt register (if available) applies to the ei source. In case of a NANDed source (as described on the I/O ports section), a low level on an I/O pin configured as input with interrupt, masks the interrupt request even in case of risingedge sensitivity. 10.3 PERIPHERAL INTERRUPTS Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: – The I bit of the CC register is cleared. – The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is latched and thus remains pending. Clearing an interrupt request is done by: – Writing “0” to the corresponding bit in the status register or – Access to the status register while the flag is set followed by a read or write of an associated register. Note: the clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being enabled) will therefore be lost if the clear sequence is executed. This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. 33/153 ST72334J/N, ST72314J/N, ST72124J INTERRUPTS (Cont’d) Figure 18. Interrupt Processing Flowchart FROM RESET I BIT SET? N N Y Y FETCH NEXT INSTRUCTION N IRET? INTERRUPT PENDING? STACK PC, X, A, CC SET I BIT LOAD PC FROM INTERRUPT VECTOR Y EXECUTE INSTRUCTION RESTORE PC, X, A, CC FROM STACK THIS CLEARS I BIT BY DEFAULT Table 5. Interrupt mapping N° Source Block RESET TRAP 0 Description Reset Software Interrupt Register Label Priority Order N/A Highest Priority Exit from HALT1) yes FFFEh-FFFFh no FFFCh-FFFDh Not used FFFAh-FFFBh 1 MCC/RTC CSS 2 ei0 External Interrupt Port A3..0 3 ei1 External Interrupt Port F2..0 4 ei2 External Interrupt Port B3..0 5 ei3 External Interrupt Port B7..4 FFF0h-FFF1h Not used FFEEh-FFEFh 6 Main Clock Controller Time Base Interrupt or Clock Security System Interrupt Address Vector MCCSR CRSR yes FFF8h-FFF9h FFF6h-FFF7h FFF4h-FFF5h N/A FFF2h-FFF3h 7 SPI SPI Peripheral Interrupts SPISR 8 TIMER A TIMER A Peripheral Interrupts TASR FFEAh-FFEBh 9 TIMER B TIMER B Peripheral Interrupts TBSR FFE8h-FFE9h 10 11 12 13 SCI no FFECh-FFEDh SCI Peripheral Interrupts SCISR FFE6h-FFE7h Data-EEPROM Data EEPROM Interrupt EECSR FFE4h-FFE5h Not used Lowest Priority FFE2h-FFE3h FFE0h-FFE1h Note 1. Valid for HALT and ACTIVE-HALT modes except for the MCC/RTC or CSS interrupt source which exits from ACTIVE-HALT mode only. 34/153 ST72334J/N, ST72314J/N, ST72124J 11 POWER SAVING MODES 11.1 INTRODUCTION 11.2 SLOW MODE To give a large measure of flexibility to the application in terms of power consumption, four main power saving modes are implemented in the ST7 (see Figure 19): SLOW, WAIT (SLOW WAIT), ACTIVE HALT and HALT. After a RESET the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided by 2 (fCPU). From RUN mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status. This mode has two targets: – To reduce power consumption by decreasing the internal clock in the device, – To adapt the internal clock frequency (fCPU) to the available supply voltage. SLOW mode is controlled by three bits in the MISCR1 register: the SMS bit which enables or disables Slow mode and two CPx bits which select the internal slow frequency (fCPU). In this mode, the oscillator frequency can be divided by 4, 8, 16 or 32 instead of 2 in normal operating mode. The CPU and peripherals are clocked at this lower frequency. Note: SLOW-WAIT mode is activated when entering the WAIT mode while the device is already in SLOW mode. Figure 19. Power Saving Mode Transitions High Figure 20. SLOW Mode Clock Transitions fOSC/4 RUN fOSC/8 fOSC/2 fCPU SLOW MISCR1 fOSC /2 WAIT CP1:0 00 01 SMS SLOW WAIT NEW SLOW FREQUENCY REQUEST ACTIVE HALT NORMAL RUN MODE REQUEST HALT Low POWER CONSUMPTION 35/153 ST72334J/N, ST72314J/N, ST72124J POWER SAVING MODES (Cont’d) 11.3 WAIT MODE WAIT mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the ‘WFI’ instruction. All peripherals remain active. During WAIT mode, the I bit of the CC register is cleared, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or RESET occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine. The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 21. Figure 21. WAIT Mode Flow-chart WFI INSTRUCTION OSCILLATOR PERIPHERALS CPU I BIT ON ON OFF 0 N RESET Y N INTERRUPT Y OSCILLATOR PERIPHERALS CPU I BIT ON OFF ON 0 4096 CPU CLOCK CYCLE DELAY OSCILLATOR PERIPHERALS CPU I BIT ON ON ON X 1) FETCH RESET VECTOR OR SERVICE INTERRUPT Note: 1. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. 36/153 ST72334J/N, ST72314J/N, ST72124J POWER SAVING MODES (Cont’d) 11.4 ACTIVE-HALT AND HALT MODES ACTIVE-HALT and HALT modes are the two lowest power consumption modes of the MCU. They are both entered by executing the ‘HALT’ instruction. The decision to enter either in ACTIVE-HALT or HALT mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register). MCCSR OIE bit Power Saving Mode entered when HALT instruction is executed 0 HALT mode 1 ACTIVE-HALT mode 11.4.1 ACTIVE-HALT MODE ACTIVE-HALT mode is the lowest power consumption mode of the MCU with a real time clock available. It is entered by executing the ‘HALT’ instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see Section 14.2 "MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC)" on page 52 for more details on the MCCSR register). The MCU can exit ACTIVE-HALT mode on reception of either an MCC/RTC interrupt, a specific interrupt (see Table 5, “Interrupt mapping,” on page 34) or a RESET. When exiting ACTIVEHALT mode by means of a RESET or an interrupt, a 4096 CPU cycle delay occurs. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 23). When entering ACTIVE-HALT mode, the I bit in the CC register is cleared to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. In ACTIVE-HALT mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator). The safeguard against staying locked in ACTIVEHALT mode is provided by the oscillator interrupt. Note: As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering ACTIVE-HALT mode while the Watchdog is active does not generate a RESET. This means that the device cannot spend more than a defined delay in this power saving mode. Figure 22. ACTIVE-HALT Timing Overview RUN ACTIVE HALT HALT INSTRUCTION [MCCSR.OIE=1] 4096 CPU CYCLE DELAY RESET OR INTERRUPT RUN FETCH VECTOR Figure 23. ACTIVE-HALT Mode Flow-chart HALT INSTRUCTION (MCCSR.OIE=1) OSCILLATOR ON PERIPHERALS 1) OFF CPU OFF I BIT 0 N RESET N Y INTERRUPT 2) Y OSCILLATOR ON PERIPHERALS 1) OFF CPU ON I BIT X 3) 4096 CPU CLOCK CYCLE DELAY OSCILLATOR PERIPHERALS CPU I BITS ON ON ON X 3) FETCH RESET VECTOR OR SERVICE INTERRUPT Notes: 1. Peripheral clocked with an external clock source can still be active. 2. Only the MCC/RTC interrupt and some specific interrupts can exit the MCU from ACTIVE-HALT mode (such as external interrupt). Refer to Table 5, “Interrupt mapping,” on page 34 for more details. 3. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. 37/153 ST72334J/N, ST72314J/N, ST72124J POWER SAVING MODES (Cont’d) 11.4.2 HALT MODE The HALT mode is the lowest power consumption mode of the MCU. It is entered by executing the ‘HALT’ instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see Section 14.2 "MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC)" on page 52 for more details on the MCCSR register). The MCU can exit HALT mode on reception of either a specific interrupt (see Table 5, “Interrupt mapping,” on page 34) or a RESET. When exiting HALT mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 25). When entering HALT mode, the I bit in the CC register is forced to 0 to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes immediately. In HALT mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator). The compatibility of Watchdog operation with HALT mode is configured by the “WDGHALT” option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see Section 18.1 on page 144 for more details). Figure 24. HALT Timing Overview RUN HALT HALT INSTRUCTION [MCCSR.OIE=0] 38/153 4096 CPU CYCLE DELAY Figure 25. HALT Mode Flow-chart HALT INSTRUCTION (MCCSR.OIE=0) ENABLE WDGHALT 1) WATCHDOG 0 DISABLE 1 WATCHDOG RESET OSCILLATOR OFF PERIPHERALS 2) OFF CPU OFF I BIT 0 N RESET N Y INTERRUPT 3) Y OSCILLATOR PERIPHERALS CPU I BIT ON OFF ON X 4) 4096 CPU CLOCK CYCLE DELAY OSCILLATOR PERIPHERALS CPU I BITS ON ON ON X 4) FETCH RESET VECTOR OR SERVICE INTERRUPT RUN RESET OR INTERRUPT FETCH VECTOR Notes: 1. WDGHALT is an option bit. See option byte section for more details. 2. Peripheral clocked with an external clock source can still be active. 3. Only some specific interrupts can exit the MCU from HALT mode (such as external interrupt). Refer to Table 5, “Interrupt mapping,” on page 34 for more details. 4. Before servicing an interrupt, the CC register is pushed on the stack. The I bit of the CC register is set during the interrupt routine and cleared when the CC register is popped. ST72334J/N, ST72314J/N, ST72124J 12 I/O PORTS 12.1 INTRODUCTION The I/O ports offer different functional modes: – transfer of data through digital inputs and outputs and for specific pins: – external interrupt generation – alternate signal input/output for the on-chip peripherals. An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output. 12.2 FUNCTIONAL DESCRIPTION Each port has 2 main registers: – Data Register (DR) – Data Direction Register (DDR) and one optional register: – Option Register (OR) Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register, (for specific ports which do not provide this register refer to the I/O Port Implementation section). The generic I/O block diagram is shown in Figure 26 12.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. Notes: 1. Writing the DR register modifies the latch value but does not affect the pin status. 2. When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output. 3. Do not use read/modify/write instructions (BSET or BRES) to modify the DR register External interrupt function When an I/O is configured as Input with Interrupt, an event on this I/O can generate an external interrupt request to the CPU. Each pin can independently generate an interrupt request. The interrupt sensitivity is independently programmable using the sensitivity bits in the Miscellaneous register. Each external interrupt vector is linked to a dedicated group of I/O port pins (see pinout description and interrupt section). If several input pins are selected simultaneously as interrupt source, these are logically NANDed. For this reason if one of the interrupt pins is tied low, it masks the other ones. In case of a floating input with interrupt configuration, special care must be taken when changing the configuration (see Figure 27). The external interrupts are hardware interrupts, which means that the request latch (not accessible directly by the application) is automatically cleared when the corresponding interrupt vector is fetched. To clear an unwanted pending interrupt by software, the sensitivity bits in the Miscellaneous register must be modified. 12.2.2 Output Modes The output configuration is selected by setting the corresponding DDR register bit. In this case, writing the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. Two different output modes can be selected by software through the OR register: Output push-pull and open-drain. DR register value and output pin status: DR 0 1 Push-pull VSS VDD Open-drain Vss Floating 12.2.3 Alternate Functions When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over the standard I/O programming. When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). When the signal is going to an on-chip peripheral, the I/O pin must be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register. Note: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral input. When an on-chip peripheral use a pin as input and output, this pin has to be configured in input floating mode. 39/153 ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) Figure 26. I/O Port General Block Diagram ALTERNATE OUTPUT REGISTER ACCESS 1 VDD 0 P-BUFFER (see table below) ALTERNATE ENABLE PULL-UP (see table below) DR VDD DDR PULL-UP CONFIGURATION DATA BUS OR PAD If implemented OR SEL N-BUFFER DIODES (see table below) DDR SEL DR SEL ANALOG INPUT CMOS SCHMITT TRIGGER 1 0 EXTERNAL INTERRUPT SOURCE (eix) POLARITY SELECTION ALTERNATE INPUT FROM OTHER BITS Table 6. I/O Port Mode Options Configuration Mode Input Output Floating with/without Interrupt Pull-up with/without Interrupt Push-pull Open Drain (logic level) True Open Drain Legend: NI - not implemented Off - implemented not activated On - implemented and activated 40/153 Pull-Up P-Buffer Off On Off Off NI On Off NI Diodes to VDD On to VSS On NI (see note) Note: The diode to VDD is not implemented in the true open drain pads. A local protection between the pad and VSS is implemented to protect the device against positive stress. ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) Table 7. I/O Port Configurations Hardware Configuration NOT IMPLEMENTED IN TRUE OPEN DRAIN I/O PORTS DR REGISTER ACCESS VDD RPU PULL-UP CONFIGURATION DR REGISTER PAD W DATA BUS INPUT 1) R ALTERNATE INPUT FROM OTHER PINS INTERRUPT CONFIGURATION EXTERNAL INTERRUPT SOURCE (eix) POLARITY SELECTION PUSH-PULL OUTPUT 2) OPEN-DRAIN OUTPUT 2) ANALOG INPUT NOT IMPLEMENTED IN TRUE OPEN DRAIN I/O PORTS DR REGISTER ACCESS VDD RPU DR REGISTER PAD ALTERNATE ENABLE NOT IMPLEMENTED IN TRUE OPEN DRAIN I/O PORTS R/W DATA BUS ALTERNATE OUTPUT DR REGISTER ACCESS VDD RPU PAD DR REGISTER ALTERNATE ENABLE R/W DATA BUS ALTERNATE OUTPUT Notes: 1. When the I/O port is in input configuration and the associated alternate function is enabled as an output, reading the DR register will read the alternate function output status. 2. When the I/O port is in output configuration and the associated alternate function is enabled as an input, the alternate function reads the pin status given by the DR register content. 41/153 ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) CAUTION: The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. Analog alternate function When the pin is used as an ADC input, the I/O must be configured as floating input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. WARNING: The analog input voltage level must be within the limits stated in the absolute maximum ratings. Standard Ports PA5:4, PC7:0, PD7:0, PE7:4, PE1:0, PF7:6, PF4 MODE floating input pull-up input open drain output push-pull output DDR OR 0 0 1 1 0 1 0 1 Interrupt Ports PA2:0, PB7:5, PB2:0, PF1:0 (with pull-up) MODE floating input pull-up interrupt input open drain output push-pull output DDR OR 0 0 1 1 0 1 0 1 PA3, PB4, PB3, PF2 (without pull-up) 12.3 I/O PORT IMPLEMENTATION MODE The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 27 Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 27. Interrupt I/O Port State Transitions 01 00 10 11 INPUT floating/pull-up interrupt INPUT floating (reset state) OUTPUT open-drain OUTPUT push-pull XX = DDR, OR The I/O port register configurations are summarized as follows. 42/153 floating input floating interrupt input open drain output push-pull output DDR OR 0 0 1 1 0 1 0 1 True Open Drain Ports PA7:6 MODE floating input open drain (high sink ports) DDR 0 1 ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) 12.4 LOW POWER MODES Mode WAIT HALT 12.5 INTERRUPTS Description No effect on I/O ports. External interrupts cause the device to exit from WAIT mode. No effect on I/O ports. External interrupts cause the device to exit from HALT mode. The external interrupt event generates an interrupt if the corresponding configuration is selected with DDR and OR registers and the I-bit in the CC register is reset (RIM instruction). Interrupt Event External interrupt on selected external event Enable Event Control Flag Bit - DDRx ORx Exit from Wait Exit from Halt Yes Yes Table 8. Port Configuration Input Port OR = 0 Port A Port B Port C Port D Port E Port F Output Pin name PA7:6 PA5:4 PA3 PA2:0 PB4:3 PB7:5, PB2:0 PC7:4, PC1:0 PC3:2 PD7:0 PE7:4 PE1:0 PF7:6 PF4 PF2 PF1:0 OR = 1 floating floating floating floating floating floating floating floating floating floating floating floating floating floating floating pull-up floating interrupt pull-up interrupt floating interrupt pull-up interrupt pull-up pull-up pull-up pull-up pull-up pull-up pull-up floating interrupt pull-up interrupt OR = 0 OR = 1 true open-drain open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull open drain push-pull High-Sink Yes No Yes No Yes No Yes No 43/153 ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) 12.5.1 Register Description OPTION REGISTER (OR) Port x Option Register PxOR with x = A, B, C, D, E or F. Read /Write Reset Value: 0000 0000 (00h) DATA REGISTER (DR) Port x Data Register PxDR with x = A, B, C, D, E or F. Read /Write Reset Value: 0000 0000 (00h) 7 D7 D6 D5 D4 D3 D2 D1 0 7 D0 O7 Bit 7:0 = D[7:0] Data register 8 bits. The DR register has a specific behaviour according to the selected input/output configuration. Writing the DR register is always taken into account even if the pin is configured as an input; this allows to always have the expected level on the pin when toggling to output mode. Reading the DR register returns either the DR register latch content (pin configured as output) or the digital value applied to the I/O pin (pin configured as input). DATA DIRECTION REGISTER (DDR) Port x Data Direction Register PxDDR with x = A, B, C, D, E or F. Read /Write Reset Value: 0000 0000 (00h) 7 DD7 0 DD6 DD5 DD4 DD3 DD2 DD1 DD0 Bit 7:0 = DD[7:0] Data direction register 8 bits. The DDR register gives the input/output direction configuration of the pins. Each bits is set and cleared by software. 0: Input mode 1: Output mode 44/153 0 O6 O5 O4 O3 O2 O1 O0 Bit 7:0 = O[7:0] Option register 8 bits. For specific I/O pins, this register is not implemented. In this case the DDR register is enough to select the I/O pin configuration. The OR register allows to distinguish: in input mode if the pull-up with interrupt capability or the basic pull-up configuration is selected, in output mode if the push-pull or open drain configuration is selected. Each bit is set and cleared by software. Input mode: 0: floating input 1: pull-up input with or without interrupt Output mode: 0: output open drain (with P-Buffer deactivated) 1: output push-pull ST72334J/N, ST72314J/N, ST72124J I/O PORTS (Cont’d) Table 9. I/O Port Register Map and Reset Values Address (Hex.) Register Label Reset Value of all IO port registers 0000h PADR 0001h PADDR 0002h PAOR 1) 0004h PCDR 0005h PCDDR 0006h PCOR 0008h PBDR 0009h PBDDR 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 0 MSB LSB MSB LSB MSB LSB MSB LSB MSB LSB MSB LSB 1) 000Ah PBOR 000Ch PEDR 000Dh PEDDR 000Eh PEOR 1) 0010h PDDR 0011h PDDDR 1) 0012h PDOR 0014h PFDR 0015h PFDDR 0016h PFOR Notes: 1) The bits corresponding to unavailable pins are forced to 1 by hardware, this affects the reset status value. 45/153 ST72334J/N, ST72314J/N, ST72124J 13 MISCELLANEOUS REGISTERS The miscellaneous registers allow control over several different features such as the external interrupts or the I/O alternate functions. Figure 28. Ext. Interrupt Sensitivity MISCR1 IS10 13.1 I/O PORT INTERRUPT SENSITIVITY PB0 The external interrupt sensitivity is controlled by the ISxx bits of the MISCR1 miscellaneous register. This control allows to have two fully independent external interrupt source sensitivities. Each external interrupt source can be generated on four different events on the pin: ■ Falling edge ■ Rising edge ■ Falling and rising edge ■ Falling edge and low level To guarantee correct functionality, the sensitivity bits in the MISCR1 register must be modified only when the I bit of the CC register is set to 1 (interrupt masked). See I/O port register and Miscellaneous register descriptions for more details on the programming. 13.2 I/O PORT ALTERNATE FUNCTIONS The MISCR registers manage four I/O port miscellaneous alternate functions: ■ Main clock signal (fCPU) output on PF0 ■ A beep signal output on PF1 (with 3 selectable audio frequencies) ■ SPI pin configuration: – SS pin internal control to use the PC7 I/O port function while the SPI is active. These functions are described in detail in the Section 13 "MISCELLANEOUS REGISTERS" on page 46. 46/153 PB1 PB2 PB3 INTERRUPT SOURCE ei2 ei3 IS11 SENSITIVITY CONTROL PB4 PB5 PB6 PB7 MISCR1 IS20 PA0 PA1 PA2 PA3 PF0 PF1 PF2 INTERRUPT SOURCE ei0 ei1 IS21 SENSITIVITY CONTROL ST72334J/N, ST72314J/N, ST72124J MISCELLANEOUS REGISTERS (Cont’d) 13.3 REGISTERS DESCRIPTION MISCELLANEOUS REGISTER 1 (MISCR1) Read /Write Reset Value: 0000 0000 (00h) 7 IS11 0 IS10 MCO IS21 IS20 CP1 CP0 SMS Bit 7:6 = IS1[1:0] ei2 and ei3 sensitivity The interrupt sensitivity, defined using the IS1[1:0] bits, is applied to the following external interrupts: ei2 (port B3..0) and ei3 (port B7..4). These 2 bits can be written only when the I bit of the CC register is set to 1 (interrupt disabled). External Interrupt Sensitivity IS11 IS10 Falling edge & low level 0 0 Rising edge only 0 1 Falling edge only 1 0 Rising and falling edge 1 1 Bit 5 = MCO Main clock out selection This bit enables the MCO alternate function on the I/O port. It is set and cleared by software. 0: MCO alternate function disabled (I/O pin free for general-purpose I/O) 1: MCO alternate function enabled (fOSC/2 on I/O port) Note: To reduce power consumption, the MCO function is not active in ACTIVE-HALT mode. Bit 4:3 = IS2[1:0] ei0 and ei1 sensitivity The interrupt sensitivity, defined using the IS2[1:0] bits, is applied to the following external interrupts:ei0 (port A3..0) and ei1 (port F2..0). These 2 bits can be written only when the I bit of the CC register is set to 1 (interrupt disabled). Bit 2:1 = CP[1:0] CPU clock prescaler These bits select the CPU clock prescaler which is applied in the different slow modes. Their action is conditioned by the setting of the SMS bit. These two bits are set and cleared by software fCPU in SLOW mode CP1 CP0 fOSC / 4 0 0 fOSC / 8 1 0 fOSC / 16 0 1 fOSC / 32 1 1 Bit 0 = SMS Slow mode select This bit is set and cleared by software. 0: Normal mode. fCPU = fOSC / 2 1: Slow mode. fCPU is given by CP1, CP0 See low power consumption mode and MCC chapters for more details. 47/153 ST72334J/N, ST72314J/N, ST72124J MISCELLANEOUS REGISTERS (Cont’d) MISCELLANEOUS REGISTER 2 (MISCR2) Read /Write Reset Value: 0000 0000 (00h) 7 0 - - BC1 BC0 - - SSM SSI Bit 7:6 = Reserved Must always be cleared Bit 5:4 = BC[1:0] Beep control These 2 bits select the PF1 pin beep capability. Beep mode with fOSC=16MHz BC1 BC0 Off ~2-KHz ~1-KHz ~500-Hz Output Beep signal ~50% duty cycle 0 0 0 1 1 0 1 1 The beep output signal is available in ACTIVEHALT mode but has to be disabled to reduce the consumption. Bit 3:2 = Reserved Must always be cleared Bit 1 = SSM SS mode selection It is set and cleared by software. 0: Normal mode - SS uses information coming from the SS pin of the SPI. 1: I/O mode, the SPI uses the information stored into bit SSI. Bit 0 = SSI SS internal mode This bit replaces pin SS of the SPI when bit SSM is set to 1. (see SPI description). It is set and cleared by software. Table 10. Miscellaneous Register Map and Reset Values Address Register Label 7 6 5 4 3 2 1 0 0020h MISCR1 Reset Value IS11 0 IS10 0 MCO 0 IS21 0 IS20 0 CP1 0 CP0 0 SMS 0 0040h MISCR2 Reset Value 0 0 BC1 0 BC0 0 0 0 SSM 0 SSI 0 (Hex.) 48/153 ST72334J/N, ST72314J/N, ST72124J 14 ON-CHIP PERIPHERALS 14.1 WATCHDOG TIMER (WDG) 14.1.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter’s contents before the T6 bit becomes cleared. 14.1.2 Main Features ■ Programmable timer (64 increments of 12288 CPU cycles) ■ Programmable reset ■ Reset (if watchdog activated) after a HALT instruction or when the T6 bit reaches zero ■ ■ Hardware Watchdog selectable by option byte Watchdog Reset indicated by status flag (in versions with Safe Reset option only) 14.1.3 Functional Description The counter value stored in the CR register (bits T[6:0]), is decremented every 12,288 machine cycles, and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically 500ns. Figure 29. Watchdog Block Diagram RESET WATCHDOG CONTROL REGISTER (CR) WDGA T6 T5 T4 T3 T2 T1 T0 7-BIT DOWNCOUNTER fCPU CLOCK DIVIDER ÷12288 49/153 ST72334J/N, ST72314J/N, ST72124J WATCHDOG TIMER (Cont’d) The application program must write in the CR register at regular intervals during normal operation to prevent an MCU reset. The value to be stored in the CR register must be between FFh and C0h (see Table 11 .Watchdog Timing (fCPU = 8 MHz)): – The WDGA bit is set (watchdog enabled) – The T6 bit is set to prevent generating an immediate reset – The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset. Table 11.Watchdog Timing (fCPU = 8 MHz) CR Register initial value WDG timeout period (ms) Max FFh 98.304 Min C0h 1.536 Notes: Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). If the watchdog is activated, the HALT instruction will generate a Reset. 14.1.4 Hardware Watchdog Option If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the CR is not used. Refer to the device-specific Option Byte description. 14.1.5 Low Power Modes Mode WAIT HALT Description No effect on Watchdog. Immediate reset generation as soon as the HALT instruction is executed if the Watchdog is activated (WDGA bit is set). 14.1.6 Interrupts None. 50/153 14.1.7 Register Description CONTROL REGISTER (CR) Read /Write Reset Value: 0111 1111 (7Fh) 7 0 WDGA T6 T5 T4 T3 T2 T1 T0 Bit 7 = WDGA Activation bit. This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled Note: This bit is not used if the hardware watchdog option is enabled by option byte. Bit 6:0 = T[6:0] 7-bit timer (MSB to LSB). These bits contain the decremented value. A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared). STATUS REGISTER (SR) Read /Write Reset Value*: 0000 0000 (00h) 7 - 0 - - - - - - WDOGF Bit 0 = WDOGF Watchdog flag. This bit is set by a watchdog reset and cleared by software or a power on/off reset. This bit is useful for distinguishing power/on off or external reset and watchdog reset. 0: No Watchdog reset occurred 1: Watchdog reset occurred * Only by software and power on/off reset Note: This register is not used in versions without LVD Reset. ST72334J/N, ST72314J/N, ST72124J WATCHDOG TIMER (Cont’d) Table 12. Watchdog Timer Register Map and Reset Values Address (Hex.) 002Ah Register Label WDGCR Reset Value 7 6 5 4 3 2 1 0 WDGA 0 T6 1 T5 1 T4 1 T3 1 T2 1 T1 1 T0 1 51/153 ST72334J/N, ST72314J/N, ST72124J 14.2 MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (MCC/RTC) The Main Clock Controller consists of three different functions: ■ a programmable CPU clock prescaler ■ a clock-out signal to supply external devices ■ a real time clock timer with interrupt capability Each function can be used independently and simultaneously. 14.2.1 Programmable CPU clock prescaler The programmable CPU clock prescaler supplies the clock for the ST7 CPU and its internal peripherals. It manages SLOW power saving mode (See Section 11.2 "SLOW MODE" on page 35 for more details). The prescaler selects the fCPU main clock frequency and is controlled by three bits in the MISCR1 register: CP[1:0] and SMS. CAUTION: The prescaler does not act on the CAN peripheral clock source. This peripheral is always supplied by the fOSC/2 clock source. 14.2.2 Clock-out capability The clock-out capability is an alternate function of an I/O port pin that outputs a fOSC/2 clock to drive external devices. It is controlled by the MCO bit in the MISCR1 register. CAUTION: When selected, the clock out pin suspends the clock during ACTIVE-HALT mode. 14.2.3 Real time clock timer (RTC) The counter of the real time clock timer allows an interrupt to be generated based on an accurate real time clock. Four different time bases depending directly on fOSC are available. The whole functionality is controlled by four bits of the MCCSR register: TB[1:0], OIE and OIF. When the RTC interrupt is enabled (OIE bit set), the ST7 enters ACTIVE-HALT mode when the HALT instruction is executed. See Section 11.4 "ACTIVE-HALT AND HALT MODES" on page 37 for more details. Figure 30. Main Clock Controller (MCC/RTC) Block Diagram PORT ALTERNATE FUNCTION fOSC/2 MCO MISCR1 - fOSC - MCO 0 MCC/RTC INTERRUPT 52/153 CP1 CP0 SMS fCPU MCCSR 0 - DIV 2, 4, 8, 16 DIV 2 RTC COUNTER 0 - 0 TB1 TB0 OIE OIF CPU CLOCK TO CPU AND PERIPHERALS ST72334J/N, ST72314J/N, ST72124J MAIN CLOCK CONTROLLER WITH REAL TIME CLOCK TIMER (Cont’d) MISCELLANEOUS REGISTER 1 (MISCR1) See Section 13 on page 46. MAIN CLOCK CONTROL/STATUS REGISTER (MCCSR) Read /Write Reset Value: 0000 0001 (01h) 7 0 0 0 0 0 TB1 TB0 OIE Bit 0 = OIF Oscillator interrupt flag This bit is set by hardware and cleared by software reading the CSR register. It indicates when set that the main oscillator has measured the selected elapsed time (TB1:0). 0: Timeout not reached 1: Timeout reached CAUTION: The BRES and BSET instructions must not be used on the MCCSR register to avoid unintentionally clearing the OIF bit. OIF 14.2.4 Low Power Modes Mode Bit 7:4 = Reserved, always read as 0. WAIT Bit 3:2 = TB[1:0] Time base control These bits select the programmable divider time base. They are set and cleared by software. Counter Prescaler ACTIVEHALT Time Base TB1 TB0 2ms 0 0 8ms 4ms 0 1 160000 20ms 10ms 1 0 400000 50ms 25ms 1 1 fOSC =8MHz fOSC=16MHz 32000 4ms 64000 HALT A modification of the time base is taken into account at the end of the current period (previously set) to avoid unwanted time shift. This allows to use this time base as a real time clock. Description No effect on MCC/RTC peripheral. MCC/RTC interrupt cause the device to exit from WAIT mode. No effect on MCC/RTC counter (OIE bit is set), the registers are frozen. MCC/RTC interrupt cause the device to exit from ACTIVE-HALT mode. MCC/RTC counter and registers are frozen. MCC/RTC operation resumes when the MCU is woken up by an interrupt with “exit from HALT” capability. 14.2.5 Interrupts The MCC/RTC interrupt event generates an interrupt if the OIE bit of the MCCSR register is set and the interrupt mask in the CC register is not active (RIM instruction). Interrupt Event Bit 1 = OIE Oscillator interrupt enable This bit set and cleared by software. 0: Oscillator interrupt disabled 1: Oscillator interrupt enabled This interrupt allows to exit from ACTIVE-HALT mode. When this bit is set, calling the ST7 software HALT instruction enters the ACTIVE-HALT power saving mode. Time base overflow event Enable Event Control Flag Bit OIF OIE Exit from Wait Exit from Halt Yes No 1) Note: 1. The MCC/RTC interrupt allows to exit from ACTIVE-HALT mode, not from HALT mode. Table 13. MCC Register Map and Reset Values Address (Hex.) 0029h Register Label MCCSR Reset Value 7 6 5 4 3 2 1 0 0 0 0 0 TB1 0 TB0 0 OIE 0 OIF 1 53/153 ST72334J/N, ST72314J/N, ST72124J 14.3 16-BIT TIMER 14.3.1 Introduction The timer consists of a 16-bit free-running counter driven by a programmable prescaler. It may be used for a variety of purposes, including measuring the pulse lengths of up to two input signals (input capture ) or generating up to two output waveforms (output compare and PWM). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler. Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified. This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B). 14.3.2 Main Features ■ Programmable prescaler: fCPU divided by 2, 4 or 8. ■ Overflow status flag and maskable interrupt ■ External clock input (must be at least 4 times slower than the CPU clock speed) with the choice of active edge ■ Output compare functions with: – 2 dedicated 16-bit registers – 2 dedicated programmable signals – 2 dedicated status flags – 1 dedicated maskable interrupt ■ Input capture functions with: – 2 dedicated 16-bit registers – 2 dedicated active edge selection signals – 2 dedicated status flags – 1 dedicated maskable interrupt ■ Pulse Width Modulation mode (PWM) ■ One Pulse mode ■ 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)* The Block Diagram is shown in Figure 31. *Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description. When reading an input signal on a non-bonded pin, the value will always be ‘1’. 54/153 14.3.3 Functional Description 14.3.3.1 Counter The main block of the Programmable Timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high & low. Counter Register (CR): – Counter High Register (CHR) is the most significant byte (MS Byte). – Counter Low Register (CLR) is the least significant byte (LS Byte). Alternate Counter Register (ACR) – Alternate Counter High Register (ACHR) is the most significant byte (MS Byte). – Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte). These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register (SR). (See note at the end of paragraph titled 16-bit read sequence). Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also FFFCh in One Pulse mode and PWM mode. The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 14 Clock Control Bits. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits. The timer frequency can be fCPU/2, fCPU/4, fCPU/8 or an external frequency. ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Figure 31. Timer Block Diagram ST7 INTERNAL BUS fCPU MCU-PERIPHERAL INTERFACE 8 low 8 8 8 low 8 high 8 low 8 high EXEDG 8 low high 8 high 8-bit buffer low 8 high 16 1/2 1/4 1/8 OUTPUT COMPARE REGISTER 2 OUTPUT COMPARE REGISTER 1 COUNTER REGISTER ALTERNATE COUNTER REGISTER EXTCLK pin INPUT CAPTURE REGISTER 1 INPUT CAPTURE REGISTER 2 16 16 16 CC[1:0] TIMER INTERNAL BUS 16 16 OVERFLOW DETECT CIRCUIT OUTPUT COMPARE CIRCUIT 6 ICF1 OCF1 TOF ICF2 OCF2 0 0 EDGE DETECT CIRCUIT1 ICAP1 pin EDGE DETECT CIRCUIT2 ICAP2 pin LATCH1 OCMP1 pin LATCH2 OCMP2 pin 0 (Status Register) SR ICIE OCIE TOIE FOLV2 FOLV1 OLVL2 IEDG1 OLVL1 (Control Register 1) CR1 OC1E OC2E OPM PWM CC1 CC0 IEDG2 EXEDG (Control Register 2) CR2 (See note) TIMER INTERRUPT Note: If IC, OC and TO interrupt requests have separate vectors then the last OR is not present (See device Interrupt Vector Table) 55/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 16-bit Read Sequence: (from either the Counter Register or the Alternate Counter Register). Beginning of the sequence At t0 Read MS Byte LS Byte is buffered Other instructions Read At t0 +∆t LS Byte Returns the buffered LS Byte value at t0 Sequence completed The user must read the MS Byte first, then the LS Byte value is buffered automatically. This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MS Byte several times. After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LS Byte of the count value at the time of the read. Whatever the timer mode used (input capture, output compare, One Pulse mode or PWM mode) an overflow occurs when the counter rolls over from FFFFh to 0000h then: – The TOF bit of the SR register is set. – A timer interrupt is generated if: – TOIE bit of the CR1 register is set and – I bit of the CC register is cleared. If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true. 56/153 Clearing the overflow interrupt request is done in two steps: 1. Reading the SR register while the TOF bit is set. 2. An access (read or write) to the CLR register. Note: The TOF bit is not cleared by accessing the ACLR register. The advantage of accessing the ACLR register rather than the CLR register is that it allows simultaneous use of the overflow function and reading the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously. The timer is not affected by WAIT mode. In HALT mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset). 14.3.3.2 External Clock The external clock (where available) is selected if CC0=1 and CC1=1 in the CR2 register. The status of the EXEDG bit in the CR2 register determines the type of level transition on the external clock pin EXTCLK that will trigger the free running counter. The counter is synchronised with the falling edge of the internal CPU clock. A minimum of four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency. ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Figure 32. Counter Timing Diagram, internal clock divided by 2 CPU CLOCK INTERNAL RESET TIMER CLOCK FFFD FFFE FFFF 0000 COUNTER REGISTER 0001 0002 0003 TIMER OVERFLOW FLAG (TOF) Figure 33. Counter Timing Diagram, internal clock divided by 4 CPU CLOCK INTERNAL RESET TIMER CLOCK COUNTER REGISTER FFFC FFFD 0000 0001 TIMER OVERFLOW FLAG (TOF) Figure 34. Counter Timing Diagram, internal clock divided by 8 CPU CLOCK INTERNAL RESET TIMER CLOCK COUNTER REGISTER FFFC FFFD 0000 TIMER OVERFLOW FLAG (TOF) Note: The MCU is in reset state when the internal reset signal is high. When it is low, the MCU is running. 57/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.3.3 Input Capture In this section, the index, i, may be 1 or 2 because there are 2 input capture functions in the 16-bit timer. The two input capture 16-bit registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition is detected by the ICAPi pin (see figure 5). ICiR MS Byte ICiHR LS Byte ICiLR The ICiR register is a read-only register. The active transition is software programmable through the IEDGi bit of Control Registers (CRi). Timing resolution is one count of the free running counter: (fCPU/CC[1:0]). Procedure: To use the input capture function, select the following in the CR2 register: – Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). – Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as a floating input or input with pull-up without interrupt if this configuration is available). And select the following in the CR1 register: – Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin – Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as a floating input or input with pull-up without interrupt if this configuration is available). 58/153 When an input capture occurs: – The ICFi bit is set. – The IC iR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 36). – A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true. Clearing the Input Capture interrupt request (i.e. clearing the ICFi bit) is done in two steps: 1. Reading the SR register while the ICFi bit is set. 2. An access (read or write) to the ICiLR register. Notes: 1. After reading the ICiHR register, the transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read. 2. The ICiR register contains the free running counter value which corresponds to the most recent input capture. 3. The 2 input capture functions can be used together even if the timer also uses the 2 output compare functions. 4. In One Pulse mode and PWM mode only the input capture 2 function can be used. 5. The alternate inputs (ICAP1 & ICAP2) are always directly connected to the timer. So any transitions on these pins activate the input capture function. Moreover if one of the ICAPi pin is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set. This can be avoided if the input capture function i is disabled by reading the IC iHR (see note 1). 6. The TOF bit can be used with an interrupt in order to measure events that exceed the timer range (FFFFh). ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Figure 35. Input Capture Block Diagram ICAP1 pin ICAP2 pin (Control Register 1) CR1 EDGE DETECT CIRCUIT2 EDGE DETECT CIRCUIT1 ICIE IEDG1 (Status Register) SR IC2R Register IC1R Register ICF1 ICF2 0 0 0 (Control Register 2) CR2 16-BIT 16-BIT FREE RUNNING CC1 CC0 IEDG2 COUNTER Figure 36. Input Capture Timing Diagram TIMER CLOCK COUNTER REGISTER FF01 FF02 FF03 ICAPi PIN ICAPi FLAG ICAPi REGISTER FF03 Note: Active edge is rising edge. 59/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.3.4 Output Compare In this section, the index, i, may be 1 or 2 because there are 2 output compare functions in the 16-bit timer. This function can be used to control an output waveform or indicate when a period of time has elapsed. When a match is found between the Output Compare register and the free running counter, the output compare function: – Assigns pins with a programmable value if the OCiE bit is set – Sets a flag in the status register – Generates an interrupt if enabled Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the counter register each timer clock cycle. OCiR MS Byte OCiHR LS Byte OCiLR These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OCiR value to 8000h. Timing resolution is one count of the free running counter: (fCPU/CC[1:0]). Procedure: To use the output compare function, select the following in the CR2 register: – Set the OCiE bit if an output is needed then the OCMPi pin is dedicated to the output compare i signal. – Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). And select the following in the CR1 register: – Select the OLVLi bit to applied to the OCMP i pins after the match occurs. – Set the OCIE bit to generate an interrupt if it is needed. When a match is found between OCRi register and CR register: – OCFi bit is set. 60/153 – The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset). – A timer interrupt is generated if the OCIE bit is set in the CR1 register and the I bit is cleared in the CC register (CC). The OCiR register value required for a specific timing application can be calculated using the following formula: ∆ OCiR = ∆t * fCPU PRESC Where: ∆t = Output compare period (in seconds) = CPU clock frequency (in hertz) fCPU PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock, the formula is: ∆ OCiR = ∆t * fEXT Where: ∆t = Output compare period (in seconds) = External timer clock frequency (in hertz) fEXT Clearing the output compare interrupt request (i.e. clearing the OCFi bit) is done by: 1. Reading the SR register while the OCFi bit is set. 2. An access (read or write) to the OCiLR register. The following procedure is recommended to prevent the OCFi bit from being set between the time it is read and the write to the OCiR register: – Write to the OCiHR register (further compares are inhibited). – Read the SR register (first step of the clearance of the OCFi bit, which may be already set). – Write to the OCiLR register (enables the output compare function and clears the OCFi bit). ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Notes: 1. After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written. 2. If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set. 3. When the timer clock is fCPU/2, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 38 on page 62). This behaviour is the same in OPM or PWM mode. When the timer clock is fCPU/4, fCPU/8 or in external clock mode, OCFi and OCMPi are set while the counter value equals the OC iR register value plus 1 (see Figure 39 on page 62). 4. The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used. 5. The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout. Forced Compare Output capability When the FOLVi bit is set by software, the OLVLi bit is copied to the OCMPi pin. The OLVi bit has to be toggled in order to toggle the OCMPi pin when it is enabled (OCiE bit=1). The OCFi bit is then not set by hardware, and thus no interrupt request is generated. FOLVLi bits have no effect in either One-Pulse mode or PWM mode. Figure 37. Output Compare Block Diagram 16 BIT FREE RUNNING COUNTER OC1E OC2E CC1 CC0 (Control Register 2) CR2 16-bit (Control Register 1) CR1 OUTPUT COMPARE CIRCUIT 16-bit OCIE FOLV2 FOLV1 OLVL2 OLVL1 16-bit Latch 1 Latch 2 OC1R Register OCF1 OCF2 0 0 OCMP1 Pin OCMP2 Pin 0 OC2R Register (Status Register) SR 61/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Figure 38. Output Compare Timing Diagram, fTIMER =fCPU/2 INTERNAL CPU CLOCK TIMER CLOCK COUNTER REGISTER 2ECF 2ED0 2ED1 2ED2 2ED3 2ED4 OUTPUT COMPARE REGISTER i (OCRi) 2ED3 OUTPUT COMPARE FLAG i (OCFi) OCMPi PIN (OLVLi=1) Figure 39. Output Compare Timing Diagram, fTIMER =fCPU/4 INTERNAL CPU CLOCK TIMER CLOCK COUNTER REGISTER OUTPUT COMPARE REGISTER i (OCRi) COMPARE REGISTER i LATCH OUTPUT COMPARE FLAG i (OCFi) OCMPi PIN (OLVLi=1) 62/153 2ECF 2ED0 2ED1 2ED2 2ED3 2ED4 2ED3 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.3.5 One Pulse Mode One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register. The One Pulse mode uses the Input Capture1 function and the Output Compare1 function. Procedure: To use One Pulse mode: 1. Load the OC1R register with the value corresponding to the length of the pulse (see the formula in the opposite column). 2. Select the following in the CR1 register: – Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse. – Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse. – Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input). 3. Select the following in the CR2 register: – Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function. – Set the OPM bit. – Select the timer clock CC[1:0] (see Table 14 Clock Control Bits). One Pulse mode cycle When event occurs on ICAP1 OCMP1 = OLVL2 Counter is reset to FFFCh ICF1 bit is set When Counter = OC1R OCMP1 = OLVL1 Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and the OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register. Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set. Clearing the Input Capture interrupt request (i.e. clearing the ICFi bit) is done in two steps: 1. Reading the SR register while the ICFi bit is set. 2. An access (read or write) to the ICiLR register. The OC1R register value required for a specific timing application can be calculated using the following formula: OCiR Value = t * fCPU -5 PRESC Where: t = Pulse period (in seconds) fCPU = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock the formula is: OCiR = t * fEXT -5 Where: t = Pulse period (in seconds) fEXT = External timer clock frequency (in hertz) When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin (see Figure 40). Notes: 1. The OCF1 bit cannot be set by hardware in One Pulse mode but the OCF2 bit can generate an Output Compare interrupt. 2. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one. 3. If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin. 4. The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set. 5. When One Pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate that a period of time has elapsed but cannot generate an output waveform because the OLVL2 level is dedicated to One Pulse mode. 63/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Figure 40. One Pulse Mode Timing Example COUNTER FFFC FFFD FFFE 2ED0 2ED1 2ED2 FFFC FFFD 2ED3 ICAP1 OLVL2 OCMP1 OLVL1 OLVL2 compare1 Note: IEDG1=1, OC1R=2ED0h, OLVL1=0, OLVL2=1 Figure 41. Pulse Width Modulation Mode Timing Example COUNTER 34E2 FFFC FFFD FFFE 2ED0 2ED1 2ED2 OLVL2 OCMP1 compare2 OLVL1 compare1 Note: OC1R=2ED0h, OC2R=34E2, OLVL1=0, OLVL2= 1 64/153 34E2 FFFC OLVL2 compare2 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.3.6 Pulse Width Modulation Mode Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers. The Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so these functions cannot be used when the PWM mode is activated. Procedure To use Pulse Width Modulation mode: 1. Load the OC2R register with the value corresponding to the period of the signal using the formula in the opposite column. 2. Load the OC1R register with the value corresponding to the period of the pulse if OLVL1=0 and OLVL2=1, using the formula in the opposite column. 3. Select the following in the CR1 register: – Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC1R register. – Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC2R register. 4. Select the following in the CR2 register: – Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function. – Set the PWM bit. – Select the timer clock (CC[1:0]) (see Table 14 Clock Control Bits). If OLVL1=1 and OLVL2=0, the length of the positive pulse is the difference between the OC2R and OC1R registers. If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin. Pulse Width Modulation cycle When Counter = OC1R When Counter = OC2R OCMP1 = OLVL1 The OCiR register value required for a specific timing application can be calculated using the following formula: OCiR Value = t * fCPU -5 PRESC Where: t = Signal or pulse period (in seconds) fCPU = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 14 Clock Control Bits) If the timer clock is an external clock the formula is: OCiR = t * fEXT -5 Where: t = Signal or pulse period (in seconds) fEXT = External timer clock frequency (in hertz) The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 41) Notes: 1. After a write instruction to the OC iHR register, the output compare function is inhibited until the OCiLR register is also written. 2. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode, therefore the Output Compare interrupt is inhibited. 3. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared. 4. In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected from the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset after each period and ICF1 can also generate an interrupt if ICIE is set. 5. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one. OCMP1 = OLVL2 Counter is reset to FFFCh ICF1 bit is set 65/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.4 Low Power Modes Mode WAIT HALT Description No effect on 16-bit Timer. Timer interrupts cause the device to exit from WAIT mode. 16-bit Timer registers are frozen. In HALT mode, the counter stops counting until Halt mode is exited. Counting resumes from the previous count when the MCU is woken up by an interrupt with “exit from HALT mode” capability or from the counter reset value when the MCU is woken up by a RESET. If an input capture event occurs on the ICAPi pin, the input capture detection circuitry is armed. Consequently, when the MCU is woken up by an interrupt with “exit from HALT mode” capability, the ICFi bit is set, and the counter value present when exiting from HALT mode is captured into the ICiR register. 14.3.5 Interrupts Event Flag Interrupt Event Input Capture 1 event/Counter reset in PWM mode Input Capture 2 event Output Compare 1 event (not available in PWM mode) Output Compare 2 event (not available in PWM mode) Timer Overflow event ICF1 ICF2 OCF1 OCF2 TOF Enable Control Bit ICIE OCIE TOIE Exit from Wait Yes Yes Yes Yes Yes Exit from Halt No No No No No Note: The 16-bit Timer interrupt events are connected to the same interrupt vector (see Interrupts chapter). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). 14.3.6 Summary of Timer modes MODES Input Capture (1 and/or 2) Output Compare (1 and/or 2) One Pulse mode PWM Mode 1) Input Capture 1 Yes Yes No No AVAILABLE RESOURCES Input Capture 2 Output Compare 1 Output Compare 2 Yes Yes Yes Yes Yes Yes 1) Not Recommended No Partially 2) 3) Not Recommended No No See note 4 in Section 14.3.3.5 "One Pulse Mode" on page 63 See note 5 in Section 14.3.3.5 "One Pulse Mode" on page 63 3) See note 4 in Section 14.3.3.6 "Pulse Width Modulation Mode" on page 65 2) 66/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) 14.3.7 Register Description Each Timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter. CONTROL REGISTER 1 (CR1) Read/Write Reset Value: 0000 0000 (00h) 7 0 Bit 4 = FOLV2 Forced Output Compare 2. This bit is set and cleared by software. 0: No effect on the OCMP2 pin. 1: Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and even if there is no successful comparison. Bit 3 = FOLV1 Forced Output Compare 1. This bit is set and cleared by software. 0: No effect on the OCMP1 pin. 1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if there is no successful comparison. ICIE OCIE TOIE FOLV2 FOLV1 OLVL2 IEDG1 OLVL1 Bit 7 = ICIE Input Capture Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set. Bit 6 = OCIE Output Compare Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register is set. Bit 5 = TOIE Timer Overflow Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. Bit 2 = OLVL2 Output Level 2. This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse mode and Pulse Width Modulation mode. Bit 1 = IEDG1 Input Edge 1. This bit determines which type of level transition on the ICAP1 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture. Bit 0 = OLVL1 Output Level 1. The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register. 67/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) CONTROL REGISTER 2 (CR2) Read/Write Reset Value: 0000 0000 (00h) 7 0 OC1E OC2E OPM PWM CC1 CC0 IEDG2 EXEDG Bit 7 = OC1E Output Compare 1 Pin Enable. This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the internal Output Compare 1 function of the timer remains active. 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O). 1: OCMP1 pin alternate function enabled. Bit 6 = OC2E Output Compare 2 Pin Enable. This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the internal Output Compare 2 function of the timer remains active. 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O). 1: OCMP2 pin alternate function enabled. Bit 5 = OPM One Pulse mode. 0: One Pulse mode is not active. 1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. 68/153 Bit 4 = PWM Pulse Width Modulation. 0: PWM mode is not active. 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register. Bits 3:2 = CC[1:0] Clock Control. The timer clock mode depends on these bits: Table 14. Clock Control Bits Timer Clock fCPU / 4 fCPU / 2 fCPU / 8 External Clock (where available) CC1 0 0 1 CC0 0 1 0 1 1 Note: If the external clock pin is not available, programming the external clock configuration stops the counter. Bit 1 = IEDG2 Input Edge 2. This bit determines which type of level transition on the ICAP2 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture. Bit 0 = EXEDG External Clock Edge. This bit determines which type of level transition on the external clock pin (EXTCLK) will trigger the counter register. 0: A falling edge triggers the counter register. 1: A rising edge triggers the counter register. ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) The three least significant bits are not used. 7 ICF1 0 OCF1 TOF ICF2 OCF2 0 0 0 Bit 7 = ICF1 Input Capture Flag 1. 0: No input capture (reset value). 1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register. Bit 6 = OCF1 Output Compare Flag 1. 0: No match (reset value). 1: The content of the free running counter matches the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register. Bit 5 = TOF Timer Overflow Flag. 0: No timer overflow (reset value). 1: The free running counter has rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register. Note: Reading or writing the ACLR register does not clear TOF. Bit 4 = ICF2 Input Capture Flag 2. 0: No input capture (reset value). 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register. Bit 3 = OCF2 Output Compare Flag 2. 0: No match (reset value). 1: The content of the free running counter matches the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register. INPUT CAPTURE 1 HIGH REGISTER (IC1HR) Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event). 7 0 MSB LSB INPUT CAPTURE 1 LOW REGISTER (IC1LR) Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event). 7 0 MSB LSB OUTPUT COMPARE 1 HIGH REGISTER (OC1HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. 7 0 MSB LSB OUTPUT COMPARE 1 LOW REGISTER (OC1LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. 7 0 MSB LSB Bit 2-0 = Reserved, forced by hardware to 0. 69/153 ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) OUTPUT COMPARE 2 HIGH REGISTER (OC2HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. ALTERNATE COUNTER HIGH REGISTER (ACHR) Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. 7 0 7 0 MSB LSB MSB LSB OUTPUT COMPARE 2 LOW REGISTER (OC2LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. 7 0 MSB LSB COUNTER HIGH REGISTER (CHR) Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. 7 0 MSB LSB COUNTER LOW REGISTER (CLR) Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the SR register clears the TOF bit. 7 0 MSB LSB 70/153 ALTERNATE COUNTER LOW REGISTER (ACLR) Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to SR register does not clear the TOF bit in SR register. 7 0 MSB LSB INPUT CAPTURE 2 HIGH REGISTER (IC2HR) Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event). 7 0 MSB LSB INPUT CAPTURE 2 LOW REGISTER (IC2LR) Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event). 7 0 MSB LSB ST72334J/N, ST72314J/N, ST72124J 16-BIT TIMER (Cont’d) Table 15. 16-Bit Timer Register Map and Reset Values Address (Hex.) Register Label Timer A: 32 CR1 Timer B: 42 Reset Value Timer A: 31 CR2 Timer B: 41 Reset Value Timer A: 33 SR Timer B: 43 Reset Value Timer A: 34 ICHR1 Timer B: 44 Reset Value Timer A: 35 ICLR1 Timer B: 45 Reset Value Timer A: 36 OCHR1 Timer B: 46 Reset Value Timer A: 37 OCLR1 Timer B: 47 Reset Value Timer A: 3E OCHR2 Timer B: 4E Reset Value Timer A: 3F OCLR2 Timer B: 4F Reset Value Timer A: 38 CHR Timer B: 48 Reset Value Timer A: 39 CLR Timer B: 49 Reset Value Timer A: 3A ACHR Timer B: 4A Reset Value Timer A: 3B ACLR Timer B: 4B Reset Value Timer A: 3C ICHR2 Timer B: 4C Reset Value Timer A: 3D ICLR2 Timer B: 4D Reset Value 7 6 5 4 3 2 1 0 ICIE OCIE TOIE FOLV2 FOLV1 OLVL2 IEDG1 OLVL1 0 0 0 0 0 0 0 0 OC1E OC2E OPM PWM CC1 CC0 IEDG2 EXEDG 0 0 0 0 0 0 0 0 ICF1 OCF1 TOF ICF2 OCF2 - - - 0 0 0 0 0 0 0 0 MSB - - - - - - - LSB - MSB - - - - - - - LSB - MSB - - - - - - - LSB - MSB - - - - - - - LSB - MSB - - - - - - - LSB - MSB - - - - - - - LSB - MSB 1 1 1 1 1 1 1 LSB 1 MSB 1 1 1 1 1 1 0 LSB 0 MSB 1 1 1 1 1 1 1 LSB 1 MSB 1 1 1 1 1 1 0 LSB 0 MSB - - - - - - - LSB - MSB - - - - - - - LSB - 71/153 ST72334J/N, ST72314J/N, ST72124J 14.4 SERIAL PERIPHERAL INTERFACE (SPI) 14.4.1 Introduction The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves or a system in which devices may be either masters or slaves. The SPI is normally used for communication between the microcontroller and external peripherals or another microcontroller. Refer to the Pin Description chapter for the devicespecific pin-out. 14.4.3 General description The SPI is connected to external devices through 4 alternate pins: – MISO: Master In Slave Out pin – MOSI: Master Out Slave In pin – SCK: Serial Clock pin – SS: Slave select pin A basic example of interconnections between a single master and a single slave is illustrated on Figure 42. The MOSI pins are connected together as are MISO pins. In this way data is transferred serially between master and slave (most significant bit first). When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex transmission with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin). Thus, the byte transmitted is replaced by the byte received and eliminates the need for separate transmit-empty and receiver-full bits. A status flag is used to indicate that the I/O operation is complete. Four possible data/clock timing relationships may be chosen (see Figure 45) but master and slave must be programmed with the same timing mode. 14.4.2 Main Features ■ Full duplex, three-wire synchronous transfers ■ Master or slave operation ■ Four master mode frequencies ■ Maximum slave mode frequency = fCPU/4. ■ Four programmable master bit rates ■ Programmable clock polarity and phase ■ End of transfer interrupt flag ■ Write collision flag protection ■ Master mode fault protection capability. Figure 42. Serial Peripheral Interface Master/Slave SLAVE MASTER MSBit LSBit 8-BIT SHIFT REGISTER SPI CLOCK GENERATOR 72/153 MSBit MISO MISO MOSI MOSI SCK SS SCK +5V SS LSBit 8-BIT SHIFT REGISTER ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) Figure 43. Serial Peripheral Interface Block Diagram Internal Bus Read DR Read Buffer IT request MOSI MISO SR 8-Bit Shift Register SPIF WCOL - MODF - - - - Write SPI STATE CONTROL SCK SS CR SPIE SPE SPR2 MSTR CPOL CPHA SPR1 SPR0 MASTER CONTROL SERIAL CLOCK GENERATOR 73/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4 Functional Description Figure 42 shows the serial peripheral interface (SPI) block diagram. This interface contains 3 dedicated registers: – A Control Register (CR) – A Status Register (SR) – A Data Register (DR) Refer to the CR, SR and DR registers in Section 14.4.7for the bit definitions. 14.4.4.1 Master Configuration In a master configuration, the serial clock is generated on the SCK pin. Procedure – Select the SPR0 & SPR1 bits to define the serial clock baud rate (see CR register). – Select the CPOL and CPHA bits to define one of the four relationships between the data transfer and the serial clock (see Figure 45). – The SS pin must be connected to a high level signal during the complete byte transmit sequence. – The MSTR and SPE bits must be set (they remain set only if the SS pin is connected to a high level signal). 74/153 In this configuration the MOSI pin is a data output and to the MISO pin is a data input. Transmit sequence The transmit sequence begins when a byte is written the DR register. The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: – The SPIF bit is set by hardware – An interrupt is generated if the SPIE bit is set and the I bit in the CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: 1. An access to the SR register while the SPIF bit is set 2. A read to the DR register. Note: While the SPIF bit is set, all writes to the DR register are inhibited until the SR register is read. ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4.2 Slave Configuration In slave configuration, the serial clock is received on the SCK pin from the master device. The value of the SPR0 & SPR1 bits is not used for the data transfer. Procedure – For correct data transfer, the slave device must be in the same timing mode as the master device (CPOL and CPHA bits). See Figure 45. – The SS pin must be connected to a low level signal during the complete byte transmit sequence. – Clear the MSTR bit and set the SPE bit to assign the pins to alternate function. In this configuration the MOSI pin is a data input and the MISO pin is a data output. Transmit Sequence The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: – The SPIF bit is set by hardware – An interrupt is generated if SPIE bit is set and I bit in CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: 1. An access to the SR register while the SPIF bit is set. 2.A read to the DR register. Notes: While the SPIF bit is set, all writes to the DR register are inhibited until the SR register is read. The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an overrun condition (see Section 14.4.4.6). Depending on the CPHA bit, the SS pin has to be set to write to the DR register between each data byte transfer to avoid a write collision (see Section 14.4.4.4). 75/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4.3 Data Transfer Format During an SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The serial clock is used to synchronize the data transfer during a sequence of eight clock pulses. The SS pin allows individual selection of a slave device; the other slave devices that are not selected do not interfere with the SPI transfer. Clock Phase and Clock Polarity Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits. The CPOL (clock polarity) bit controls the steady state value of the clock when no data is being transferred. This bit affects both master and slave modes. The combination between the CPOL and CPHA (clock phase) bits selects the data capture clock edge. Figure 45, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. The SS pin is the slave device select input and can be driven by the master device. The master device applies data to its MOSI pinclock edge before the capture clock edge. CPHA bit is set The second edge on the SCK pin (falling edge if the CPOL bit is reset, rising edge if the CPOL bit is set) is the MSBit capture strobe. Data is latched on the occurrence of the second clock transition. No write collision should occur even if the SS pin stays low during a transfer of several bytes (see Figure 44). CPHA bit is reset The first edge on the SCK pin (falling edge if CPOL bit is set, rising edge if CPOL bit is reset) is the MSBit capture strobe. Data is latched on the occurrence of the first clock transition. The SS pin must be toggled high and low between each byte transmitted (see Figure 44). To protect the transmission from a write collision a low value on the SS pin of a slave device freezes the data in its DR register and does not allow it to be altered. Therefore the SS pin must be high to write a new data byte in the DR without producing a write collision. Figure 44. CPHA / SS Timing Diagram MOSI/MISO Byte 1 Byte 2 Byte 3 Master SS Slave SS (CPHA=0) Slave SS (CPHA=1) VR02131A 76/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) Figure 45. Data Clock Timing Diagram CPHA =1 SCLK (with CPOL = 1) SCLK (with CPOL = 0) MISO (from master) MOSI (from slave) MSBit Bit 6 Bit 5 Bit 4 Bit3 Bit 2 Bit 1 LSBit MSBit Bit 6 Bit 5 Bit 4 Bit3 Bit 2 Bit 1 LSBit SS (to slave) CAPTURE STROBE CPHA =0 CPOL = 1 CPOL = 0 MSBit MISO (from master) MOSI (from slave) MSBit Bit 6 Bit 5 Bit 4 Bit3 Bit 2 Bit 1 LSBit Bit 6 Bit 5 Bit 4 Bit3 Bit 2 Bit 1 LSBit SS (to slave) CAPTURE STROBE Note: This figure should not be used as a replacement for parametric information. Refer to the Electrical Characteristics chapter. VR02131B 77/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4.4 Write Collision Error A write collision occurs when the software tries to write to the DR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. Note: a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. In Slave mode When the CPHA bit is set: The slave device will receive a clock (SCK) edge prior to the latch of the first data transfer. This first clock edge will freeze the data in the slave device DR register and output the MSBit on to the external MISO pin of the slave device. The SS pin low state enables the slave device but the output of the MSBit onto the MISO pin does not take place until the first data transfer clock edge. When the CPHA bit is reset: Data is latched on the occurrence of the first clock transition. The slave device does not have any way of knowing when that transition will occur; therefore, the slave device collision occurs when software attempts to write the DR register after its SS pin has been pulled low. For this reason, the SS pin must be high, between each data byte transfer, to allow the CPU to write in the DR register without generating a write collision. In Master mode Collision in the master device is defined as a write of the DR register while the internal serial clock (SCK) is in the process of transfer. The SS pin signal must be always high on the master device. WCOL bit The WCOL bit in the SR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 46). Figure 46. Clearing the WCOL bit (Write Collision Flag) Software Sequence Clearing sequence after SPIF = 1 (end of a data byte transfer) 1st Step Read SR OR Read SR THEN THEN 2nd Step Read DR SPIF =0 WCOL=0 Write DR SPIF =0 WCOL=0 if no transfer has started WCOL=1 if a transfer has started before the 2nd step Clearing sequence before SPIF = 1 (during a data byte transfer) 1st Step Read SR THEN 2nd Step 78/153 Read DR WCOL=0 Note: Writing to the DR register instead of reading in it does not reset the WCOL bit ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4.5 Master Mode Fault Master mode fault occurs when the master device has its SS pin pulled low, then the MODF bit is set. Master mode fault affects the SPI peripheral in the following ways: – The MODF bit is set and an SPI interrupt is generated if the SPIE bit is set. – The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral. – The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: 1. A read or write access to the SR register while the MODF bit is set. 2. A write to the CR register. Notes: To avoid any multiple slave conflicts in the case of a system comprising several MCUs, the SS pin must be pulled high during the clearing sequence of the MODF bit. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. In a slave device the MODF bit can not be set, but in a multi master configuration the device can be in slave mode with this MODF bit set. The MODF bit indicates that there might have been a multi-master conflict for system control and allows a proper exit from system operation to a reset or default system state using an interrupt routine. 14.4.4.6 Overrun Condition An overrun condition occurs when the master device has sent several data bytes and the slave device has not cleared the SPIF bit issuing from the previous data byte transmitted. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the DR register returns this byte. All other bytes are lost. This condition is not detected by the SPI peripheral. 79/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.4.7 Single Master and Multimaster Configurations There are two types of SPI systems: For more security, the slave device may respond to the master with the received data byte. Then the – Single Master System master will receive the previous byte back from the – Multimaster System slave device if all MISO and MOSI pins are connected and the slave has not written its DR register. Single Master System Other transmission security methods can use A typical single master system may be configured, ports for handshake lines or data bytes with comusing an MCU as the master and four MCUs as mand fields. slaves (see Figure 47). Multi-master System The master device selects the individual slave deA multi-master system may also be configured by vices by using four pins of a parallel port to control the user. Transfer of master control could be imthe four SS pins of the slave devices. plemented using a handshake method through the The SS pins are pulled high during reset since the I/O ports or by an exchange of code messages master device ports will be forced to be inputs at through the serial peripheral interface system. that time, thus disabling the slave devices. The multi-master system is principally handled by the MSTR bit in the CR register and the MODF bit Note: To prevent a bus conflict on the MISO line in the SR register. the master allows only one active slave device during a transmission. Figure 47. Single Master Configuration SS SCK Slave MCU Slave MCU MOSI MISO MOSI MISO SCK Master MCU 5V 80/153 SS Ports MOSI MISO SS SS SCK SS SCK Slave MCU SCK Slave MCU MOSI MISO MOSI MISO ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.5 Low Power Modes Mode WAIT HALT Description No effect on SPI. SPI interrupt events cause the device to exit from WAIT mode. SPI registers are frozen. In HALT mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with “exit from HALT mode” capability. 14.4.6 Interrupts Interrupt Event SPI End of Transfer Event Master Mode Fault Event Event Flag Enable Control Bit SPIF MODF SPIE Exit from Wait Yes Yes Exit from Halt No No Note: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). 81/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) 14.4.7 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0000xxxx (0xh) 7 SPIE 0 SPE SPR2 MSTR CPOL CPHA SPR1 SPR0 Bit 7 = SPIE Serial peripheral interrupt enable. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SPI interrupt is generated whenever SPIF=1 or MODF=1 in the SR register Bit 6 = SPE Serial peripheral output enable. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 14.4.4.5 "Master Mode Fault" on page 79). 0: I/O port connected to pins 1: SPI alternate functions connected to pins The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. Bit 3 = CPOL Clock polarity. This bit is set and cleared by software. This bit determines the steady state of the serial Clock. The CPOL bit affects both the master and slave modes. 0: The steady state is a low value at the SCK pin. 1: The steady state is a high value at the SCK pin. Bit 2 = CPHA Clock phase. This bit is set and cleared by software. 0: The first clock transition is the first data capture edge. 1: The second clock transition is the first capture edge. Bit 1:0 = SPR[1:0] Serial peripheral rate. These bits are set and cleared by software.Used with the SPR2 bit, they select one of six baud rates to be used as the serial clock when the device is a master. These 2 bits have no effect in slave mode. Table 16. Serial Peripheral Baud Rate Bit 5 = SPR2 Divider Enable. this bit is set and cleared by software and it is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 16. 0: Divider by 2 enabled 1: Divider by 2 disabled Bit 4 = MSTR Master. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 14.4.4.5 "Master Mode Fault" on page 79). 0: Slave mode is selected 1: Master mode is selected, the function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed. 82/153 Serial Clock SPR2 SPR1 SPR0 fCPU/4 1 0 0 fCPU/8 0 0 0 fCPU/16 0 0 1 fCPU/32 1 1 0 fCPU/64 0 1 0 fCPU/128 0 1 1 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) 7 SPIF WCOL - MODF - - - DATA I/O REGISTER (DR) Read/Write Reset Value: Undefined 0 7 - D7 Bit 7 = SPIF Serial Peripheral data transfer flag. This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the CR register. It is cleared by a software sequence (an access to the SR register followed by a read or write to the DR register). 0: Data transfer is in progress or has been approved by a clearing sequence. 1: Data transfer between the device and an external device has been completed. Note: While the SPIF bit is set, all writes to the DR register are inhibited. Bit 6 = WCOL Write Collision status. This bit is set by hardware when a write to the DR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 46). 0: No write collision occurred 1: A write collision has been detected 0 D6 D5 D4 D3 D2 D1 D0 The DR register is used to transmit and receive data on the serial bus. In the master device only a write to this register will initiate transmission/reception of another byte. Notes: During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read. Warning: A write to the DR register places data directly into the shift register for transmission. A read to the the DR register returns the value located in the buffer and not the contents of the shift register (See Figure 43 ). Bit 5 = Unused. Bit 4 = MODF Mode Fault flag. This bit is set by hardware when the SS pin is pulled low in master mode (see Section 14.4.4.5 "Master Mode Fault" on page 79). An SPI interrupt can be generated if SPIE=1 in the CR register. This bit is cleared by a software sequence (An access to the SR register while MODF=1 followed by a write to the CR register). 0: No master mode fault detected 1: A fault in master mode has been detected Bits 3-0 = Unused. 83/153 ST72334J/N, ST72314J/N, ST72124J SERIAL PERIPHERAL INTERFACE (Cont’d) Table 17. SPI Register Map and Reset Values Address Register Label 7 6 5 4 3 2 1 0 0021h SPIDR Reset Value MSB x x x x x x x LSB x 0022h SPICR Reset Value SPIE 0 SPE 0 SPR2 0 MSTR 0 CPOL x CPHA x SPR1 x SPR0 x 0023h SPISR Reset Value SPIF 0 WCOL 0 0 MODF 0 0 0 0 0 (Hex.) 84/153 ST72334J/N, ST72314J/N, ST72124J 14.5 SERIAL COMMUNICATIONS INTERFACE (SCI) 14.5.1 Introduction The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems. 14.5.2 Main Features ■ Full duplex, asynchronous communications ■ NRZ standard format (Mark/Space) ■ Dual baud rate generator systems ■ Independently programmable transmit and receive baud rates up to 250K baud using conventional baud rate generator and up to 500K baud using the extended baud rate generator. ■ Programmable data word length (8 or 9 bits) ■ Receive buffer full, Transmit buffer empty and End of Transmission flags ■ Two receiver wake-up modes: – Address bit (MSB) – Idle line ■ Muting function for multiprocessor configurations ■ LIN compatible (if MCU clock frequency tolerance ≤2%) ■ Separate enable bits for Transmitter and Receiver ■ Three error detection flags: – Overrun error – Noise error – Frame error ■ Five interrupt sources with flags: – Transmit data register empty – Transmission complete – Receive data register full – Idle line received – Overrun error detected 14.5.3 General Description The interface is externally connected to another device by two pins (see Figure 2.): – TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level. – RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Through this pins, serial data is transmitted and received as frames comprising: – An Idle Line prior to transmission or reception – A start bit – A data word (8 or 9 bits) least significant bit first – A Stop bit indicating that the frame is complete. This interface uses two types of baud rate generator: – A conventional type for commonly-used baud rates, – An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies. 14.5.4 LIN Protocol support For LIN applications where resynchronization is not required (application clock tolerance less than or equal to 2%) the LIN protocol can be efficiently implemented with this standard SCI. 85/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) Figure 48. SCI Block Diagram Write Read (DATA REGISTER) DR Received Data Register (RDR) Transmit Data Register (TDR) TDO Received Shift Register Transmit Shift Register RDI CR1 R8 TRANSMIT WAKE UP CONTROL UNIT T8 - M WAKE - - - RECEIVER CLOCK RECEIVER CONTROL SR CR2 TIE TCIE RIE ILIE TE RE RWU SBK TDRE TC RDRF IDLE OR NF FE SCI INTERRUPT CONTROL TRANSMITTER CLOCK TRANSMITTER RATE fCPU CONTROL /16 /2 /PR BRR SCP1 SCP0 SCT2 SCT1 SCT0 SCR2 SCR1SCR0 RECEIVER RATE CONTROL CONVENTIONAL BAUD RATE GENERATOR 86/153 - ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.5 Functional Description The block diagram of the Serial Control Interface, is shown in Figure 1.. It contains 6 dedicated registers: – Two control registers (CR1 & CR2) – A status register (SR) – A baud rate register (BRR) – An extended prescaler receiver register (ERPR) – An extended prescaler transmitter register (ETPR) Refer to the register descriptions in Section 0.1.8 for the definitions of each bit. 14.5.5.1 Serial Data Format Word length may be selected as being either 8 or 9 bits by programming the M bit in the CR1 register (see Figure 1.). The TDO pin is in low state during the start bit. The TDO pin is in high state during the stop bit. An Idle character is interpreted as an entire frame of “1”s followed by the start bit of the next frame which contains data. A Break character is interpreted on receiving “0”s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra “1” bit to acknowledge the start bit. Transmission and reception are driven by their own baud rate generator. Figure 49. Word length programming 9-bit Word length (M bit is set) Possible Parity Bit Data Frame Start Bit Bit0 Bit2 Bit1 Bit3 Bit4 Bit5 Bit6 Start Bit Break Frame Extra ’1’ Possible Parity Bit Data Frame Bit0 Bit8 Next Stop Start Bit Bit Idle Frame 8-bit Word length (M bit is reset) Start Bit Bit7 Next Data Frame Bit1 Bit2 Bit3 Bit4 Bit5 Bit6 Bit7 Start Bit Next Data Frame Stop Bit Next Start Bit Idle Frame Start Bit Break Frame Extra Start Bit ’1’ 87/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.5.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the CR1 register. Character Transmission During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the DR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 1.). Procedure – Select the M bit to define the word length. – Select the desired baud rate using the BRR and the ETPR registers. – Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. – Access the SR register and write the data to send in the DR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: 1. An access to the SR register 2. A write to the DR register The TDRE bit is set by hardware and it indicates: – The TDR register is empty. – The data transfer is beginning. – The next data can be written in the DR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register. When a transmission is taking place, a write instruction to the DR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the DR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. 88/153 When a frame transmission is complete (after the stop bit or after the break frame) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register. Clearing the TC bit is performed by the following software sequence: 1. An access to the SR register 2. A write to the DR register Note: The TDRE and TC bits are cleared by the same software sequence. Break Characters Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 2.). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. Idle Characters Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. Note: Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the DR. ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.5.3 Receiver The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the CR1 register. Character reception During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, DR register consists in a buffer (RDR) between the internal bus and the received shift register (see Figure 1.). Procedure – Select the M bit to define the word length. – Select the desired baud rate using the BRR and the ERPR registers. – Set the RE bit, this enables the receiver which begins searching for a start bit. When a character is received: – The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR. – An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. – The error flags can be set if a frame error, noise or an overrun error has been detected during reception. Clearing the RDRF bit is performed by the following software sequence done by: 1. An access to the SR register 2. A read to the DR register. The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error. Break Character When a break character is received, the SCI handles it as a framing error. Idle Character When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register. Overrun Error An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the TDR register as long as the RDRF bit is not cleared. When a overrun error occurs: – The OR bit is set. – The RDR content will not be lost. – The shift register will be overwritten. – An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. The OR bit is reset by an access to the SR register followed by a DR register read operation. Noise Error Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. When noise is detected in a frame: – The NF is set at the rising edge of the RDRF bit. – Data is transferred from the Shift register to the DR register. – No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The NF bit is reset by a SR register read operation followed by a DR register read operation. Framing Error A framing error is detected when: – The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. – A break is received. When the framing error is detected: – the FE bit is set by hardware – Data is transferred from the Shift register to the DR register. – No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The FE bit is reset by a SR register read operation followed by a DR register read operation. 89/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) Figure 50. SCI Baud Rate and Extended Prescaler Block Diagram EXTENDED PRESCALER TRANSMITTER RATE CONTROL ETPR EXTENDED TRANSMITTER PRESCALER REGISTER ERPR EXTENDED RECEIVER PRESCALER REGISTER EXTENDED PRESCALER RECEIVER RATE CONTROL EXTENDED PRESCALER fCPU TRANSMITTER CLOCK TRANSMITTER RATE CONTROL /16 /2 /PR BRR SCP1 SCP0 SCT2 SCT1 SCT0 SCR2 SCR1SCR0 RECEIVER CLOCK RECEIVER RATE CONTROL CONVENTIONAL BAUD RATE GENERATOR 90/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.5.4 Conventional Baud Rate Generation than zero. The baud rates are calculated as follows: The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as fCPU fCPU follows: Rx = Tx = fCPU fCPU 16*ERPR 16*ETPR Rx = Tx = (32*PR)*RR (32*PR)*TR with: with: ETPR = 1,..,255 (see ETPR register) PR = 1, 3, 4 or 13 (see SCP0 & SCP1 bits) ERPR = 1,.. 255 (see ERPR register) TR = 1, 2, 4, 8, 16, 32, 64,128 14.5.5.6 Receiver Muting and Wake-up Feature (see SCT0, SCT1 & SCT2 bits) In multiprocessor configurations it is often desirable that only the intended message recipient RR = 1, 2, 4, 8, 16, 32, 64,128 should actively receive the full message contents, (see SCR0,SCR1 & SCR2 bits) thus reducing redundant SCI service overhead for All this bits are in the BRR register. all non addressed receivers. Example: If fCPU is 8 MHz (normal mode) and if The non addressed devices may be placed in PR=13 and TR=RR=1, the transmit and receive sleep mode by means of the muting function. baud rates are 19200 baud. Setting the RWU bit by software puts the SCI in Caution: The baud rate register (SCIBRR) MUST sleep mode: NOT be written to (changed or refreshed) while the All the reception status bits can not be set. transmitter or the receiver is enabled. All the receive interrupt are inhibited. 14.5.5.5 Extended Baud Rate Generation A muted receiver may be awakened by one of the The extended prescaler option gives a very fine following two ways: tuning on the baud rate, using a 255 value prescal– by Idle Line detection if the WAKE bit is reset, er, whereas the conventional Baud Rate Generator retains industry standard software compatibili– by Address Mark detection if the WAKE bit is set. ty. Receiver wakes-up by Idle Line detection when The extended baud rate generator block diagram the Receive line has recognised an Idle Frame. is described in the Figure 3.. Then the RWU bit is reset by hardware but the IDLE bit is not set. The output clock rate sent to the transmitter or to the receiver will be the output from the 16 divider Receiver wakes-up by Address Mark detection divided by a factor ranging from 1 to 255 set in the when it received a “1” as the most significant bit of ERPR or the ETPR register. a word, thus indicating that the message is an address. The reception of this particular word wakes Note: the extended prescaler is activated by setup the receiver, resets the RWU bit and sets the ting the ETPR or ERPR register to a value other RDRF bit, which allows the receiver to receive this word normally and to use it as an address word. 91/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.6 Low Power Modes Mode WAIT HALT Description No effect on SCI. SCI interrupts cause the device to exit from Wait mode. SCI registers are frozen. In Halt mode, the SCI stops transmitting/receiving until Halt mode is exited. 14.5.7 Interrupts Interrupt Event Transmit Data Register Empty Transmission Complete Received Data Ready to be Read Overrrun Error Detected Idle Line Detected The SCI interrupt events are connected to the same interrupt vector (see Interrupts chapter). 92/153 Event Flag TDRE TC RDRF OR IDLE Enable Control Bit TIE TCIE RIE ILIE Exit from Wait Yes Yes Yes Yes Yes Exit from Halt No No No No No These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) 14.5.8 Register Description STATUS REGISTER (SR) Read Only Reset Value: 1100 0000 (C0h) 7 TDRE 0 TC RDRF IDLE OR NF FE - Bit 7 = TDRE Transmit data register empty. This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE =1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Data is not transferred to the shift register 1: Data is transferred to the shift register Note: data will not be transferred to the shift register as long as the TDRE bit is not reset. Bit 6 = TC Transmission complete. This bit is set by hardware when transmission of a frame containing Data, a Preamble or a Break is complete. An interrupt is generated if TCIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). 0: Transmission is not complete 1: Transmission is complete Bit 5 = RDRF Received data ready flag. This bit is set by hardware when the content of the RDR register has been transferred into the DR register. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: Data is not received 1: Received data is ready to be read Bit 4 = IDLE Idle line detect. This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Idle Line is detected 1: Idle Line is detected Note: The IDLE bit will not be set again until the RDRF bit has been set itself (i.e. a new idle line occurs). This bit is not set by an idle line when the receiver wakes up from wake-up mode. Bit 3 = OR Overrun error. This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF=1. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Overrun error 1: Overrun error is detected Note: When this bit is set RDR register content will not be lost but the shift register will be overwritten. Bit 2 = NF Noise flag. This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No noise is detected 1: Noise is detected Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. Bit 1 = FE Framing error. This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SR register followed by a read to the DR register). 0: No Framing error is detected 1: Framing error or break character is detected Note: This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. Bit 0 = Unused. 93/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) CONTROL REGISTER 1 (CR1) 1: An SCI interrupt is generated whenever TC=1 in the SR register Read/Write Reset Value: Undefined Bit 5 = RIE Receiver interrupt enable. This bit is set and cleared by software. 7 0 0: interrupt is inhibited 1: An SCI interrupt is generated whenever OR=1 R8 T8 M WAKE or RDRF=1 in the SR register Bit 7 = R8 Receive data bit 8. This bit is used to store the 9th bit of the received word when M=1. Bit 6 = T8 Transmit data bit 8. This bit is used to store the 9th bit of the transmitted word when M=1. Bit 4 = M Word length. This bit determines the word length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit Bit 3 = WAKE Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line 1: Address Mark CONTROL REGISTER 2 (CR2) Read/Write Reset Value: 0000 0000 (00 h) 7 TIE 0 TCIE RIE ILIE TE RE RWU SBK Bit 7 = TIE Transmitter interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE=1 in the SR register. Bit 6 = TCIE Transmission complete interrupt enable This bit is set and cleared by software. 0: interrupt is inhibited 94/153 Bit 4 = ILIE Idle line interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE=1 in the SR register. Bit 3 = TE Transmitter enable. This bit enables the transmitter and assigns the TDO pin to the alternate function. It is set and cleared by software. 0: Transmitter is disabled, the TDO pin is back to the I/O port configuration. 1: Transmitter is enabled Note: during transmission, a “0” pulse on the TE bit (“0” followed by “1”) sends a preamble after the current word. Bit 2 = RE Receiver enable. This bit enables the receiver. It is set and cleared by software. 0: Receiver is disabled. 1: Receiver is enabled and begins searching for a start bit. Bit 1 = RWU Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: Receiver in active mode 1: Receiver in mute mode Bit 0 = SBK Send break. This bit set is used to send break characters. It is set and cleared by software. 0: No break character is transmitted 1: Break characters are transmitted Note: If the SBK bit is set to “1” and then to “0”, the transmitter will send a BREAK word at the end of the current word. ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) DATA REGISTER (DR) Read/Write Reset Value: Undefined Contains the Received or Transmitted data character, depending on whether it is read from or written to. 7 0 DR7 DR6 DR5 DR4 DR3 DR2 DR1 DR0 The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 1.). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 1.). BAUD RATE REGISTER (BRR) Read/Write Reset Value: 00xx xxxx (XXh) 7 0 SCP1 SCP0 SCT2 SCT1 SCT0 SCR2 SCR1 SCR0 Bit 7:6= SCP[1:0] First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges: Bit 5:3 = SCT[2:0] SCI Transmitter rate divisor These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode. TR dividing factor SCT2 SCT1 SCT0 1 0 0 0 2 0 0 1 4 0 1 0 8 0 1 1 16 1 0 0 32 1 0 1 64 1 1 0 128 1 1 1 Note: this TR factor is used only when the ETPR fine tuning factor is equal to 00h; otherwise, TR is replaced by the ETPR dividing factor. Bit 2:0 = SCR[2:0] SCI Receiver rate divisor. These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode. RR dividing factor SCR2 SCR1 SCR0 1 0 0 0 2 0 0 1 4 0 1 0 8 0 1 1 16 1 0 0 PR Prescaling factor SCP1 SCP0 32 1 0 1 1 0 0 64 1 1 0 3 0 1 128 1 1 1 4 1 0 13 1 1 Note: this RR factor is used only when the ERPR fine tuning factor is equal to 00h; otherwise, RR is replaced by the ERPR dividing factor. 95/153 ST72334J/N, ST72314J/N, ST72124J SERIAL COMMUNICATIONS INTERFACE (Cont’d) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (ERPR) Read/Write Reset Value: 0000 0000 (00 h) Allows setting of the Extended Prescaler rate division factor for the receive circuit. 7 0 EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (ETPR) Read/Write Reset Value:0000 0000 (00h) Allows setting of the External Prescaler rate division factor for the transmit circuit. 7 ERPR ERPR ERPR ERPR ERPR ERPR ERPR ERPR 7 6 5 4 3 2 1 0 Bit 7:1 = ERPR[7:0] 8-bit Extended Receive Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the ERPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. ETPR 7 0 ETPR 6 ETPR 5 ETPR 4 ETPR 3 ETPR 2 ETPR ETPR 1 0 Bit 7:1 = ETPR[7:0] 8-bit Extended Transmit Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the ETPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. Table 18. SCI Register Map and Reset Values Address (Hex.) Register Label 7 6 5 4 3 2 1 0 0050h SCISR Reset Value TDRE 1 TC 1 RDRF 0 IDLE 0 OR 0 NF 0 FE 0 0 0051h SCIDR Reset Value MSB x x x x x x x LSB x 0052h SCIBRR Reset Value SOG 0 0 VPOL x 2FHDET x HVSEL x 0053h SCICR1 Reset Value R8 x T8 x 0 M x WAKE x 0 0 0 0054h SCICR2 Reset Value TIE 0 TCIE 0 RIE 0 ILIE 0 TE 0 RE 0 RWU 0 SBK 0 0055h SCIPBRR Reset Value MSB 0 0 0 0 0 0 0 LSB 0 0057h SCIPBRT Reset Value MSB 0 0 0 0 0 0 0 LSB 0 96/153 VCORDIS CLPINV x x BLKINV x ST72334J/N, ST72314J/N, ST72124J 14.6 8-BIT A/D CONVERTER (ADC) 14.6.1 Introduction The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources. The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register. 14.6.3 Functional Description 14.6.3.1 Analog Power Supply VDDA and VSSA are the high and low level reference voltage pins. In some devices (refer to device pin out description) they are internally connected to the VDD and VSS pins. Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. See electrical characteristics section for more details. 14.6.2 Main Features ■ 8-bit conversion ■ Up to 16 channels with multiplexed input ■ Linear successive approximation ■ Data register (DR) which contains the results ■ Conversion complete status flag ■ On/off bit (to reduce consumption) The block diagram is shown in Figure 51. Figure 51. ADC Block Diagram fCPU COCO 0 ADON 0 fADC DIV 2 CH3 CH2 CH1 CH0 ADCCSR 4 AIN0 HOLD CONTROL R ADC AIN1 ANALOG TO DIGITAL ANALOG MUX CONVERTER CADC AINx ADCDR D7 D6 D5 D4 D3 D2 D1 D0 97/153 ST72334J/N, ST72314J/N, ST72124J 8-BIT A/D CONVERTER (ADC) (Cont’d) 14.6.3.2 Digital A/D Conversion Result The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not. If the input voltage (VAIN) is greater than or equal to VDDA (high-level voltage reference) then the conversion result in the DR register is FFh (full scale) without overflow indication. If input voltage (VAIN) is lower than or equal to VSSA (low-level voltage reference) then the conversion result in the DR register is 00h. The A/D converter is linear and the digital result of the conversion is stored in the ADCDR register. The accuracy of the conversion is described in the parametric section. RAIN is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time. 14.6.3.3 A/D Conversion Phases The A/D conversion is based on two conversion phases as shown in Figure 52: ■ Sample capacitor loading [duration: tLOAD] During this phase, the VAIN input voltage to be measured is loaded into the CADC sample capacitor. ■ A/D conversion [duration: tCONV] During this phase, the A/D conversion is computed (8 successive approximations cycles) and the CADC sample capacitor is disconnected from the analog input pin to get the optimum analog to digital conversion accuracy. While the ADC is on, these two phases are continuously repeated. At the end of each conversion, the sample capacitor is kept loaded with the previous measurement load. The advantage of this behaviour is that it minimizes the current consumption on the analog pin in case of single input channel measurement. 14.6.3.4 Software Procedure Refer to the control/status register (CSR) and data register (DR) in Section 14.6.6 for the bit definitions and to Figure 52 for the timings. ADC Configuration The total duration of the A/D conversion is 12 ADC clock periods (1/fADC=2/fCPU). 98/153 The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the CSR register: – Select the CH[3:0] bits to assign the analog channel to be converted. ADC Conversion In the CSR register: – Set the ADON bit to enable the A/D converter and to start the first conversion. From this time on, the ADC performs a continuous conversion of the selected channel. When a conversion is complete – The COCO bit is set by hardware. – No interrupt is generated. – The result is in the DR register and remains valid until the next conversion has ended. A write to the CSR register (with ADON set) aborts the current conversion, resets the COCO bit and starts a new conversion. Figure 52. ADC Conversion Timings ADON ADCCSR WRITE OPERATION tCONV HOLD CONTROL tLOAD COCO BIT SET 14.6.4 Low Power Modes Mode WAIT HALT Description No effect on A/D Converter A/D Converter disabled. After wakeup from Halt mode, the A/D Converter requires a stabilisation time before accurate conversions can be performed. Note: The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions. 14.6.5 Interrupts None ST72334J/N, ST72314J/N, ST72124J 8-BIT A/D CONVERTER (ADC) (Cont’d) 14.6.6 Register Description DATA REGISTER (DR) Read Only Reset Value: 0000 0000 (00h) CONTROL/STATUS REGISTER (CSR) Read /Write Reset Value: 0000 0000 (00h) 7 COCO 0 ADON 0 CH3 CH2 CH1 0 7 CH0 D7 Bit 7 = COCO Conversion Complete This bit is set by hardware. It is cleared by software reading the result in the DR register or writing to the CSR register. 0: Conversion is not complete 1: Conversion can be read from the DR register 0 D6 D5 D4 D3 D2 D1 D0 Bits 7:0 = D[7:0] Analog Converted Value This register contains the converted analog value in the range 00h to FFh. Note: Reading this register reset the COCO flag. Bit 6 = Reserved. must always be cleared. Bit 5 = ADON A/D Converter On This bit is set and cleared by software. 0: A/D converter is switched off 1: A/D converter is switched on Bit 4 = Reserved. must always be cleared. Bits 3:0 = CH[3:0] Channel Selection These bits are set and cleared by software. They select the analog input to convert. Channel Pin* CH3 CH2 CH1 CH0 AIN0 AIN1 AIN2 AIN3 AIN4 AIN5 AIN6 AIN7 AIN8 AIN9 AIN10 AIN11 AIN12 AIN13 AIN14 AIN15 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 *Note: The number of pins AND the channel selection varies according to the device. Refer to the device pinout. 99/153 ST72334J/N, ST72314J/N, ST72124J 8-BIT A/D CONVERTER (ADC) (Cont’d) Table 19. ADC Register Map and Reset Values Address Register Label 7 6 5 4 3 2 1 0 0070h ADCDR Reset Value D7 0 D6 0 D5 0 D4 0 D3 0 D2 0 D1 0 D0 0 0071h ADCCSR Reset Value COCO 0 0 ADON 0 0 CH3 0 CH2 0 CH1 0 CH0 0 (Hex.) 100/153 ST72334J/N, ST72314J/N, ST72124J 15 INSTRUCTION SET 15.1 ST7 ADDRESSING MODES The ST7 Core features 17 different addressing modes which can be classified in 7 main groups: Addressing Mode Example Inherent nop Immediate ld A,#$55 Direct ld A,$55 Indexed ld A,($55,X) Indirect ld A,([$55],X) Relative jrne loop Bit operation bset byte,#5 The ST7 Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two sub-modes called long and short: – Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. – Short addressing mode is less powerful because it can generally only access page zero (0000h 00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes. Table 20. ST7 Addressing Mode Overview Mode Syntax Destination/ Source Pointer Address (Hex.) Pointer Size (Hex.) Length (Bytes) Inherent nop +0 Immediate ld A,#$55 +1 Short Direct ld A,$10 00..FF +1 Long Direct ld A,$1000 0000..FFFF +2 No Offset Direct Indexed ld A,(X) 00..FF + 0 (with X register) + 1 (with Y register) Short Direct Indexed ld A,($10,X) 00..1FE +1 Long Direct Indexed ld A,($1000,X) 0000..FFFF Short Indirect ld A,[$10] 00..FF 00..FF byte +2 Long Indirect ld A,[$10.w] 0000..FFFF 00..FF word +2 Short Indirect Indexed ld A,([$10],X) 00..1FE 00..FF byte +2 Long Indirect Indexed ld A,([$10.w],X) 0000..FFFF 00..FF word +2 00..FF byte 00..FF byte Relative Direct jrne loop PC-128/PC+1271) Relative Indirect jrne [$10] PC-128/PC+1271) Bit Direct bset $10,#7 00..FF Bit Indirect bset [$10],#7 00..FF Bit Direct Relative btjt $10,#7,skip 00..FF Bit Indirect Relative btjt [$10],#7,skip 00..FF +2 +1 +2 +1 +2 +2 00..FF byte +3 Note 1. At the time the instruction is executed, the Program Counter (PC) points to the instruction following JRxx. 101/153 ST72334J/N, ST72314J/N, ST72124J ST7 ADDRESSING MODES (Cont’d) 15.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. Inherent Instruction Function NOP No operation TRAP S/W Interrupt WFI Wait For Interrupt (Low Power Mode) HALT Halt Oscillator (Lowest Power Mode) RET Sub-routine Return IRET Interrupt Sub-routine Return SIM Set Interrupt Mask RIM Reset Interrupt Mask SCF Set Carry Flag RCF Reset Carry Flag RSP Reset Stack Pointer LD Load CLR Clear PUSH/POP Push/Pop to/from the stack INC/DEC Increment/Decrement TNZ Test Negative or Zero CPL, NEG 1 or 2 Complement MUL Byte Multiplication SLL, SRL, SRA, RLC, RRC Shift and Rotate Operations SWAP Swap Nibbles 15.1.2 Immediate Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the operand value. Immediate Instruction Function LD Load CP Compare BCP Bit Compare AND, OR, XOR Logical Operations ADC, ADD, SUB, SBC Arithmetic Operations 102/153 15.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. Direct (long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. 15.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three sub-modes: Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. 15.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two sub-modes: Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. ST72334J/N, ST72314J/N, ST72124J ST7 ADDRESSING MODES (Cont’d) 15.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: Indirect Indexed (Short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. Indirect Indexed (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 21. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes Long and Short Instructions SWAP Swap Nibbles CALL, JP Call or Jump subroutine 15.1.7 Relative Mode (Direct, Indirect) This addressing mode is used to modify the PC register value by adding an 8-bit signed offset to it. Available Relative Direct/ Indirect Instructions Function JRxx Conditional Jump CALLR Call Relative The relative addressing mode consists of two submodes: Relative (Direct) The offset follows the opcode. Relative (Indirect) The offset is defined in memory, of which the address follows the opcode. Function LD Load CP Compare AND, OR, XOR Logical Operations ADC, ADD, SUB, SBC Arithmetic Addition/subtraction operations BCP Bit Compare Short Instructions Only Function CLR Clear INC, DEC Increment/Decrement TNZ Test Negative or Zero CPL, NEG 1 or 2 Complement BSET, BRES Bit Operations BTJT, BTJF Bit Test and Jump Operations SLL, SRL, SRA, RLC, RRC Shift and Rotate Operations 103/153 ST72334J/N, ST72314J/N, ST72124J 15.2 INSTRUCTION GROUPS The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table: Load and Transfer LD CLR Stack operation PUSH POP Increment/Decrement INC DEC Compare and Tests CP TNZ BCP Logical operations AND OR XOR CPL NEG Bit Operation BSET BRES Conditional Bit Test and Branch BTJT BTJF Arithmetic operations ADC ADD SUB SBC MUL Shift and Rotates SLL SRL SRA RLC RRC SWAP SLA Unconditional Jump or Call JRA JRT JRF JP CALL CALLR NOP Conditional Branch JRxx Interruption management TRAP WFI HALT IRET Condition Code Flag modification SIM RIM SCF RCF Using a pre-byte The instructions are described with one to four bytes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC Opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address 104/153 RSP RET These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are: PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. ST72334J/N, ST72314J/N, ST72124J INSTRUCTION GROUPS (Cont’d) Mnemo Description Function/Example Dst Src H I N Z C ADC Add with Carry A=A+M+C A M H N Z C ADD Addition A=A+M A M H N Z C AND Logical And A=A.M A M N Z BCP Bit compare A, Memory tst (A . M) A M N Z BRES Bit Reset bres Byte, #3 M BSET Bit Set bset Byte, #3 M BTJF Jump if bit is false (0) btjf Byte, #3, Jmp1 M C BTJT Jump if bit is true (1) btjt Byte, #3, Jmp1 M C CALL Call subroutine CALLR Call subroutine relative CLR Clear CP Arithmetic Compare tst(Reg - M) reg CPL One Complement A = FFH-A DEC Decrement dec Y reg, M HALT Halt IRET Interrupt routine return Pop CC, A, X, PC INC Increment inc X JP Absolute Jump jp [TBL.w] JRA Jump relative always JRT Jump relative JRF Never jump JRIH Jump if ext. interrupt = 1 JRIL Jump if ext. interrupt = 0 JRH Jump if H = 1 H=1? JRNH Jump if H = 0 H=0? JRM Jump if I = 1 I=1? JRNM Jump if I = 0 I=0? JRMI Jump if N = 1 (minus) N=1? JRPL Jump if N = 0 (plus) N=0? JREQ Jump if Z = 1 (equal) Z=1? JRNE Jump if Z = 0 (not equal) Z=0? JRC Jump if C = 1 C=1? JRNC Jump if C = 0 C=0? JRULT Jump if C = 1 Unsigned < JRUGE Jump if C = 0 Jmp if unsigned >= JRUGT Jump if (C + Z = 0) Unsigned > 0 1 N Z C reg, M N Z 1 reg, M N Z N Z N Z M 0 H reg, M I C jrf * 105/153 ST72334J/N, ST72314J/N, ST72124J INSTRUCTION GROUPS (Cont’d) Mnemo Description Function/Example Dst Src JRULE Jump if (C + Z = 1) Unsigned <= LD Load dst <= src reg, M M, reg MUL Multiply X,A = X * A A, X, Y X, Y, A NEG Negate (2's compl) neg $10 reg, M NOP No Operation OR OR operation A=A+M A M POP Pop from the Stack pop reg reg M pop CC CC M M reg, CC H I N Z N Z 0 H C 0 I N Z N Z N Z C C PUSH Push onto the Stack push Y RCF Reset carry flag C=0 RET Subroutine Return RIM Enable Interrupts I=0 RLC Rotate left true C C <= Dst <= C reg, M N Z C RRC Rotate right true C C => Dst => C reg, M N Z C RSP Reset Stack Pointer S = Max allowed SBC Subtract with Carry A=A-M-C N Z C SCF Set carry flag C=1 SIM Disable Interrupts I=1 SLA Shift left Arithmetic C <= Dst <= 0 reg, M N Z C SLL Shift left Logic C <= Dst <= 0 reg, M N Z C SRL Shift right Logic 0 => Dst => C reg, M 0 Z C SRA Shift right Arithmetic Dst7 => Dst => C reg, M N Z C SUB Subtraction A=A-M A N Z C SWAP SWAP nibbles Dst[7..4] <=> Dst[3..0] reg, M N Z TNZ Test for Neg & Zero tnz lbl1 N Z TRAP S/W trap S/W interrupt WFI Wait for Interrupt XOR Exclusive OR N Z 106/153 0 0 A M 1 1 M 1 0 A = A XOR M A M ST72334J/N, ST72314J/N, ST72124J 16 ELECTRICAL CHARACTERISTICS 16.1 PARAMETER CONDITIONS Unless otherwise specified, all voltages are referred to VSS. 16.1.1 Minimum and Maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at TA=25°C and TA=TAmax (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3Σ). 16.1.2 Typical values Unless otherwise specified, typical data are based on TA=25°C, VDD=5V (for the 4.5V≤VDD≤5.5V voltage range) and VDD=3.3V (for the 3V≤VDD≤4V voltage range). They are given only as design guidelines and are not tested. 16.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 16.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 53. 16.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 54. Figure 54. Pin input voltage ST7 PIN VIN Figure 53. Pin loading conditions ST7 PIN CL 107/153 ST72334J/N, ST72314J/N, ST72124J 16.2 ABSOLUTE MAXIMUM RATINGS Stresses above those listed as “absolute maximum ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi16.2.1 Voltage Characteristics Symbol VDD - VSS VDDA - VSSA VIN 1) & 2) |∆VDDx| and |∆VSSx| VDDX- VDDA |VSSA - VSSx| tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Ratings Maximum value Supply voltage Unit 6.5 Analog Reference Voltage 6.5 Input voltage on true open drain pin VSS-0.3 to 6.5 V VSS-0.3 to VDD+0.3 Input voltage on any other pin Variations between different digital power pins 50 Variations between digital and analog power pins 50 VESD(HBM) Electro-static discharge voltage (Human Body Model) VESD(MM) Electro-static discharge voltage (Machine Model) mV see Section 16.7.2 "Absolute Electrical Sensitivity" on page 124 16.2.2 Current Characteristics Symbol IVDD IVSS IIO IINJ(PIN) 2) & 4) Ratings Total current into VDD power lines (source) 150 Total current out of VSS ground lines (sink) 3) 150 Output current sunk by any standard I/O and control pin 25 Output current sunk by any high sink I/O pin 50 Output current source by any I/Os and control pin - 25 Injected current on ISPSEL pin ±5 Injected current on RESET pin ±5 Injected current on OSC1 and OSC2 pins ±5 Injected current on any other ΣIINJ(PIN) 2) Maximum value 3) pin 5) & 6) Total injected current (sum of all I/O and control pins) Unit mA ±5 5) ± 20 Notes: 1. Directly connecting the RESET and I/O pins to VDD or VSS could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 4.7kΩ for RESET, 10kΩ for I/Os). Unused I/O pins must be tied in the same way to VDD or VSS according to their reset configuration. 2. When the current limitation is not possible, the VIN absolute maximum rating must be respected, otherwise refer to IINJ(PIN) specification. A positive injection is induced by VIN>VDD while a negative injection is induced by VIN<VSS. 3. All power (VDD) and ground (VSS) lines must always be connected to the external supply. 4. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken: - Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits) - Pure digital pins must have a negative injection less than 1.6mA. In addition, it is recommended to inject the current as far as possible from the analog input pins. 5. When several inputs are submitted to a current injection, the maximum ΣIINJ(PIN) is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with ΣIINJ(PIN) maximum current injection on four I/O port pins of the device. 6. True open drain I/O port pins do not accept positive injection. 108/153 ST72334J/N, ST72314J/N, ST72124J ABSOLUTE MAXIMUM RATINGS (Cont’d) 16.2.3 Thermal Characteristics Symbol TSTG TJ Ratings Storage temperature range Value Unit -65 to +150 °C Maximum junction temperature (see Section 18 "DEVICE CONFIGURATION AND ORDERING INFORMATION" on page 144 ) 109/153 ST72334J/N, ST72314J/N, ST72124J 16.3 OPERATING CONDITIONS 16.3.1 General Operating Conditions Symbol VDD fOSC TA Parameter Conditions Min Max Unit V Supply voltage see Figure 55 and Figure 56 3.2 5.5 External clock frequency VDD≥3.5V for ROM devices VDD≥4.5V for FLASH devices 0 1) 16 VDD≥3.2V 0 1) 8 1 Suffix Version 0 70 6 Suffix Version -40 85 7 Suffix Version -40 105 3 Suffix Version -40 125 Ambient temperature range MHz °C Figure 55. fOSC Maximum Operating Frequency Versus VDD Supply Voltage for ROM devices 2) FUNCTIONALITY NOT GUARANTEED IN THIS AREA AT T A > 85°C fOSC [MHz] FUNCTIONALITY GUARANTEED IN THIS AREA 16 FUNCTIONALITY NOT GUARANTEED IN THIS AREA 12 FUNCTIONALITY NOT GUARANTEED IN THIS AREA WITH RESONATOR 1) 8 4 1 0 SUPPLY VOLTAGE [V] 2.5 3.2 3.5 3.85 4 4.5 5 5.5 Figure 56. fOSC Maximum Operating Frequency Versus VDD Supply Voltage for FLASH devices 2) fOSC [MHz] FUNCTIONALITY NOT GUARANTEED IN THIS AREA AT TA > 85°C FUNCTIONALITY GUARANTEED IN THIS AREA 3) 16 FUNCTIONALITY NOT GUARANTEED IN THIS AREA 12 FUNCTIONALITY NOT GUARANTEED IN THIS AREA WITH RESONATOR 1) 8 4 1 0 SUPPLY VOLTAGE [V] 2.5 3.2 3.5 3.85 4 4.5 5 5.5 Notes: 1. Guaranteed by construction. A/D operation and resonator oscillator start-up are not guaranteed below 1MHz. 2. Operating conditions with TA=-40 to +125°C. 3. FLASH programming tested in production at maximum TA with two different conditions: VDD=5.5V, fCPU=6MHz and VDD=3.2V, fCPU=4MHz. 110/153 ST72334J/N, ST72314J/N, ST72124J OPERATING CONDITIONS (Cont’d) 16.3.2 Operating Conditions with Low Voltage Detector (LVD) Subject to general operating conditions for VDD, fOSC, and TA. Symbol Parameter Conditions High Threshold Med. Threshold Low Threshold VIT+ Reset release threshold (VDD rise) VIT- High Threshold Reset generation threshold (VDD fall) Med. Threshold Low Threshold4) Vhys LVD voltage threshold hysteresis VtPOR VDD rise time rate 3) tg(VDD) Filtered glitch delay on VDD 2) Typ 1) Max 2) 4.10 3.75 2) 3.25 2) 4.30 3.90 3.35 4.50 4.05 3.55 3.852) 3.502) 3.00 4.05 3.65 3.10 4.30 3.95 3.35 200 250 300 mV 50 V/ms 40 ns Min VIT+-VIT- 0.2 Not detected by the LVD Unit V Figure 57. High LVD Threshold Versus VDD and fOSC for FLASH devices 3) DEVICE UNDER RESET IN THIS AREA 16 12 8 0 FUNCTIONALITY AND RESET NOT GUARANTEED IN THIS AREA FOR TEMPERATURES HIGHER THAN 85°C 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0000000000000000000000000000000 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 fOSC [MHz] 2.5 3 3.5 VIT-≥3.85 FUNCTIONALITY NOT GUARANTEED IN THIS AREA FUNCTIONAL AREA SUPPLY VOLTAGE [V] 4 4.5 5 5.5 Figure 58. Medium LVD Threshold Versus VDD and f OSC for FLASH devices 3) fOSC [MHz] DEVICE UNDER RESET IN THIS AREA 16 12 8 0 FUNCTIONALITY AND RESET NOT GUARANTEED IN THIS AREA FOR TEMPERATURES HIGHER THAN 85°C 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 00 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 2.5 VIT-≥3.5V 3 FUNCTIONALITY NOT GUARANTEED IN THIS AREA FUNCTIONAL AREA SUPPLY VOLTAGE [V] 4 4.5 5 5.5 Figure 59. Low LVD Threshold Versus VDD and fOSC for FLASH devices 2)4) FUNCTIONALITY NOT GUARANTEED IN THIS AREA FOR TEMPERATURES HIGHER THAN 85°C fOSC [MHz] 16 12 DEVICE UNDER RESET IN THIS AREA 8 0 00 00 00 00 00 00 00 00 00 00 00 00 000000000000 2.5 VIT-≥3V 3.2 FUNCTIONALITY NOT GUARANTEED IN THIS AREA FUNCTIONAL AREA SEE NOTE 4 SUPPLY VOLTAGE [V] 3.5 4 4.5 5 5.5 Notes: 1. LVD typical data are based on TA=25°C. They are given only as design guidelines and are not tested. 2. Data based on characterization results, not tested in production. 3. The VDD rise time rate condition is needed to insure a correct device power-on and LVD reset. Not tested in production. 4.If the low LVD threshold is selected, when VDD falls below 3.2V, (VDD minimum operating voltage), the device is guaranteed to continue functioning until it goes into reset state. The specified VDD min. value is necessary in the device power on phase, but during a power down phase or voltage drop the device will function below this min. level. 111/153 ST72334J/N, ST72314J/N, ST72124J FUNCTIONAL OPERATING CONDITIONS (Cont’d) Figure 60. High LVD Threshold Versus VDD and fOSC for ROM devices 2) fOSC [MHz] DEVICE UNDER RESET IN THIS AREA 16 8 0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 2.5 3 3.5 VIT-≥3.85 FUNCTIONALITY NOT GUARANTEED IN THIS AREA FUNCTIONAL AREA SUPPLY VOLTAGE [V] 4 4.5 5 5.5 Figure 61. Medium LVD Threshold Versus VDD and f OSC for ROM devices 2) 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00000000000000000000000 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 fOSC [MHz] DEVICE UNDER RESET IN THIS AREA 16 8 0 2.5 3 VIT-≥3.5V FUNCTIONALITY NOT GUARANTEED IN THIS AREA FUNCTIONAL AREA SUPPLY VOLTAGE [V] 4 4.5 5 5.5 Figure 62. Low LVD Threshold Versus VDD and fOSC for ROM devices 2)3) fOSC [MHz] 16 DEVICE UNDER RESET IN THIS AREA 8 0 FUNCTIONALITY NOT GUARANTEED IN THIS AREA 00 0 0 0 0 0 0 0 0 0 0 0 0 00 00 00 00 00 00 00 00 00 00 00 2.5 VIT-≥3.00V FUNCTIONAL AREA SUPPLY VOLTAGE [V] 3.5 4 4.5 5 5.5 Notes: 1. LVD typical data are based on TA=25°C. They are given only as design guidelines and are not tested. 2. The minimum VDD rise time rate is needed to insure a correct device power-on and LVD reset. Not tested in production. 3. If the low LVD threshold is selected, when VDD falls below 3.2V, (VDD minimum operating voltage), the device is guaranteed to continue functioning until it goes into reset state. The specified VDD min. value is necessary in the device power on phase, but during a power down phase or voltage drop the device will function below this min. level. 112/153 ST72334J/N, ST72314J/N, ST72124J 16.4 SUPPLY CURRENT CHARACTERISTICS The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total deSymbol vice consumption, the two current values must be added (except for HALT mode for which the clock is stopped). Parameter ∆IDD(∆Ta) Conditions Supply current variation vs. temperature Max Unit 10 % Typ 1) Max 2) Unit fOSC=2MHz, fCPU=1MHz fOSC=4MHz, fCPU=2MHz fOSC=8MHz, fCPU=4MHz fOSC=16MHz, fCPU=8MHz 1.2 2.1 3.9 7.4 1.8 3.5 7.0 14.0 fOSC=2MHz, fCPU=62.5kHz fOSC=4MHz, fCPU=125kHz fOSC=8MHz, fCPU=250kHz fOSC=16MHz, fCPU=500kHz 0.4 0.5 0.7 1.0 0.9 1.1 1.4 2.0 fOSC=2MHz, fCPU=1MHz fOSC=4MHz, fCPU=2MHz fOSC=8MHz, fCPU=4MHz fOSC=16MHz, fCPU=8MHz 0.3 0.8 1.6 3.5 1 1.5 3 7 fOSC=2MHz, fCPU=62.5kHz fOSC=4MHz, fCPU=125kHz fOSC=8MHz, fCPU=250kHz fOSC=16MHz, fCPU=500kHz 0.1 0.2 0.3 0.5 0.3 0.5 0.6 1.0 Constant VDD and fCPU 16.4.1 RUN and SLOW Modes Symbol Parameter Conditions 4.5V≤VDD≤5.5V Supply current in RUN mode 3) (see Figure 63) Supply current in SLOW mode 4) (see Figure 64) IDD 3.2V≤VDD≤3.6V Supply current in RUN mode (see Figure 63) 3) Supply current in SLOW mode 4) (see Figure 64) Figure 63. Typical IDD in RUN vs. fCPU Figure 64. Typical IDD in SLOW vs. fCPU IDD [mA] IDD [mA] 8 1.2 7 8MHz 2MHz 4MHz 1MHz mA 500kHz 125kHz 250kHz 62.5kHz 1 6 0.8 5 0.6 4 3 0.4 2 0.2 1 0 0 3.2 3.5 4 4.5 VDD [V] 5 5.5 3.2 3.5 4 4.5 5 5.5 VDD [V] Notes: 1. Typical data are based on TA=25°C, VDD=5V (4.5V≤VDD≤5.5V range) and VDD=3.4V (3.2V≤VDD≤3.6V range). 2. Data based on characterization results, tested in production at VDD max. and fCPU max. 3. CPU running with memory access, all I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. 4. SLOW mode selected with fCPU based on fOSC divided by 32. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. 113/153 ST72334J/N, ST72314J/N, ST72124J SUPPLY CURRENT CHARACTERISTICS (Cont’d) 16.4.2 WAIT and SLOW WAIT Modes Parameter Typ 1) Max 2) fOSC=2MHz, fCPU=1MHz fOSC=4MHz, fCPU=2MHz fOSC=8MHz, fCPU=4MHz fOSC=16MHz, fCPU=8MHz 0.35 0.7 1.3 2.5 0.6 1.2 2.1 4.0 fOSC=2MHz, fCPU=62.5kHz fOSC=4MHz, fCPU=125kHz fOSC=8MHz, fCPU=250kHz fOSC=16MHz, fCPU=500kHz 0.05 0.1 0.2 0.5 0.1 0.2 0.4 1.0 fOSC=2MHz, fCPU=1MHz fOSC=4MHz, fCPU=2MHz fOSC=8MHz, fCPU=4MHz fOSC=16MHz, fCPU=8MHz 45 150 300 500 100 300 600 1000 fOSC=2MHz, fCPU=62.5kHz fOSC=4MHz, fCPU=125kHz fOSC=8MHz, fCPU=250kHz fOSC=16MHz, fCPU=500kHz 6 40 80 120 20 100 160 250 Conditions Supply current in WAIT mode 3) (see Figure 65) Supply current in SLOW WAIT mode (see Figure 66) 4) 4.5V≤VDD≤5.5V Symbol Supply current in WAIT mode 3) (see Figure 65) Supply current in SLOW WAIT mode 4) (see Figure 66) Figure 65. Typical IDD in WAIT vs. fCPU 3.2V≤VDD≤3.6V IDD Unit mA µA Figure 66. Typical IDD in SLOW-WAIT vs. fCPU IDD [mA] IDD [mA] 3 8MHz 2MHz 4MHz 1MHz 0.35 500kHz 125kHz 250kHz 62.5kHz 0.3 2.5 0.25 2 0.2 1.5 0.15 1 0.1 0.5 0.05 0 0 3.2 3.5 4 4.5 VDD [V] 5 5.5 3.2 3.5 4 4.5 5 5.5 VDD [V] Notes: 1. Typical data are based on TA=25°C, VDD=5V (4.5V≤VDD≤5.5V range) and VDD=3.4V (3.2V≤VDD≤3.6V range). 2. Data based on characterization results, tested in production at VDD max. and fCPU max. 3. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. 4. SLOW-WAIT mode selected with fCPU based on fOSC divided by 32. All I/O pins in input mode with a static value at VDD or VSS (no load), all peripherals in reset state; clock input (OSC1) driven by external square wave, CSS and LVD disabled. 114/153 ST72334J/N, ST72314J/N, ST72124J SUPPLY CURRENT CHARACTERISTICS (Cont’d) 16.4.3 HALT and ACTIVE-HALT Modes Symbol Parameter -40°C≤TA≤+85°C VDD=5.5V IDD Typ 1) Conditions -40°C≤TA≤+125°C -40°C≤TA≤+85°C Supply current in HALT mode 2) VDD=3.6V 16.4.4 Supply and Clock Managers The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock Symbol Parameter Supply current of resonator oscillator 6 150 Typ 1) Max 4) 500 750 525 750 5) & 6) LP: Low power oscillator MP: Medium power oscillator MS: Medium speed oscillator HS: High speed oscillator 200 300 450 700 400 550 750 1000 150 350 HALT mode 100 150 LVD supply current µA 100 5) Clock security system supply current IDD(LVD) 150 source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode). Supply current of internal RC oscillator IDD(CK) <2 50 Conditions Supply current of external RC oscillator Unit 10 -40°C≤TA≤+125°C Supply current in ACTIVE-HALT mode 3) Max Unit µA 16.4.5 On-Chip Peripherals Symbol Parameter Conditions IDD(TIM) 16-bit Timer supply current 7) fCPU=8MHz IDD(SPI) SPI supply current 8) fCPU=8MHz IDD(ADC) ADC supply current when converting 9) fADC=4MHz VDD=3.4V Typ VDD=5.0V 50 150 VDD=3.4V 250 VDD=5.0V VDD=3.4V 350 800 VDD=5.0V 1100 Unit µA Notes: 1. Typical data are based on TA=25°C. 2. All I/O pins in input mode with a static value at VDD or VSS (no load), CSS and LVD disabled. Data based on characterization results, tested in production at VDD max. and fCPU max. 3. Data based on design simulation and/or technology characteristics, not tested in production. All I/O pins in input mode with a static value at VDD or VSS (no load); clock input (OSC1) driven by external square wave, LVD disabled. 4. Data based on characterization results, not tested in production. 5. Data based on characterization results done with the external components specified in Section 16.5.3 and Section 16.5.4, not tested in production. 6. As the oscillator is based on a current source, the consumption does not depend on the voltage. 7. Data based on a differential IDD measurement between reset configuration (timer counter running at fCPU/4) and timer counter stopped (selecting external clock capability). Data valid for one timer. 8. Data based on a differential IDD measurement between reset configuration and a permanent SPI master communication (data sent equal to 55h). 9. Data based on a differential IDD measurement between reset configuration and continuous A/D conversions. 115/153 ST72334J/N, ST72314J/N, ST72124J 16.5 CLOCK AND TIMING CHARACTERISTICS Subject to general operating conditions for VDD, fOSC, and TA. 16.5.1 General Timings Symbol tc(INST) tv(IT) Parameter Conditions Instruction cycle time Interrupt reaction time tv(IT) = ∆tc(INST) + 10 fCPU=8MHz 2) fCPU=8MHz Min Typ 1) Max Unit 2 3 12 tCPU 250 375 1500 ns 10 22 tCPU 1.25 2.75 µs 16.5.2 External Clock Source Symbol Parameter Conditions Min Typ Max VOSC1H OSC1 input pin high level voltage 0.7xVDD VDD VOSC1L OSC1 input pin low level voltage VSS 0.3xVDD tw(OSC1H) tw(OSC1L) tr(OSC1) tf(OSC1) IL OSC1 high or low time 3) see Figure 67 Unit V 15 ns OSC1 rise or fall time 3) 15 VSS≤VIN≤VDD OSCx Input leakage current ±1 µA Figure 67. Typical Application with an External Clock Source 90% VOSC1H 10% VOSC1L tr(OSC1) tf(OSC1) OSC2 tw(OSC1H) tw(OSC1L) Not connected internally fOSC EXTERNAL CLOCK SOURCE OSC1 IL ST72XXX Notes: 1. Data based on typical application software. 2. Time measured between interrupt event and interrupt vector fetch. ∆tc(INST) is the number of tCPU cycles needed to finish the current instruction execution. 3. Data based on design simulation and/or technology characteristics, not tested in production. 116/153 ST72334J/N, ST72314J/N, ST72124J CLOCK AND TIMING CHARACTERISTICS (Cont’d) 16.5.3 Crystal and Ceramic Resonator Oscillators The ST7 internal clock can be supplied with four different Crystal/Ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as Symbol Parameter fOSC Oscillator Frequency 3) RF Feedback resistor Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator (RS) CL1 CL2 i2 close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...). OSC2 driving current Min Max Unit LP: Low power oscillator MP: Medium power oscillator MS: Medium speed oscillator HS: High speed oscillator Conditions 1 >2 >4 >8 2 4 8 16 MHz 20 40 kΩ RS=200Ω RS=200Ω RS=200Ω RS=100Ω VDD=5V VIN=VSS 38 32 18 15 56 46 26 21 pF 40 110 180 400 100 190 360 700 µA LP oscillator MP oscillator MS oscillator HS oscillator LP oscillator MP oscillator MS oscillator HS oscillator 16.5.3.1 Typical Crystal Resonators Option Byte Config. Reference MP MS HS S-200-30-30/50 JAUCH LP SS3-400-30-30/30 SS3-800-30-30/30 SS3-1600-30-30/30 CL1 CL2 tSU(osc) [pF] [pF] [ms] 2) Characteristic 1) Freq. 2MHz ∆fOSC=[±30ppm25°C,±30ppm∆Ta], Typ. RS=200Ω 4MHz ∆fOSC=[±30ppm25°C,±30ppm∆Ta], Typ. RS=60Ω 8MHz ∆fOSC=[±30ppm25°C,±30ppm∆Ta], Typ. RS=25Ω 16MHz ∆fOSC=[±30ppm25°C,±30ppm∆Ta], Typ. RS=15Ω 33 34 10~15 33 34 7~10 33 34 2.5~3 33 34 1~1.5 Figure 68. Application with a Crystal Resonator i2 fOSC CL1 OSC1 RESONATOR CL2 RF OSC2 ST72XXX Notes: 1. Resonator characteristics given by the crystal manufacturer. 2. tSU(OSC) is the typical oscillator start-up time measured between VDD=2.8V and the fetch of the first instruction (with a quick VDD ramp-up from 0 to 5V (<50µs). 3. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small RS value. Refer to crystal manufacturer for more details. 117/153 ST72334J/N, ST72314J/N, ST72124J CLOCK AND TIMING CHARACTERISTICS (Cont’d) 16.5.3.2 Typical Ceramic Resonators Symbol Parameter tSU(osc) Conditions Ceramic resonator start-up time Typ LP 2MHz 4.2 MP 4MHz 2.1 MS 8MHz 1.1 HS 16MHz 0.7 Unit ms Note: tSU(OSC) is the typical oscillator start-up time measured between VDD=2.8V and the fetch of the first instruction (with a quick VDD ramp-up from 0 to 5V (<50µs). Figure 69. Application with Ceramic Resonator WHEN RESONATOR WITH INTEGRATED CAPACITORS i2 fOSC CL1 OSC1 RESONATOR RF(EXT) CL2 RF OSC2 ST72XXX RD Notes: 1. Resonator characteristics given by the ceramic resonator manufacturer. 2. tSU(OSC) is the typical oscillator start-up time measured between VDD=2.8V and the fetch of the first instruction (with a quick VDD ramp-up from 0 to 5V (<50µs). 3. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small RS value. Refer to Table 22 and Table 23 and to the ceramic resonator manufacturer’s documentation for more details. 118/153 ST72334J/N, ST72314J/N, ST72124J CLOCK AND TIMING CHARACTERISTICS (Cont’d) Table 22. Typical Ceramic Resonators Option Byte Config. fOSC (MHz) 1 LP 2 2 MP 4 4 MS 8 8 10 HS 12 162) CL1 Resonator Part Number1) [pF] CSB1000JA CSBF1000JA 3 CL2 [pF] 3 100 100 (47) (47) RFEXT RD kΩ [kΩ] 3.3 CSTS0200MGA06 CSTCC2.00MGA0H6 CSTS0200MGA06 CSTCC2.00MGA0H6 CSTS0400MGA06 CSTCC4.00MGA0H6 CSTS0400MGA06 CSTCC4.00MGA0H6 CSTS0800MGA06 Open CSTCC8.00MGA0H6 0 CSTS0800MGA06 CSTCC8.00MGA0H6 CST10.0MTWA 30 30 CSTCC10.0MGA CST12.0MTWA (15) 30 (15) 30 CSTCS12.0MTA (30) (30) CSA16.00MXZA040 15 15 CST16.00MXWA0C3 (15) (15) CSACV16.00MXA040Q 15 15 CSTCV16.00MXA0H3Q (15) (15) 10 Table 23. Resonator Frequency Correlation Factor Option Byte Config. LP MP Resonator1) CSB1000JA CSTS0200MGA06 CSTCC2.00MGA0H6 CSTS0200MGA06 CSTCC2.00MGA0H6 CSTS0400MGA06 CSTCC4.00MGA0H6 Correlation % +0.03 -0.20 -0.16 -0.21 -0.19 0.02 -0.05 Reference IC Option Byte Config. 4069UBE MS 74HCU04 HS Correlation % CSTS0400MGA06 -0.03 CSTCC4.00MGA0H6 -0.05 CSTS0800MGA06 +0.03 CSTCC4.00MGA0H6 +0.02 CSTS0800MGA06 +0.02 CSTCC8.00MGA0H6 +0.01 CSTS10.0MTWA +0.38 CSTCC10.0MGA +0.61 CST12.0MTWA +0.38 CSTCS12.0MTA +0.42 CSA16.00MXZA040 +0.10 CSACV16.00MXA040Q +0.08 Resonator1) Reference IC 74HCU04 4069UBE 74HCU04 Notes: 1. Murata Ceralock 2. VDD 4.5 to 5.5V 3. Values in parentheses refer to the capacitors integrated in the resonator 119/153 ST72334J/N, ST72314J/N, ST72124J CLOCK CHARACTERISTICS (Cont’d) 16.5.4 RC Oscillators The ST7 internal clock can be supplied with an RC oscillator. This oscillator can be used with internal Symbol Parameter Internal RC oscillator fOSC or external components (selectable by option byte). Conditions frequency 1) Min see Figure 71 Typ 3.60 5.10 1 14 External RC oscillator frequency 2) Internal RC Oscillator Start-up Time 3) tSU(OSC) External RC Oscillator Start-up REX Oscillator external resistor 4) CEX Oscillator external capacitor Time 3) Unit MHz 2.0 1.0 6.5 0.7 3.0 REX=47KΩ, CEX=”0”pF REX=47KΩ, CEX=100pF REX=10KΩ, CEX=6.8pF REX=10KΩ, CEX=470pF see Figure 72 Max ms 10 47 KΩ 0 5) 470 pF Figure 70. Typical Application with RC oscillator ST72XXX VDD INTERNAL RC Current copy EXTERNAL RC VREF REX CEX + - OSC1 OSC2 fOSC Voltage generator Figure 71. Typical Internal RC Oscillator CEX discharge Figure 72. Typical External RC Oscillator fosc [MHz] fosc [MHz] 4.3 -40°C +85°C +25°C +125°C Rex=10KOhm 20 Rex=15KOhm Rex=22KOhm 4.2 15 Rex=33KOhm Rex=39KOhm 4.1 10 Rex=47KOhm 4 5 3.9 3.8 3.2 5.5 VDD [V] 0 0 6.8 22 47 100 270 470 Cex [pF] Notes: 1. Data based on characterization results. 2. Guaranteed frequency range with the specified CEX and REX ranges taking into account the device process variation. Data based on design simulation. 3. Data based on characterization results done with VDD nominal at 5V, not tested in production. 4. REX must have a positive temperature coefficient (ppm/°C), carbon resistors should therefore not be used. 5. Important: when no external CEX is applied, the capacitance to be considered is the global parasitic capacitance which is subject to high variation (package, application...). In this case, the RC oscillator frequency tuning has to be done by trying out several resistor values. 120/153 ST72334J/N, ST72314J/N, ST72124J CLOCK CHARACTERISTICS (Cont’d) 16.5.5 Clock Security System (CSS) Symbol Parameter fSFOSC Safe Oscillator Frequency 1) fGFOSC Glitch Filtered Frequency 2) Min Typ Max TA=25°C, VDD=5.0V Conditions 250 340 550 TA=25°C, VDD=3.4V 190 260 450 30 Unit kHz MHz Figure 73. Typical Safe Oscillator Frequencies fosc [kHz] -40°C +85°C 400 +25°C +125°C 350 300 250 200 3.2 5.5 VDD [V] Note: 1. Data based on characterization results, tested in production between 90KHz and 600KHz. 2. Filtered glitch on the fOSC signal. See functional description in Section 9.4 on page 31 for more details. 121/153 ST72334J/N, ST72314J/N, ST72124J 16.6 MEMORY CHARACTERISTICS 16.6.1 RAM and Hardware Registers Symbol VRM Parameter Data retention mode Conditions 1) HALT mode (or RESET) Min Typ Max 1.6 Unit V 16.6.2 EEPROM Data Memory Symbol Parameter tprog Programming time for 1~16 bytes 3) tret NRW Conditions Write erase cycles Max 20 -40°C≤TA≤+125°C 25 TA=+25°C 5) Typ -40°C≤TA≤+85°C TA=+55°C 4) Data retention 5) Min Unit ms 20 Years 300 000 Cycles 16.6.3 FLASH Program Memory Symbol TA(prog) tprog tret NRW Parameter Programming temperature range Conditions 2) Min Typ Max 0 25 8 70 25 2.1 6.4 Programming time for 1~16 bytes 3) TA=+25°C Programming time for 4 or 8kBytes TA=+25°C Data retention 5) Write erase cycles 5) Unit °C ms sec TA=+55°C 4) 20 years TA=+25°C 100 cycles Notes: 1. Minimum VDD supply voltage without losing data stored in RAM (in HALT mode or under RESET) or in hardware registers (only in HALT mode). Guaranteed by construction, not tested in production. 2. Data based on characterization results, tested in production at TA=25°C. 3. Up to 16 bytes can be programmed at a time for a 4kBytes FLASH block (then up to 32 bytes at a time for an 8k device) 4. The data retention time increases when the TA decreases. 5. Data based on reliability test results and monitored in production. 122/153 ST72334J/N, ST72314J/N, ST72124J 16.7 EMC CHARACTERISTICS Susceptibility tests are performed on a sample basis during product characterization. 16.7.1 Functional EMS (Electro Magnetic Susceptibility) Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs). ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard. ■ FTB: A Burst of Fast Transient voltage (positive and negative) is applied to VDD and VSS through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-44 standard. A device reset allows normal operations to be resumed. ■ Symbol Parameter Conditions Neg 1) Pos 1) VFESD Voltage limits to be applied on any I/O pin to induce a functional disturbance VDD=5V, TA=+25°C, fOSC=8MHz conforms to IEC 1000-4-2 -1 1 VFFTB Fast transient voltage burst limits to be apVDD=5V, TA=+25°C, fOSC=8MHz plied through 100pF on VDD and VDD pins conforms to IEC 1000-4-4 to induce a functional disturbance -4 4 Unit kV Figure 74. EMC Recommended star network power supply connection 2) 10µF 0.1µF ST7 DIGITAL NOISE FILTERING ST72XXX VDD VSS VDD POWER SUPPLY SOURCE VSSA EXTERNAL NOISE FILTERING VDDA 0.1µF Notes: 1. Data based on characterization results, not tested in production. 2. The suggested 10µF and 0.1µF decoupling capacitors on the power supply lines are proposed as a good price vs. EMC performance trade-off. They have to be put as close as possible to the device power supply pins. Other EMC recommendations are given in other sections (I/Os, RESET, OSCx pin characteristics). 123/153 ST72334J/N, ST72314J/N, ST72124J EMC CHARACTERISTICS (Cont’d) 16.7.2 Absolute Electrical Sensitivity Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the AN1181 ST7 application note. 16.7.2.1 Electro-Static Discharge (ESD) Electro-Static Discharges (3 positive then 3 negative pulses separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends of the number of supply pins of the device (3 parts*(n+1) supply pin). Two models are usually simulated: Human Body Model and Machine Model. This test conforms to the JESD22-A114A/A115A standard. See Figure 75 and the following test sequences. Machine Model Test Sequence – CL is loaded through S1 by the HV pulse generator. – S1 switches position from generator to ST7. – A discharge from CL to the ST7 occurs. – S2 must be closed 10 to 100ms after the pulse delivery period to ensure the ST7 is not left in charge state. S2 must be opened at least 10ms prior to the delivery of the next pulse. – R (machine resistance), in series with S2, ensures a slow discharge of the ST7. Human Body Model Test Sequence – C L is loaded through S1 by the HV pulse generator. – S1 switches position from generator to R. – A discharge from CL through R (body resistance) to the ST7 occurs. – S2 must be closed 10 to 100ms after the pulse delivery period to ensure the ST7 is not left in charge state. S2 must be opened at least 10ms prior to the delivery of the next pulse. Absolute Maximum Ratings Symbol Ratings Maximum value 1) Unit Conditions VESD(HBM) Electro-static discharge voltage (Human Body Model) TA=+25°C 3000 VESD(MM) Electro-static discharge voltage (Machine Model) TA=+25°C 400 V Figure 75. Typical Equivalent ESD Circuits S1 CL=100pF S1 ST7 S2 HIGH VOLTAGE PULSE GENERATOR ST7 CL=200pF HUMAN BODY MODEL Notes: 1. Data based on characterization results, not tested in production. 124/153 MACHINE MODEL R=10k~10MΩ HIGH VOLTAGE PULSE GENERATOR R=1500Ω S2 ST72334J/N, ST72314J/N, ST72124J EMC CHARACTERISTICS (Cont’d) 16.7.2.2 Static and Dynamic Latch-Up ■ LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin), a current injection (applied to each input, output and configurable I/O pin) and a power supply switch sequence are performed on each sample. This test conforms to the EIA/ JESD 78 IC latch-up standard. For more details, refer to the AN1181 ST7 application note. ■ DLU: Electro-Static Discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards and is described in Figure 76. For more details, refer to the AN1181 ST7 application note. 16.7.2.3 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations: The software flowchart must include the management of runaway conditions such as: – Corrupted program counter – Unexpected reset – Critical Data corruption (control registers...) Prequalification trials: Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behaviour is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Electrical Sensitivities Symbol LU DLU Parameter Class 1) Conditions Static latch-up class TA=+25°C TA=+85°C A A Dynamic latch-up class VDD=5.5V, fOSC=4MHz, TA=+25°C A Figure 76. Simplified Diagram of the ESD Generator for DLU RCH=50MΩ CS=150pF ESD GENERATOR 2) RD=330Ω DISCHARGE TIP VDD VSS HV RELAY ST7 DISCHARGE RETURN CONNECTION Notes: 1. Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard). 2. Schaffner NSG435 with a pointed test finger. 125/153 ST72334J/N, ST72314J/N, ST72124J EMC CHARACTERISTICS (Cont’d) 16.7.3 ESD Pin Protection Strategy To protect an integrated circuit against ElectroStatic Discharge the stress must be controlled to prevent degradation or destruction of the circuit elements. The stress generally affects the circuit elements which are connected to the pads but can also affect the internal devices when the supply pads receive the stress. The elements to be protected must not receive excessive current, voltage or heating within their structure. An ESD network combines the different input and output ESD protections. This network works, by allowing safe discharge paths for the pins subjected to ESD stress. Two critical ESD stress cases are presented in Figure 77 and Figure 78 for standard pins and in Figure 79 and Figure 80 for true open drain pins. Standard Pin Protection To protect the output structure the following elements are added: – A diode to VDD (3a) and a diode from VSS (3b) – A protection device between VDD and VSS (4) To protect the input structure the following elements are added: – A resistor in series with the pad (1) – A diode to VDD (2a) and a diode from VSS (2b) – A protection device between VDD and VSS (4) Figure 77. Positive Stress on a Standard Pad vs. VSS VDD VDD (2a) (3a) OUT (4) (1) IN Main path (2b) (3b) Path to avoid VSS VSS Figure 78. Negative Stress on a Standard Pad vs. VDD VDD VDD (2a) (3a) OUT (4) (1) IN Main path (3b) VSS 126/153 (2b) VSS ST72334J/N, ST72314J/N, ST72124J EMC CHARACTERISTICS (Cont’d) True Open Drain Pin Protection The centralized protection (4) is not involved in the discharge of the ESD stresses applied to true open drain pads due to the fact that a P-Buffer and diode to VDD are not implemented. An additional local protection between the pad and VSS (5a & 5b) is implemented to completely absorb the positive ESD discharge. Multisupply Configuration When several types of ground (VSS, VSSA, ...) and power supply (VDD, VDDA, ...) are available for any reason (better noise immunity...), the structure shown in Figure 81 is implemented to protect the device against ESD. Figure 79. Positive Stress on a True Open Drain Pad vs. VSS VDD VDD Main path OUT Path to avoid (5a) (4) (1) IN (3b) (5b) (2b) VSS VSS Figure 80. Negative Stress on a True Open Drain Pad vs. VDD VDD VDD Main path OUT (3b) (4) IN (3b) (1) (2b) (3b) VSS VSS Figure 81. Multisupply Configuration VDD VDDA VDDA VSS BACK TO BACK DIODE BETWEEN GROUNDS VSSA VSSA 127/153 ST72334J/N, ST72314J/N, ST72124J 16.8 I/O PORT PIN CHARACTERISTICS 16.8.1 General Characteristics Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Symbol Parameter Conditions Min Typ 1) 2) VIL Input low level voltage VIH Input high level voltage 2) Vhys Schmitt trigger voltage hysteresis 3) Max 0.3xVDD 0.7xVDD 400 Input leakage current VSS≤VIN≤VDD ±1 IS Static current consumption 4) Floating input mode 200 RPU Weak pull-up equivalent resistor 5) VIN=VSS CIO I/O pin capacitance VDD=5V 62 120 250 VDD=3.3V 170 200 300 5 Output high to low level fall time 6) tr(IO)out CL=50pF Output low to high level rise time 6) Between 10% and 90% tw(IT)in External interrupt pulse time 7) 25 25 1 V mV IL tf(IO)out Unit µA kΩ pF ns tCPU Figure 82. Two typical Applications with unused I/O Pin VDD ST72XXX 10kΩ 10kΩ UNUSED I/O PORT UNUSED I/O PORT ST72XXX Figure 83. Typical IPU vs. VDD with VIN=VSS Ipu [µA] 70 60 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 50 40 30 20 10 0 3.2 3.5 4 4.5 5 5.5 Vdd [V] Notes: 1. Unless otherwise specified, typical data are based on TA=25°C and VDD=5V. 2. Data based on characterization results, not tested in production. 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. 4. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see Figure 82). Data based on design simulation and/or technology characteristics, not tested in production. 5. The RPU pull-up equivalent resistor is based on a resistive transistor (corresponding IPU current characteristics described in Figure 83). This data is based on characterization results, tested in production at VDD max. 6. Data based on characterization results, not tested in production. 7. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source. 128/153 ST72334J/N, ST72314J/N, ST72124J I/O PORT PIN CHARACTERISTICS (Cont’d) 16.8.2 Output Driving Current Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Symbol Parameter Conditions Output low level voltage for a standard I/O pin when 8 pins are sunk at same time (see Figure 84 and Figure 87) Output low level voltage for a high sink I/O pin when 4 pins are sunk at same time (see Figure 85 and Figure 88) VOH 2) Max TA≤85°C TA≥85°C 1.3 1.5 IIO=+2mA TA≤85°C TA≥85°C 0.65 0.75 IIO=+20mA, TA≤85°C TA≥85°C IIO=+8mA Unit 1.5 1.7 TA≤85°C TA≥85°C V 0.75 0.85 IIO=-5mA, TA≤85°C VDD-1.6 TA≥85°C VDD-1.7 Output high level voltage for an I/O pin when 4 pins are sourced at same time (see Figure 86 and Figure 89) IIO=-2mA Figure 84. Typical VOL at VDD=5V (standard) Vol [V] at Vdd=5V TA≤85°C VDD-0.8 TA≥85°C VDD-1.0 Figure 86. Typical VOH at VDD=5V Voh [V] at Vdd=5V 6 2.5 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 5 2 1.5 VDD=5V VOL 1) Min IIO=+5mA 4 1 3 Ta=-40°C Ta=85°C 0.5 2 Ta=25°C Ta=125°C 1 0 0 2 4 6 8 10 -8 -6 -4 -2 0 Iio [mA] Iio [mA] Figure 85. Typical VOL at VDD=5V (high-sink) Vol [V] at Vdd=5V 2 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 1.5 1 0.5 0 0 5 10 15 20 25 30 Iio [mA] Notes: 1. The IIO current sunk must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of IIO (I/O ports and control pins) must not exceed IVSS. 2. The IIO current sourced must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of IIO (I/O ports and control pins) must not exceed IVDD. True open drain I/O pins does not have VOH. 129/153 ST72334J/N, ST72314J/N, ST72124J I/O PORT PIN CHARACTERISTICS (Cont’d) Figure 87. Typical VOL vs. VDD (standard I/Os) Vol [V] at Iio=2mA Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 0.5 0.45 0.4 0.35 0.3 0.25 0.2 3.2 3.5 4 4.5 5 Vol [V] at Iio=5mA 1.4 1.3 1.2 1.1 1 0.9 0.8 0.7 0.6 0.5 3.2 5.5 3.5 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 4 4.5 5 5.5 Vdd [V] Vdd [V] Figure 88. Typical VOL vs. VDD (high-sink I/Os) Vol [V] at Iio=8mA Ta=-40°C Ta=85°C Ta=25°C Ta=125°C Vol [V] at Iio=20mA Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 1.5 0.55 0.5 1.3 0.45 0.4 1.1 0.35 0.9 0.3 0.7 0.25 0.2 0.5 3.2 3.5 4 4.5 5 5.5 3.2 3.5 Vdd [V] 4 4.5 5 5.5 Vdd [V] Figure 89. Typical VOH vs. VDD Voh [V] at Iio=-2mA Voh [V] at Iio=-5mA 5.5 5 5 4 4.5 3 4 3.5 Ta=-40°C Ta=85°C 2 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 1 Ta=25°C Ta=125°C 3 2.5 2 0 3.2 3.5 4 Vdd [V] 130/153 4.5 5 5.5 3.5 4 4.5 Vdd [V] 5 5.5 ST72334J/N, ST72314J/N, ST72124J 16.9 CONTROL PIN CHARACTERISTICS 16.9.1 Asynchronous RESET Pin Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Symbol Parameter Conditions Min Typ 1) 2) VIL Input low level voltage VIH Input high level voltage 2) Vhys Schmitt trigger voltage hysteresis 3) voltage 4) 0.3xVDD VDD=5V RON Weak pull-up equivalent resistor 5) VIN=VSS External reset pulse hold time 6) tg(RSTL)in Filtered glitch duration 7) V 400 Output low level (see Figure 92, Figure 93) th(RSTL)in Unit 0.7xVDD VOL tw(RSTL)out Generated reset pulse duration Max mV IIO=+5mA 0.68 0.95 IIO=+2mA 0.28 0.45 VDD=5V 20 40 60 VDD=3.4V 80 100 120 External pin or internal reset sources 6 30 V kΩ 1/fSFOSC µs µs 20 100 ns VDD O USER EXTERNAL RESET CIRCUIT 8) 0.1µF ST72XXX VDD VDD PT IO N AL Figure 90. Typical Application with RESET pin 8) 4.7kΩ RON INTERNAL RESET CONTROL RESET 0.1µF WATCHDOG RESET LVD RESET Notes: 1. Unless otherwise specified, typical data are based on TA=25°C and VDD=5V. 2. Data based on characterization results, not tested in production. 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. 4. The IIO current sunk must always respect the absolute maximum rating specified in Section 16.2.2 and the sum of IIO (I/O ports and control pins) must not exceed IVSS. 5. The RON pull-up equivalent resistor is based on a resistive transistor (corresponding ION current characteristics described in Figure 91). This data is based on characterization results, not tested in production. 6. To guarantee the reset of the device, a minimum pulse has to be applied to RESET pin. All short pulses applied on RESET pin with a duration below th(RSTL)in can be ignored. 7. The reset network (the resistor and two capacitors) protects the device against parasitic resets, especially in a noisy environments. 8. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog). 131/153 ST72334J/N, ST72314J/N, ST72124J CONTROL PIN CHARACTERISTICS (Cont’d) Figure 91. Typical ION vs. VDD with VIN=VSS Figure 92. Typical VOL at VDD=5V (RESET) Ion [µA] Vol [V] at Vdd=5V 200 Ta=-40°C Ta=85°C Ta=25°C Ta=125°C Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 2 150 1.5 100 1 50 0.5 0 0 3.2 3.5 4 4.5 5 0 5.5 1 2 3 4 5 6 7 8 Iio [mA] Vdd [V] Figure 93. Typical VOL vs. VDD (RESET) Vol [V] at Iio=2mA Ta=-40°C Ta=85°C Vol [V] at Iio=5mA Ta=-40°C Ta=85°C Ta=25°C Ta=125°C 1.2 Ta=25°C Ta=125°C 0.55 0.5 0.45 1 0.4 0.35 0.3 0.8 0.25 0.2 0.15 0.6 0.4 3.2 3.5 4 4.5 Vdd [V] 132/153 5 5.5 3.2 3.5 4 4.5 Vdd [V] 5 5.5 ST72334J/N, ST72314J/N, ST72124J CONTROL PIN CHARACTERISTICS (Cont’d) 16.9.2 ISPSEL Pin Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Symbol VIL Parameter Input low level voltage 1) VIH Input high level voltage 1) IL Input leakage current Conditions Min Max VSS 0.2 VDD-0.1 12.6 VIN=VSS ±1 Unit V µA Figure 94. Two typical Applications with ISPSEL Pin 2) ISPSEL ST72XXX ISPSEL PROGRAMMING TOOL 10kΩ ST72XXX Notes: 1. Data based on design simulation and/or technology characteristics, not tested in production. 2. When the ISP Remote mode is not required by the application ISPSEL pin must be tied to VSS. 133/153 ST72334J/N, ST72314J/N, ST72124J 16.10 TIMER PERIPHERAL CHARACTERISTICS Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...). 16.10.1 Watchdog Timer Symbol tw(WDG) Parameter Watchdog time-out duration Conditions fCPU=8MHz Max Unit 12,288 Min Typ 786,432 tCPU 1.54 98.3 ms Max Unit 16.10.2 16-Bit Timer Symbol Parameter Conditions tw(ICAP)in Input capture pulse time tres(PWM) PWM resolution time fCPU=8MHz Min Typ 1 tCPU 2 tCPU 250 ns fEXT Timer external clock frequency 0 fCPU/4 MHz fPWM PWM repetition rate 0 fCPU/4 MHz 16 bit ResPWM 134/153 PWM resolution ST72334J/N, ST72314J/N, ST72124J 16.11 COMMUNICATION INTERFACE CHARACTERISTICS 16.11.1 SPI - Serial Peripheral Interface Subject to general operating conditions for V DD, fOSC, and TA unless otherwise specified. Symbol Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO). Parameter Conditions Master fSCK 1/tc(SCK) fCPU=8MHz SPI clock frequency Slave fCPU=8MHz tr(SCK) tf(SCK) tsu(SS) th(SS) tw(SCKH) tw(SCKL) tsu(MI) tsu(SI) th(MI) th(SI) SPI clock rise and fall time Min Max fCPU/128 0.0625 fCPU/4 2 0 fCPU/2 4 Slave 120 SS hold time Slave 120 SCK high and low time Master Slave 100 90 Data input setup time Master Slave 100 100 Data input hold time Master Slave 100 100 0 ta(SO) Data output access time Slave tdis(SO) tv(SO) Data output disable time Data output valid time Slave Data output hold time tv(MO) th(MO) Data output valid time MHz see I/O port pin description SS setup time th(SO) Unit 120 240 120 Slave (after enable edge) 0 Master (before capture edge) Data output hold time ns 0.25 tCPU 0.25 Figure 95. SPI Slave Timing Diagram with CPHA=0 3) SS INPUT SCK INPUT tsu(SS) tc(SCK) th(SS) CPHA=0 CPOL=0 CPHA=0 CPOL=1 ta(SO) MISO OUTPUT tw(SCKH) tw(SCKL) MSB OUT see note 2 tsu(SI) MOSI INPUT tv(SO) th(SO) BIT6 OUT tdis(SO) tr(SCK) tf(SCK) LSB OUT see note 2 th(SI) MSB IN BIT1 IN LSB IN Notes: 1. Data based on design simulation and/or characterisation results, not tested in production. 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. 3. Measurement points are done at CMOS levels: 0.3xVDD and 0.7xVDD. 135/153 ST72334J/N, ST72314J/N, ST72124J COMMUNICATION INTERFACE CHARACTERISTICS (Cont’d) Figure 96. SPI Slave Timing Diagram with CPHA=11) SS INPUT SCK INPUT tsu(SS) tc(SCK) th(SS) CPHA=0 CPOL=0 CPHA=0 CPOL=1 tw(SCKH) tw(SCKL) ta(SO) MISO OUTPUT see note 2 tv(SO) th(SO) MSB OUT HZ tsu(SI) BIT6 OUT LSB OUT see note 2 th(SI) MSB IN MOSI INPUT tdis(SO) tr(SCK) tf(SCK) Figure 97. SPI Master Timing Diagram BIT1 IN LSB IN 1) SS INPUT tc(SCK) SCK INPUT CPHA=0 CPOL=0 CPHA=0 CPOL=1 CPHA=1 CPOL=0 CPHA=1 CPOL=1 tw(SCKH) tw(SCKL) tsu(MI) MISO INPUT MOSI OUTPUT th(MI) MSB IN tv(MO) see note 2 tr(SCK) tf(SCK) BIT6 IN LSB IN th(MO) MSB OUT BIT6 OUT LSB OUT see note 2 Notes: 1. Measurement points are done at CMOS levels: 0.3xVDD and 0.7xVDD. 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. 136/153 ST72334J/N, ST72314J/N, ST72124J COMMUNICATIONS INTERFACE CHARACTERISTICS (Cont’d) 16.11.2 SCI - Serial Communications Interface Subject to general operating condition for VDD, fOSC, and TA unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (RDI and TDO). Conditions Symbol Parameter fCPU fTx fRx Accuracy vs. Standard ~0.16% Communication frequency 8MHz ~0.79% Prescaler Standard Baud Rate Unit Conventional Mode TR (or RR)=64, PR=13 TR (or RR)=16, PR=13 TR (or RR)= 8, PR=13 TR (or RR)= 4, PR=13 TR (or RR)= 2, PR=13 TR (or RR)= 8, PR= 3 TR (or RR)= 1, PR=13 ~300.48 300 1200 ~1201.92 2400 ~2403.84 4800 ~4807.69 9600 ~9615.38 10400 ~10416.67 19200 ~19230.77 Extended Mode ETPR (or ERPR) = 13 38400 ~38461.54 Extended Mode ETPR (or ERPR) = 35 14400 ~14285.71 Hz 137/153 ST72334J/N, ST72314J/N, ST72124J 16.12 8-BIT ADC CHARACTERISTICS Subject to general operating conditions for VDD, fOSC, and TA unless otherwise specified. Symbol fADC VAIN Parameter Conditions Conversion range voltage 2) RAIN External input resistor Internal sample and hold capacitor VSSA 6 0 Stabilization time after ADC enable Conversion time (Sample+Hold) tADC Typ 1) ADC clock frequency CADC tSTAB Min - Sample capacitor loading time - Hold conversion time Unit 4 MHz VDDA V 10 3) kΩ pF 4) 3 fCPU=8MHz, fADC=4MHz Max 4 8 µs 1/fADC Figure 98. Typical Application with ADC VDD VT 0.6V RAIN VAIN AINx ADC CIO ~2pF VT 0.6V IL ±1µA VDD VDDA 0.1µF VSSA ST72XXX Notes: 1. Unless otherwise specified, typical data are based on TA=25°C and VDD-VSS=5V. They are given only as design guidelines and are not tested. 2. When VDDA and VSSA pins are not available on the pinout, the ADC refer to VDD and VSS . 3. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than 10kΩ). Data based on characterization results, not tested in production. 4. The stabilization time of the AD converter is masked by the first tLOAD. The first conversion after the enable is then always valid. 138/153 ST72334J/N, ST72314J/N, ST72124J 8-BIT ADC CHARACTERISTICS (Cont’d) ADC Accuracy Symbol VDD=5V, 2) fCPU=1MHz Parameter Typ. |ET| EO Max Total unadjusted error 1) Offset error 1) 1) VDD=5.0V, 3) fCPU=8MHz Typ. Max VDD=3.3V, 3) fCPU=8MHz Typ Unit Max 2.0 2.0 2.0 1.5 1.5 1.5 EG Gain Error 1.5 1.5 1.5 |ED| Differential linearity error 1) 1.5 1.5 1.5 |EL| Integral linearity error 1) 1.5 1.5 1.5 LSB Figure 99. ADC Accuracy Characteristics Digital Result ADCDR EG 255 254 253 1LSB IDEAL –V V DDA SSA = ----------------------------------------256 (2) ET (3) 7 (1) 6 5 4 EO EL 3 ED 2 (1) Example of an actual transfer curve (2) The ideal transfer curve (3) End point correlation line ET=Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO=Offset Error: deviation between the first actual transition and the first ideal one. EG=Gain Error: deviation between the last ideal transition and the last actual one. ED=Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL=Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line. 1 LSBIDEAL 1 0 1 VSSA Vin (LSBIDEAL) 2 3 4 5 6 7 253 254 255 256 VDDA Notes: 1. ADC Accuracy vs. Negative Injection Current: For IINJ-=0.8mA, the typical leakage induced inside the die is 1.6µA and the effect on the ADC accuracy is a loss of 1 LSB for each 10KΩ increase of the external analog source impedance. This effect on the ADC accuracy has been observed under worst-case conditions for injection: - negative injection - injection to an Input with analog capability, adjacent to the enabled Analog Input - at 5V VDD supply, and worst case temperature. 2. Data based on characterization results with TA=25°C. 3. Data based on characterization results over the whole temperature range. 139/153 ST72334J/N, ST72314J/N, ST72124J 17 PACKAGE CHARACTERISTICS 17.1 PACKAGE MECHANICAL DATA Figure 100. 64-Pin Thin Quad Flat Package D A D1 A2 mm Dim. Min Typ A A1 b e E1 E L Min Typ Max 1.60 0.063 0.15 0.002 0.006 A1 0.05 A2 1.35 1.40 1.45 0.053 0.055 0.057 b 0.30 0.37 0.45 0.012 0.015 0.018 c 0.09 0.20 0.004 0.008 D 16.00 0.630 D1 14.00 0.551 E 16.00 0.630 E1 14.00 0.551 e 0.80 0.031 θ 0° L 0.45 3.5° 7° 0° 3.5° 7° 0.60 0.75 0.018 0.024 0.030 1.00 L1 L1 0.039 Number of Pins c h inches Max 64 N Figure 101. 56-Pin Plastic Dual In-Line Package, Shrink 600-mil Width Dim. A1 D e inches Max Min Typ 6.35 A1 0.38 A2 3.18 C E1 0.015 eB 0.035 C 0.20 0.38 0.008 0.015 D 50.29 53.21 1.980 GAGE PLANE E E1 15.01 12.32 1.78 eA 15.24 L 2.92 0.015 2.095 0.591 14.73 0.485 e eB 0.195 0.016 0.89 b2 eB 4.95 0.125 0.41 b E 0.580 0.070 0.600 17.78 0.700 5.08 0.115 0.200 Number of Pins N 140/153 Max 0.250 A eA b b2 Typ A E A2 mm Min 56 ST72334J/N, ST72314J/N, ST72124J PACKAGE MECHANICAL DATA (Cont’d) Figure 102. 44-Pin Thin Quad Flat Package b e c L1 Min inches Max Min Typ Max 1.60 0.063 0.15 0.002 0.006 A1 0.05 A2 1.35 1.40 1.45 0.053 0.055 0.057 b 0.30 0.37 0.45 0.012 0.015 0.018 C 0.09 0.20 0.004 0.000 0.008 D 12.00 0.472 D1 10.00 0.394 E 12.00 0.472 E1 10.00 0.394 e 0.80 0.031 θ 0° L 0.45 3.5° 7° 0° h 3.5° 7° 0.60 0.75 0.018 0.024 0.030 1.00 L1 L Typ A A1 E1 E mm Dim. A A2 D D1 0.039 Number of Pins 44 N Figure 103. 42-Pin Plastic Dual In-Line Package, Shrink 600-mil Width Dim. E mm Min Typ A1 b2 b A L c e D E1 eA eB E 0.015 GAGE PLANE eC Min Typ 5.08 A A2 inches Max Max 0.200 A1 0.51 0.020 A2 3.05 3.81 4.57 0.120 0.150 0.180 b 0.38 0.46 0.56 0.015 0.018 0.022 b2 0.89 1.02 1.14 0.035 0.040 0.045 c 0.23 0.25 0.38 0.009 0.010 0.015 D 36.58 36.83 37.08 1.440 1.450 1.460 E 15.24 E1 12.70 13.72 14.48 0.500 0.540 0.570 16.00 0.600 0.630 e 1.78 0.070 eA 15.24 0.600 eB 18.54 0.730 eC 1.52 0.000 0.060 eB L 2.54 3.30 3.56 0.100 0.130 0.140 Number of Pins N 42 Figure Notes: 104. THERMAL CHARACTERISTICS 1. The power dissipation is obtained from the formula PD=PINT+PPORT where PINT is the chip internal power (IDDxVDD) 141/153 ST72334J/N, ST72314J/N, ST72124J Symbol Ratings Value RthJA Package thermal resistance (junction to ambient) TQFP64 SDIP56 TQFP44 SDIP42 60 45 52 55 PD TJmax °C/W Power dissipation 1) 500 mW Maximum junction temperature 2) 150 °C and PPORT is the port power dissipation determined by the user. 2. The average chip-junction temperature can be obtained from the formula TJ = TA + PD x RthJA. 142/153 Unit ST72334J/N, ST72314J/N, ST72124J 17.2 SOLDERING AND GLUEABILITY INFORMATION Recommended soldering information given only as design guidelines in Figure 105 and Figure 106. Recommended glue for SMD plastic packages dedicated to molding compound with silicone: ■ Heraeus: PD945, PD955 ■ Loctite: 3615, 3298 Figure 105. Recommended Wave Soldering Profile (with 37% Sn and 63% Pb) 250 200 150 Temp. [°C] 100 50 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 COOLING PHASE (ROOM TEMPERATURE) 5 sec SOLDERING PHASE 80°C PREHEATING PHASE 0 20 40 60 80 100 120 140 Time [sec] 160 Figure 106. Recommended Reflow Soldering Oven Profile (MID JEDEC) 250 Tmax=220+/-5°C for 25 sec 200 150 90 sec at 125°C 150 sec above 183°C Temp. [°C] 100 50 ramp down natural 2°C/sec max ramp up 2°C/sec for 50sec Time [sec] 0 100 200 300 400 143/153 ST72334J/N, ST72314J/N, ST72124J 18 DEVICE CONFIGURATION AND ORDERING INFORMATION Each device is available for production in user programmable versions (FLASH) as well as in factory coded versions (ROM). E2PROM data memory and FLASH devices are shipped to customers with a default content (FFh), while ROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Bytes while the ROM devices are factory-configured. USER OPTION BYTE 1 Bit 7 = CSS Clock Security System disable This option bit enables or disables the CSS features. 0: CSS enabled 1: CSS disabled Bit 6:4 = OSC[2:0] Oscillator selection These three option bits can be used to select the main oscillator as shown in Table 24. Bit 3:2 = LVD[1:0] Low voltage detection selection These option bits enable the LVD block with a selected threshold as shown in Table 25. Bit 1 = WDG HALT Watchdog Reset on HALTt mode This option bit determines if a RESET is generated when entering HALT mode while the Watchdog is active. 0: No Reset generation when entering Halt mode 1: Reset generation when entering Halt mode Bit 0 = WDG SW Hardware or software watchdog This option bit selects the watchdog type. 0: Hardware (watchdog always enabled) 1: Software (watchdog to be enabled by software) Table 24. Main Oscillator Configuration 18.1 OPTION BYTES The two option bytes allow the hardware configuration of the microcontroller to be selected. The option bytes have no address in the memory map and can be accessed only in programming mode (for example using a standard ST7 programming tool). The default content of the FLASH is fixed to FFh. In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see option list). USER OPTION BYTE 0 Bit 7:2 = Reserved, must always be 1. Bit 1 = 56/42 Package Configuration. This option bit allows to configured the device according to the package. 0: 42 or 44 pin packages 1: 56 or 64 pin packages Bit 0 = FMP Full memory protection. This option bit enables or disables external access to the internal program memory (read-out protection). Clearing this bit causes the erasing (by overwriting with the currently latched values) of the whole memory (not including the option bytes). 0: Program memory not read-out protected 1: Program memory read-out protected Note: The data E2PROM is not protected by this bit in flash devices. In ROM devices, a protection can be selected in the Option List (see page 146). Selected Oscillator External Clock (Stand-by) 1 1 1 ~4 MHz Internal RC 1 1 0 1~14 MHz External RC 1 0 X Low Power Resonator (LP) 0 1 1 Medium Power Resonator (MP) 0 1 0 Medium Speed Resonator (MS) 0 0 1 High Speed Resonator (HS) 0 0 0 Table 25. LVD Threshold Configuration Configuration 1 1 Highest Voltage Threshold (∼4.50V) 1 0 Medium Voltage Threshold (∼4.05V) 0 1 Lowest Voltage Threshold (∼3.45V) 0 0 USER OPTION BYTE 1 0 144/153 1 1 1 7 0 OSC OSC OSC WDG WDG 56/42 FMP CSS LVD1 LVD0 2 1 0 HALT SW Reserved 1 LVD1 LVD0 LVD Off USER OPTION BYTE 0 7 Default Value OSC2 OSC1 OSC0 1 1 X 0 1 1 1 0 1 1 1 1 ST72334J/N, ST72314J/N, ST72124J DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont’d) 18.2 TRANSFER OF CUSTOMER CODE Customer code is made up of the ROM contents and the list of the selected options (if any). The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file in .S19 format generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to STMicroelectronics using the correctly completed OPTION LIST appended. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points. Figure 107. ROM Factory Coded Device Types TEMP. DEVICE PACKAGE RANGE / XXX Code name (defined by STMicroelectronics) 1= 6= 7= 3= standard 0 to +70 °C industrial -40 to +85 °C automotive -40 to +105 °C automotive -40 to +125 °C B = Plastic DIP T = Plastic TQFP ST72334J2, ST72334J4, ST72334N2, ST72334N4, ST72314J2, ST72314J4, ST72314N2, ST72314N4, ST72124J2 Figure 108. FLASH User Programmable Device Types TEMP. DEVICE PACKAGE RANGE XXX Code name (defined by STMicroelectronics) 1= 6= 7= 3= standard 0 to +70 °C industrial -40 to +85 °C automotive -40 to +105 °C automotive -40 to +125 °C B = Plastic DIP T = Plastic TQFP ST72C334J2, ST72C334J4, ST72C334N2, ST72C334N4, ST72C314J2, ST72C314J4, ST72C314N2, ST72C314N4, ST72C124J2 145/153 ST72334J/N, ST72314J/N, ST72124J MICROCONTROLLER OPTION LIST Customer: Address: ................................................................................... ................................................................................... Contact: ................................................................................... Phone No: ................................................................................... Reference/ROM code*:. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *The ROM or FASTROM code name is assigned by STMicroelectronics. ROM or FASTROM code must be sent in .S19 format. .Hex extension cannot be processed. STMicroelectronics references ROM Type/Memory Size/Package (check only 1 option): ------------------------------------------------------------------------------------------ROM DEVICE: | 8K | 16K | ------------------------------------------------------------------------------------------SDIP42: | [ ] ST72124J2B | | | [ ] ST72314J2B | [ ] ST72314J4B | | [ ] ST72334J2B | [ ] ST72334J4B | TQFP44: | [ ] ST72124J2T | | | [ ] ST72314J2T | [ ] ST72314J4T | | [ ] ST72334J2T | [ ] ST72334J4T | SDIP56: | [ ] ST72314N2B | [ ] ST72314N4B | | [ ] ST72334N2B | [ ] ST72334N4B | TQFP64: | [ ] ST72314N2T | [ ] ST72314N4T | | [ ] ST72334N2T | [ ] ST72334N4T | ------------------------------------------------------------------------------------------FASTROM DEVICE:| 8K | 16K | ------------------------------------------------------------------------------------------SDIP42: | [ ] ST72P124J2B | | | [ ] ST72P314J2B | [ ] ST72P314J4B | | [ ] ST72P334J2B | [ ] ST72P334J4B | TQFP44: | [ ] ST72P124J2T | | | [ ] ST72P314J2T | [ ] ST72P314J4T | | [ ] ST72P334J2T | [ ] ST72P334J4T | SDIP56: | [ ] ST72P314N2B | [ ] ST72P314N4B | | [ ] ST72P334N2B | [ ] ST72P334N4B | TQFP64: | [ ] ST72P314N2T | [ ] ST72P314N4T | | [ ] ST72P334N2T | [ ] ST72P334N4T | Conditioning (specify for TQFP only): Marking: [ ] Tape & Reel [ ] Tray [ ] Standard marking [ ] Special marking (ROM only): TQFP (10 char. max) : _ _ _ _ _ _ _ _ _ _ SDIP (16 char. max) : _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ Authorized characters are letters, digits, '.', '-', '/' and spaces only. Please consult your local STMicroelectronics sales office for other marking details if required. Temperature Range: [ ] 0°C to +70°C Clock Source Selection: Resonator: RC Network: External Clock: [ ] -40°C to +85°C [ ] -40°C to +105°C [ ] -40°C to +125°C [ ] LP: Low power resonator (1 to 2 MHz) [ ] MP: Medium power resonator (2 to 4 MHz) [ ] MS: Medium speed resonator (4 to 8 MHz) [ ] HS: High speed resonator (8 to 16 MHz) [ ] Internal [ ] External [] Clock Security System: [ ] Disabled [ ] Enabled LVD Reset: [ ] Disabled [ ] Enabled: Watchdog Selection: Watchdog Reset on Halt: [ ] Software Activation [ ] Reset [ ] Hardware Activation [ ] No reset Program Readout Protection: Data E2PROM Readout Protection*: *available on ST72334 only [ ] Disabled [ ] Disabled [ ] Enabled [ ] Enabled Comments: Supply Operating Range in the application: Notes: Date: Signature: 146/153 [ ] Highest threshold [ ] Medium threshold [ ] Lowest threshold ST72334J/N, ST72314J/N, ST72124J 18.3 DEVELOPMENT TOOLS STMicroelectronics offers a range of hardware and software development tools for the ST7 microcontroller family. Full details of tools available for the ST7 from third party manufacturers can be obtain from the STMicroelectronics Internet site: ➟ http//mcu.st.com. Tools from these manufacturers include C compliers, emulators and gang programmers. STMicroelectronics Tools Three types of development tool are offered by ST, all of them connect to a PC via a parallel (LPT) port: see Table 26 and Table 27 for more details. Table 26. STMicroelectronics Tool Features In-Circuit Emulation Programming Capability1) ST7 Development Kit Yes. (Same features as HDS2 emulator but without Yes (DIP packages only) logic analyzer) ST7 HDS2 Emulator Yes, powerful emulation features including trace/ logic analyzer ST7 Programming Board No No Yes (All packages) Software Included ST7 CD ROM with: – ST7 Assembly toolchain – STVD7 and WGDB7 powerful Source Level Debugger for Win 3.1, Win 95 and NT – C compiler demo versions – ST Realizer for Win 3.1 and Win 95. – Windows Programming Tools for Win 3.1, Win 95 and NT Table 27. Dedicated STMicroelectronics Development Tools Supported Products ST72(C)334J2, ST72(C)334J4, ST72(C)334N2, ST72(C)334N4, ST72(C)314J2, ST72(C)314J4, ST72(C)314N2, ST72(C)314N4, ST72(C)124J2 ST7 Development Kit ST7 HDS2 Emulator ST7 Programming Board ST7MDT2-EPB2/EU ST7MDT2-DVP2 ST7MDT2-EMU2B ST7MDT2-EPB2/US ST7MDT2-EPB2/UK Note: 1. In-Situ Programming (ISP) interface for FLASH devices. 147/153 ST72334J/N, ST72314J/N, ST72124J DEVELOPMENT TOOLS (Cont’d) 18.3.1 Suggested List Of Socket Types Table 28. Suggested List of TQFP64 Socket Types Package / Probe TQFP64 EMU PROBE Adaptor / Socket Reference Socket type ENPLAS OTQ-64-0.8-02 Open Top YAMAICHI IC51-0644-1240.KS-14584 Clamshell YAMAICHI IC149-064-008-S5 SMC Suggested List of TQFP44 Socket Types Package / Probe TQFP44 TQFP44 EMU PROBE 148/153 Adaptor / Socket Reference Socket type ENPLAS OTQ-44-0.8-04 Open Top YAMAICHI IC51-0444-467-KS-11787 Clamshell YAMAICHI IC149-044-*52-S5 SMC ST72334J/N, ST72314J/N, ST72124J 18.4 ST7 APPLICATION NOTES IDENTIFICATION DESCRIPTION EXAMPLE DRIVERS AN 969 SCI COMMUNICATION BETWEEN ST7 AND PC AN 970 SPI COMMUNICATION BETWEEN ST7 AND EEPROM AN 971 I²C COMMUNICATING BETWEEN ST7 AND M24CXX EEPROM AN 972 ST7 SOFTWARE SPI MASTER COMMUNICATION AN 973 SCI SOFTWARE COMMUNICATION WITH A PC USING ST72251 16-BIT TIMER AN 974 REAL TIME CLOCK WITH ST7 TIMER OUTPUT COMPARE AN 976 DRIVING A BUZZER THROUGH ST7 TIMER PWM FUNCTION AN 979 DRIVING AN ANALOG KEYBOARD WITH THE ST7 ADC AN 980 ST7 KEYPAD DECODING TECHNIQUES, IMPLEMENTING WAKE-UP ON KEYSTROKE AN1017 USING THE ST7 UNIVERSAL SERIAL BUS MICROCONTROLLER AN1041 USING ST7 PWM SIGNAL TO GENERATE ANALOG OUTPUT (SINUSOID) AN1042 ST7 ROUTINE FOR I²C SLAVE MODE MANAGEMENT AN1044 MULTIPLE INTERRUPT SOURCES MANAGEMENT FOR ST7 MCUS AN1045 ST7 S/W IMPLEMENTATION OF I²C BUS MASTER AN1046 UART EMULATION SOFTWARE AN1047 MANAGING RECEPTION ERRORS WITH THE ST7 SCI PERIPHERALS AN1048 ST7 SOFTWARE LCD DRIVER AN1078 PWM DUTY CYCLE SWITCH IMPLEMENTING TRUE 0% & 100% DUTY CYCLE AN1082 DESCRIPTION OF THE ST72141 MOTOR CONTROL PERIPHERAL REGISTERS AN1083 ST72141 BLDC MOTOR CONTROL SOFTWARE AND FLOWCHART EXAMPLE AN1105 ST7 PCAN PERIPHERAL DRIVER AN1129 PERMANENT MAGNET DC MOTOR DRIVE. AN INTRODUCTION TO SENSORLESS BRUSHLESS DC MOTOR DRIVE APPLICATIONS AN1130 WITH THE ST72141 AN1148 USING THE ST7263 FOR DESIGNING A USB MOUSE AN1149 HANDLING SUSPEND MODE ON A USB MOUSE AN1180 USING THE ST7263 KIT TO IMPLEMENT A USB GAME PAD AN1276 BLDC MOTOR START ROUTINE FOR THE ST72141 MICROCONTROLLER AN1321 USING THE ST72141 MOTOR CONTROL MCU IN SENSOR MODE AN1325 USING THE ST7 USB LOW-SPEED FIRMWARE V4.X AN1445 USING THE ST7 SPI TO EMULATE A 16-BIT SLAVE AN1475 DEVELOPING AN ST7265X MASS STORAGE APPLICATION AN1504 STARTING A PWM SIGNAL DIRECTLY AT HIGH LEVEL USING THE ST7 16-BIT TIMER PRODUCT EVALUATION AN 910 PERFORMANCE BENCHMARKING AN 990 ST7 BENEFITS VERSUS INDUSTRY STANDARD AN1077 OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS AN1086 U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING AN1150 BENCHMARK ST72 VS PC16 AN1151 PERFORMANCE COMPARISON BETWEEN ST72254 & PC16F876 AN1278 LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS PRODUCT MIGRATION AN1131 MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324 AN1322 MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B AN1365 GUIDELINES FOR MIGRATING ST72C254 APPLICATION TO ST72F264 PRODUCT OPTIMIZATION 149/153 ST72334J/N, ST72314J/N, ST72124J IDENTIFICATION AN 982 AN1014 AN1015 AN1040 AN1070 AN1324 AN1477 AN1502 AN1529 DESCRIPTION USING ST7 WITH CERAMIC RESONATOR HOW TO MINIMIZE THE ST7 POWER CONSUMPTION SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES ST7 CHECKSUM SELF-CHECKING CAPABILITY CALIBRATING THE RC OSCILLATOR OF THE ST7FLITE0 MCU USING THE MAINS EMULATED DATA EEPROM WITH XFLASH MEMORY EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY EXTENDING THE CURRENT & VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCILAN1530 LATOR PROGRAMMING AND TOOLS AN 978 KEY FEATURES OF THE STVD7 ST7 VISUAL DEBUG PACKAGE AN 983 KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE AN 985 EXECUTING CODE IN ST7 RAM AN 986 USING THE INDIRECT ADDRESSING MODE WITH ST7 AN 987 ST7 SERIAL TEST CONTROLLER PROGRAMMING AN 988 STARTING WITH ST7 ASSEMBLY TOOL CHAIN AN 989 GETTING STARTED WITH THE ST7 HIWARE C TOOLCHAIN AN1039 ST7 MATH UTILITY ROUTINES AN1064 WRITING OPTIMIZED HIWARE C LANGUAGE FOR ST7 AN1071 HALF DUPLEX USB-TO-SERIAL BRIDGE USING THE ST72611 USB MICROCONTROLLER AN1106 TRANSLATING ASSEMBLY CODE FROM HC05 TO ST7 PROGRAMMING ST7 FLASH MICROCONTROLLERS IN REMOTE ISP MODE (IN-SITU PROAN1179 GRAMMING) AN1446 USING THE ST72521 EMULATOR TO DEBUG A ST72324 TARGET APPLICATION AN1478 PORTING AN ST7 PANTA PROJECT TO CODEWARRIOR IDE AN1527 DEVELOPING A USB SMARTCARD READER WITH ST7SCR AN1575 ON-BOARD PROGRAMMING METHODS FOR XFLASH AND HDFLASH ST7 MCUS 150/153 ST72334J/N, ST72314J/N, ST72124J 19 IMPORTANT NOTES 19.1 SCI Baud rate registers Caution: The SCI baud rate register (SCIBRR) MUST NOT be written to (changed or refreshed) while the transmitter or the receiver is enabled. 151/153 ST72334J/N, ST72314J/N, ST72124J 20 SUMMARY OF CHANGES Description of the changes between the current release of the specification and the previous one. Revision Main changes Date Replaced Note by Caution in “Conventional Baud Rate Generation” on page 91 2.5 Changed Watchdog and Halt mode Option to read “Watchdog reset on Halt” in Section 18 Please read carefully the Section “IMPORTANT NOTES” on page 151 152/153 April-03 ST72334J/N, ST72314J/N, ST72124J Notes: Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics 2003 STMicroelectronics - All Rights Reserved. Purchase of I2C Components by STMicroelectronics conveys a license under the Philips I2C Patent. Rights to use these components in an I2C system is granted provided that the system conforms to the I2C Standard Specification as defined by Philips. STMicroelectronics Group of Companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com 153/153