TC1270A/70AN/71A Voltage Supervisor with Manual Reset Input Package Types SOT-143 SOT-143 1 RST 2 4 VDD VSS 1 3 MR 2 RST 2 MR 3 5 4 VDD 3 MR VSS RST NC 1 VDD 2 MR 3 TC1271A VDD TC1270A TC1270AN 1 4 SOT-23-5 SOT-23-5 NC TC1271A VSS TC1270A • Precision voltage monitor - 2.63V, 2.93V, 3.08V, 4.38V and 4.63V trip points (Typical) • Manual Reset input • Reset Time-out Delay: - Standard: 280 ms (Typical) - Optional: 2.19 ms, and 35 ms (Typical) • Power Consumption ≤ 15 µA max • No glitches on outputs during power-up • Active Low Output Options: - Push-Pull Output and Open-Drain Output • Active High Output Option: - Push-Pull Output • Replacement for (Specification compatible with): - TC1270, TC1271 - TCM811, TCM812 • Fully static design • Low voltage operation (1.0V) • ESD protection: - ≥ 4 kV Human Body Model (HBM) - ≥ 400V Machine Model (MM) • Extended (E) Temperature range: -40°C to +125°C • Package Options: - 4-lead SOT-143 - 5-lead SOT-23 - Pb-free Device 5 VSS 4 RST Functional Block Diagram VDD Voltage Detector Circuitry Reset Generator & Delay Timer (2.19 ms, 35 ms, 280 ms) 18.5 kΩ MR RST (TC1271A) RST PP (TC1270A) RST OD (TC1270AN) PP Output Driver Features: Glitch Filter TC1270A Active Level Push-Pull Low TC1270AN Open-Drain TC1271A Note 1: 2: 3: 4: Push-Pull Low High 2.19, 35, 280 (1) 4.63, 4.38, 3.08, 2.93, 2.63(4) 1.0V to 5.5V Temperature Range Type Voltage Range (V) Device Reset Trip Point (V) (3) Output Reset Delay (ms) (Typ)(3) Device Features Packages Comment SOT-143 (2), Replaces TC1270 and SOT-23-5 TCM811 -40°C SOT-23-5 New Option to +125°C SOT-143 (2), Replaces TC1271 and SOT-23-5 TCM812 The 280 ms Reset Delay time-out is compatible with the TC1270, TC1271, TCM811, and TCM812 devices. The SOT-143 package is compatible with the TC1270, TC1271, TCM811, and TCM812 devices. Custom Reset Trip Points and Reset Delays available, contact factory. The TC1270/1 and TCM811/12 1.75V Trip Point Option is not supported. © 2007 Microchip Technology Inc. DS22035B-page 1 TC1270A/70AN/71A 1.0 ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings † Supply Voltage (VDD to VSS) ...............................+7.0V Input Current, VDD ..............................................10 mA Output Current, RESET, RESET ........................10 mA Voltage on all inputs and outputs w.r.t. VSS ............................ -0.6V to (VDD + 1.0V) Storage Temperature Range ..............-65°C to +150°C Operating Temperature Range...........-40°C to +125°C † Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress ratings only and functional operation of the device at those or any other conditions above those indicated in the operational listing of this specifications is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Maximum Junction Temperature, TS ................... 150°C ESD protection on all pins Human Body Model ....................................... ≥ 4 kV Machine Model .............................................. ≥ 400V ELECTRICAL CHARACTERISTICS Electrical Characteristics: Unless otherwise noted, VDD = 5V for L/M versions, VDD = 3.3V for T/S versions, VDD = 3V for R version, TA = -40°C to +125°C. Typical values are at TA = +25°C. Parameter Sym Min Typ(1) Max Operating Voltage Range VDD 1.0 — 5.5 V Supply Current IDD — 7 15 µA VDD > VTRIP, for L/M/R/S/T, VDD = 5.5V — 4.75 10 µA VDD > VTRIP, for R/S/T, VDD = 3.6V Reset Trip Point Threshold (3) Note 1: 2: 3: 4: 5: 6: VTRIP Units Test Conditions — 10 15 µA VDD < VTRIP, for L/M/R/S/T 4.54 4.63 4.72 V TC127xAL: TA = +25°C 4.50 — 4.75 V 4.30 4.38 4.46 V 4.25 — 4.50 V 3.03 3.08 3.14 V 3.00 — 3.15 V 2.88 2.93 2.98 V 2.85 — 3.00 V 2.72 2.77 2.82 V 2.70 — 2.85 V 2.58 2.63 2.68 V 2.55 — 2.70 V TA = –40°C to +125°C TC127xAM: TA = +25°C TA = –40°C to +125°C TC127xAT: TA = +25°C TA = –40°C to +125°C TC127xAS: TA = +25°C TA = –40°C to +125°C TC127xA:(5) TA = +25°C TA = –40°C to +125°C TC127xAR: TA = +25°C TA = –40°C to +125°C Data in the Typical (“Typ”) column is at 5V, +25°C, unless otherwise stated. RST output for TC1270A, and TC1270AN, RST output for TC1271A. TC127XA refers to either the TC1270A, TC1270AN or TC1271A device. Hysteresis is within the VTRIP(MIN) to VTRIP(MAX) window. Custom ordered Voltage Trip Point. Minimum order volume requirement. This specification allows this device to be used in PIC® microcontroller applications that require the In-Circuit Serial Programming™ (ICSP™) feature (see device-specific programming specifications for voltage requirements). The total time that the RST pin can be above the maximum device operational voltage (5.5V) is 100s. Current into the RST pin should be limited to 2 mA. It is recommended that the device operational temperature be maintained between 0°C to +70°C (+25°C preferred). For additional information, refer to Figure 2-41. DS22035B-page 2 © 2007 Microchip Technology Inc. TC1270A/70AN/71A ELECTRICAL CHARACTERISTICS (CONTINUED) Electrical Characteristics: Unless otherwise noted, VDD = 5V for L/M versions, VDD = 3.3V for T/S versions, VDD = 3V for R version, TA = -40°C to +125°C. Typical values are at TA = +25°C. Parameter Sym Min Typ(1) Max Units — ±30 — ppm/°C VHYS — 0.3 — % Percentage of VTRIP Voltage 2.3 — — V VDD > VTRIP(MAX), L/M only 0.7 VDD — — V VDD > VTRIP(MAX), R/S/T only Reset Threshold Tempco Reset Trip Point Hysteresis (4) MR Input High Threshold VIH MR Input Low Threshold VIL MR Pull-up Resistance Reset Output Voltage High (2) — — 0.8 V VDD > VTRIP(MAX), L/M only — — 0.25 VDD V VDD > VTRIP(MAX), R/S/T only 10 18.5 40 kΩ VODH — — 13.5 V Open-Drain Output pin only. VDD = 3.0V, Time voltage > 5.5 applied ≤ 100s. Current into pin limited to 2 mA +25°C operation recommended (Note 6) VOL — — 0.3 V R/S/T only, ISINK = 1.2 mA, VDD = VTRIP(MIN) TC1271A — — 0.3 V R/S/T only, ISINK = 1.2 mA, VDD = VTRIP(MAX) TC1270A/ TC1270AN — — 0.4 V L/M only, ISINK = 3.2 mA, VDD = VTRIP(MIN) TC1271A — — 0.3 V L/M only, ISINK = 3.2 mA, VDD = VTRIP(MAX) TC1270A/ TC1270AN — — 0.3 V L/M only, ISINK = 50 µA, VDD > 1.0V 0.8 VDD — — V R/S/T only, ISOURCE = 500 µA, VDD = VTRIP(MAX) VDD - 1.5 — — V L/M only, ISOURCE = 800 µA, VDD = VTRIP(MAX) Open-Drain High Voltage on Output Reset Output Voltage Low (2) Test Conditions TC1270A/ TC1270AN TC1270A VOH TC1270A 0.8 VDD — — V ISOURCE = 500 µA, VDD ≤ VTRIP(MIN) IIL — — ±1 µA VPIN = VDD Open-Drain RST Output Leakage IOLOD — — 1 µA Open-Drain configuration only. Capacitive Loading Specification on Output Pins CIO — — 50 pF TC1271A Input Leakage Current Note 1: 2: 3: 4: 5: 6: Data in the Typical (“Typ”) column is at 5V, +25°C, unless otherwise stated. RST output for TC1270A, and TC1270AN, RST output for TC1271A. TC127XA refers to either the TC1270A, TC1270AN or TC1271A device. Hysteresis is within the VTRIP(MIN) to VTRIP(MAX) window. Custom ordered Voltage Trip Point. Minimum order volume requirement. This specification allows this device to be used in PIC® microcontroller applications that require the In-Circuit Serial Programming™ (ICSP™) feature (see device-specific programming specifications for voltage requirements). The total time that the RST pin can be above the maximum device operational voltage (5.5V) is 100s. Current into the RST pin should be limited to 2 mA. It is recommended that the device operational temperature be maintained between 0°C to +70°C (+25°C preferred). For additional information, refer to Figure 2-41. © 2007 Microchip Technology Inc. DS22035B-page 3 TC1270A/70AN/71A 1.1 AC CHARACTERISTICS 1.1.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created following one of the following formats: 1. TppS2ppS T F Frequency E Error Lowercase letters (pp) and their meanings: pp io Input or Output pin rx Receive bitclk RX/TX BITCLK drt Device Reset Timer Uppercase letters and their meanings: S F Fall H High I Invalid (High-impedance) L Low FIGURE 1-1: 2. TppS T Time osc tx RST Oscillator Transmit Reset P R V Z Period Rise Valid High-impedance TEST LOAD CONDITIONS CL = 50 pF Pin VSS DS22035B-page 4 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 1.1.2 TIMING DIAGRAMS AND SPECIFICATIONS FIGURE 1-2: MR PIN AND RESET PIN WAVEFORM tMR MR tRST tMRNI tMD RST RST FIGURE 1-3: DEVICE VOLTAGE AND RESET PIN (ACTIVE LOW) WAVEFORM VTRIP VTRIP(MAX) VTRIP(MIN) VDD tRST 1V tRST tRD RST(1) RST VDD < 1V is outside the device operating specification. The RST (or RST) output state is unknown while VDD < 1V. Note 1: The TC1270AN requires an external pull-up resistor. TABLE 1-1: RESET AND DEVICE RESET TIMER REQUIREMENTS Electrical Characteristics: Unless otherwise noted, VDD = 5V for L/M versions, VDD = 3.3V for T/S versions, VDD = 3V for R version, TA = -40°C to +125°C. Typical values are at TA = +25°C. Parameter VDD to Reset Delay Reset Active Timeout Period TC127XAxBVyy (3) Min Typ(1) Max Units tRD — 50 — µs VDD = VTRIP(MAX) to VTRIP(MIN) –125 mV tRST 1.09 2.19 4.38 ms VDD = VTRIP(MAX) 17.5 35 70 ms VDD = VTRIP(MAX) VDD = VTRIP(MAX) TC127XAxCVyy (3) TC127XAxVyy (3) MR Minimum Pulse Width MR Noise Immunity MR to Reset Propagation Delay Note 1: 2: 3: Sym 140 280 560 ms tMR 10 — — µs tMRNI — 0.1 — µs tMD — 0.2 — µs Test Conditions Unless otherwise stated, data in the Typical (“Typ”) column is at 5V, +25°C. RST output for TC1270A, RST output for TC1271A. TC127XA refers to either the TC1270A, TC1270AN or TC1271A device. “x” indicated the selected Voltage Trip Point, while “yy” indicates the package code. © 2007 Microchip Technology Inc. DS22035B-page 5 TC1270A/70AN/71A TEMPERATURE CHARACTERISTICS Electrical Specifications: Unless otherwise indicated, VDD = +1.0V to +5.5V, VSS = GND. Parameters Sym Min Typ Max Units Specified Temperature Range TA -40 — +125 °C Operating Temperature Range TA -40 — +125 °C Storage Temperature Range TA -65 — +150 °C Thermal Resistance, 5L-SOT-23 θJA — 256 — °C/W Thermal Resistance, 4L-SOT-143 θJA — 426 — °C/W Conditions Temperature Ranges Thermal Package Resistances DS22035B-page 6 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 2.0 TYPICAL PERFORMANCE CURVES Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 7 2.5 5.0V 2 5.5V 6.5 IDD (µA) IDD (µA) 4.0V 1.5 3.0V 1 6 4.8V 5.5 2.0V 0.5 1.0V 5 0 Temperature (°C) 120 100 80 60 40 Temperature (°C) FIGURE 2-1: IDD vs. Temperature (Reset Power-up Timer Inactive) (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). FIGURE 2-4: IDD vs. Temperature (Reset Power-up Timer Active) (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 7 3 6.5 5.0V 2.5 2 3.0V 1.5 2.0V 1 5.5V 6 4.0V IDD (µA) IDD (µA) 20 0 -20 -40 120 100 80 60 40 20 0 -20 -40 4.5 4.5V 5.5 5 4.5 3.5V 4 1.0V 0.5 3.5 120 100 80 60 40 Temperature (°C) Temperature (°C) FIGURE 2-2: IDD vs. Temperature (Reset Power-up Timer Inactive) (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-5: IDD vs. Temperature (Reset Power-up Timer Active) (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). 6.5 3 5.0V 5.5 4.0V IDD (µA) 2 3.0V 1.5 2.0V 1 5.0V 6 2.5 IDD (µA) 20 0 -40 120 100 80 60 40 20 0 -20 -40 -20 3 0 4.0V 5 4.5 4 3.0V 3.5 0.5 1.0V 3 FIGURE 2-3: IDD vs. Temperature (Reset Power-up Timer Inactive) (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. 120 100 80 60 40 20 0 -20 120 100 80 60 40 20 0 -20 -40 Temperature (°C) -40 2.5 0 Temperature (°C) FIGURE 2-6: IDD vs. Temperature (Reset Power-up Timer Active) (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). DS22035B-page 7 TC1270A/70AN/71A Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 7 3 +125°C 6.5 +125°C +25°C 2 1.5 -40°C 1 IDD (µA) IDD (µA) 2.5 6 +25°C 5.5 -40°C 5 0.5 0 4.5 1 2 3 4 4.5 5 4.7 4.9 FIGURE 2-7: IDD vs. VDD (Reset Power-up Timer Inactive) (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 7 6.5 6 2.5 +125°C 2 +25°C IDD (µA) IDD (µA) 5.5 FIGURE 2-10: IDD vs. VDD (Reset Power-up Timer Active) (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 3 1.5 -40°C 1 0.5 0 2 5.3 VDD (V) VDD (V) 1 5.1 3 4 +125°C 5.5 5 4.5 4 3.5 3 2.5 +25°C -40°C 3 5 3.5 4 4.5 5 5.5 VDD (V) VDD (V) FIGURE 2-8: IDD vs. VDD (Reset Power-up Timer Inactive) (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-11: IDD vs. VDD (Reset Power-up Timer Active) (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). 3.5 7 3 +125°C 2 6 IDD (µA) IDD (µA) 2.5 +25°C 1.5 1 +125°C 5 +25°C 4 -40°C -40°C 3 0.5 0 2 1 2 3 4 VDD (V) FIGURE 2-9: IDD vs. VDD (Reset Power-up Timer Inactive) (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). DS22035B-page 8 5 2.5 3 3.5 4 4.5 5 5.5 VDD (V) FIGURE 2-12: IDD vs. VDD (Reset Power-up Timer Active) (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. TC1270A/70AN/71A 0.4 0.38 0.36 0.34 0.32 0.3 0.28 0.26 0.24 0.22 0.2 VTRIP (with VDD Rising) VHYS VTRIP (with VDD Falling) -40 25 0.12 0.1 3.0V 0.08 VOL (V) 4.65 4.645 4.64 4.635 4.63 4.625 4.62 4.615 4.61 4.605 VHYS (%) VTRIP (V) Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 4.3V 0.06 2.0V 4.5V 0.02 0 0.00 125 1.00 VHYS VTRIP (with VDD Falling) 0.4 0.38 0.36 0.34 0.32 0.3 0.28 0.26 0.24 0.22 0.2 0.2 3.15 3.2V 0.15 4.0V 0.1 4.5V 5.0V 5.5V 0.05 0 125 0 2 VTRIP (V) 2.63 2.625 VHYS VTRIP (with VDD Falling) 2.615 2.61 25 0.4 0.38 0.36 0.34 0.32 0.3 0.28 0.26 0.24 0.22 0.2 125 Temperature (°C) FIGURE 2-15: VTRIP and VHYST vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. VOL (V) VTRIP (with VDD Rising) VHYS (%) 2.64 -40 6 8 FIGURE 2-17: VOL vs. IOL (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-14: VTRIP and VHYS vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). 2.62 4 IOL (mA) Temperature (°C) 2.635 4.00 0.25 VOL (V) VTRIP (with VDD Rising) 25 3.00 FIGURE 2-16: VOL vs. IOL (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). VHYS (%) VTRIP (V) FIGURE 2-13: VTRIP and VHYS vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). -40 2.00 IOL (mA) Temperature (°C) 3.086 3.084 3.082 3.08 3.078 3.076 3.074 3.072 3.07 3.068 3.066 4.4V 0.04 0.2 0.18 0.16 0.14 0.12 0.1 0.08 0.06 0.04 0.02 0 2.45V 2.0V 2.5V 0 1 2 3 4 IOL (mA) FIGURE 2-18: VOL vs. IOL (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). DS22035B-page 9 TC1270A/70AN/71A Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 0.12 5.6 0.1 5.4 VOH (V) VOL (V) 5.2 4 mA 0.08 2 mA 0.06 0.04 0.2 A 0.02 1 mA 0.5 10 5 5.0V 4.8 4.8V 4.6 0.35 mA 4.4 60 4.75V 4.2 0.00 0 -40 5.5V 110 1.00 FIGURE 2-19: VOL vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). @ VDD = 4.5V). 4.00 5.00 FIGURE 2-22: VOH vs. IOL (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.) @ +25°C). 0.35 2.9 8 mA 0.3 2.7 0.25 VOH (V) 6 mA 0.2 4 mA 0.15 2.9V 2.7V 2.5 2.3 2.5V 2.1 2 mA 1 mA 0.5 A 0.1 1.9 0.05 1.7 0 -40 10 60 0 110 1 2 3 4 5 IOH (mA) Temperature (°C) FIGURE 2-20: VOL vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). @ VDD = 2.7V). FIGURE 2-23: VOH vs. IOH (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.) @ +25°C). 6 0.2 5.5V 5.5 5.0V 5 0.15 4 mA VOH (V) VOL (V) 3.00 IOH (mA) Temperature (°C) VOL (V) 2.00 2 mA 0.1 0.05 0.2 A 1 mA 0.5 0.35 mA 4.5V 4.5 4.0V 4 3.5 3 3.0V 2.5 0 2.8V 2 -40 10 60 110 Temperature (°C) FIGURE 2-21: VOL vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). @ VDD = 1.8V). DS22035B-page 10 0 1 2 3 4 5 IOH (mA) FIGURE 2-24: VOH vs. IOH (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.) @ +25°C). © 2007 Microchip Technology Inc. TC1270A/70AN/71A Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 320 55 315 54 310 tRST (ms) tRPD (µs) 53 52 51 50 305 300 295 5.0V 290 285 49 4.75V 280 48 275 -40 10 60 110 -40 10 Temperature (°C) 54 tRST (ms) tRPD (µs) 53 52 51 50 49 48 10 60 110 FIGURE 2-28: Reset Timeout Period (tRST) vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 55 -40 60 Temperature (°C) FIGURE 2-25: VDD Falling to Reset Propagation Delay (tRPD) vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 325 320 315 310 305 300 295 290 285 280 275 3.2V 3.15 4.0V 4.5V 5.0V 5.5V -40 110 10 60 110 Temperature (°C) Temperature (°C) FIGURE 2-26: VDD Falling to Reset Propagation Delay (tRPD) vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-29: Reset Timeout Period (tRST) vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). 55 320 54 315 3.0V 310 tRST (ms) 53 tRPD (µs) 5.5V 52 51 50 305 300 4.5V 295 5.0V 290 2.8V 5.5V 285 49 280 48 275 -40 10 60 110 Temperature (°C) FIGURE 2-27: VDD Falling to Reset Propagation Delay (tRPD) vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. 4.0V -40 10 60 110 Temperature (°C) FIGURE 2-30: Reset Timeout Period (tRST) vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). DS22035B-page 11 TC1270A/70AN/71A Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 2.5 40 2.45 39 tRST (ms) tRST (ms) 2.4 38 37 5.0V 36 4.75V 35 2.35 2.3 5.0V 2.25 4.75V 2.2 5.5V 5.5V 2.15 34 2.1 -40 10 60 110 -40 10 Temperature (°C) FIGURE 2-31: Reset Timeout Period (tRST) (C timeout option) vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 110 FIGURE 2-34: Reset Timeout Period (tRST) (B timeout option) vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). 40 2.5 3.2V 39 2.45 3.15V 38 4.0V 37 4.5V 36 3.2V 2.4 5.0V 5.5V tRST (ms) tRST (ms) 60 Temperature (°C) 3.15V 2.35 4.0V 2.3 4.5V 2.25 5.0V 5.5V 2.2 35 2.15 34 2.1 -40 10 60 110 -40 10 Temperature (°C) 60 110 Temperature (°C) FIGURE 2-32: Reset Timeout Period (tRST) (C timeout option) vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-35: Reset Timeout Period (tRST) (B timeout option) vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). 40 2.5 3.0V 3.0V 2.45 39 4.5V 37 5.0V 36 2.8V 5.5V tRST (ms) tRST (ms) 2.4 38 2.35 4.5V 2.3 5.0V 2.25 2.8V 5.5V 2.2 35 4.0V 2.15 4.0V 2.1 34 -40 10 60 110 Temperature (°C) FIGURE 2-33: Reset Timeout Period (tRST) (C timeout option) vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). DS22035B-page 12 -40 10 60 110 Temperature (°C) FIGURE 2-36: Reset Timeout Period (tRST) (B timeout option) vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. TC1270A/70AN/71A Note: Unless otherwise indicated, all limits are specified for VDD = 1V to 5.5V, TA = –40°C to +125°C. 0.22 tMD (µs) 0.21 0.2 4.75V 4.8V 0.19 5.0V 0.18 5.5V Transient Duration (µs) 60 10 60 110 3.08V 30 20 4.63V 10 Below Line, No Reset Occurs 0.01 0.1 1 10 VTRIPMIN - VDD (V) Temperature (°C) FIGURE 2-37: MR Low to Reset Propagation Delay (tMD) vs. Temperature (TC1270AL, TC1270ANL, TC1271AL - 4.50V min. / 4.63V typ. / 4.75V max.). FIGURE 2-40: VDD Transient Duration vs. Reset Threshold Overdrive (VTRIP (minimum) - VDD). 0.22 4.5V 0.2 4.0V 5.5V 0.19 5.0V 0.18 0.17 Leakage Current (A) 1.E-02 0.21 tMD (µs) 2.63V 40 0 0.001 0.17 -40 Above Line, Reset Occurs 50 1.E-04 13.5V 1.E-06 +125°C 1.E-08 +25°C 1.E-10 -40°C 1.E-12 1.E-14 -40 10 60 110 Temperature (°C) 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Output Voltage (V) FIGURE 2-38: MR Low to Reset Propagation Delay (tMD) vs. Temperature (TC1270AT, TC1270ANT, TC1271AT - 3.00V min. / 3.08V typ. / 3.15V max.). FIGURE 2-41: Open-Drain Leakage Current vs. Voltage Applied to RST Pin (TC1270AR, TC1270ANR, TC1271AR - 2.55V minimum). 0.22 0.21 tMD (µs) 4.0V 0.2 0.19 5.0V 0.18 4.5V 5.5V 0.17 -40 10 60 110 Temperature (°C) FIGURE 2-39: MR Low to Reset Propagation Delay (tMD) vs. Temperature (TC1270AR, TC1270ANR, TC1271AR - 2.55V min. / 2.63V typ. / 2.70V max.). © 2007 Microchip Technology Inc. DS22035B-page 13 TC1270A/70AN/71A 3.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1. TABLE 3-1: PINOUT DESCRIPTION Pin Number 4 2 — Pin Sym Standard Function SOT-143-4 1 TC1271A (Push-Pull, active high) SOT-23-5 SOT-143-4 5 TC1270AN (Open-Drain, active low) SOT-23-5 SOT-23-5 TC1270A (Push-Pull, active low) 5 1 VSS — Power Ground — — RST O PushPull Type Buffer / Driver Reset output (Push Pull), active low H = VDD > VTRIP, Reset pin is inactive (after Reset Timer Delay completes) L = VDD < VTRIP, Reset pin is active Goes active (Low) if one of these conditions occurs: 1. If VDD falls below the selected Reset voltage threshold. 2. If the MR pin is forced low. 3. During power-up. — — 4 — — RST O Open- Reset output (Open-Drain), active low Drain Float = VDD > VTRIP, Reset pin is inactive (after Reset Timer Delay completes) L = VDD < VTRIP, Reset pin is active Goes active (Low) if one of these conditions occurs: 1. If VDD falls below the selected Reset voltage threshold. 2. If the MR pin is forced low. 3. During power-up. — — — 4 2 RST O PushPull Reset output (Push Pull), active high H = VDD < VTRIP, Reset pin is active L = VDD > VTRIP, Reset pin is inactive (after Reset Timer Delay completes) Goes active (High) if one of these conditions occurs: 1. If VDD falls below the selected Reset voltage threshold. 2. If the MR pin is forced low. 3. During power-up. Note 1: The MR pin has an internal weak pull-up (18.5 kΩ typical). DS22035B-page 14 © 2007 Microchip Technology Inc. TC1270A/70AN/71A TABLE 3-1: PINOUT DESCRIPTION (CONTINUED) Pin Number Pin SOT-143-4 Standard Function SOT-23-5 Sym SOT-23-5 TC1271A (Push-Pull, active high) SOT-143-4 TC1270AN (Open-Drain, active low) SOT-23-5 TC1270A (Push-Pull, active low) 3 3 — 3 3 MR I 2 4 — 2 4 VDD — 1 — — 1 — NC — Note 1: Type Buffer / Driver ST (1) Manual Reset input pin This input allows a push button switch to be directly connected to the TC1270A/70AN/71A’s MR pin, which can then be used to force a system Reset. The input filter (ignores) noise pulses that occur on the MR pin. H = Switch is open (internal pull-up resistor pulls signal high). State of the RST/RST pin determined by other system conditions. L = Switch is depressed (shorted to ground). This forces the RST/RST pin Active. Power Supply Voltage — No Connection The MR pin has an internal weak pull-up (18.5 kΩ typical). © 2007 Microchip Technology Inc. DS22035B-page 15 TC1270A/70AN/71A 3.1 Ground Terminal (VSS) VSS provides the negative reference for the analog input voltage. Typically, the circuit ground is used. 3.2 Supply Voltage (VDD) VDD can be used for power supply monitoring or a voltage level that requires monitoring. 3.3 3.4 Manual Reset Input (MR) The Manual Reset (MR) input pin allows a push button switch to easily be connected to the system. When the push button is depressed, it forces a system Reset. This pin has circuitry that filters noise that may be present on the MR signal. The MR pin is active-low and has an internal pull-up resistor. Reset Output (RST and RST) There are three types of Reset output pins. These are: 1. 2. 3. Push-Pull active-low Reset Push-Pull active-high Reset Open-Drain active-low Reset, External pull-up resistor required. 3.3.1 ACTIVE-LOW (RST) - PUSH-PULL The RST push-pull output remains low while VDD is below the reset voltage threshold (VTRIP). The time that the RST pin is held low after the device voltage (VDD) returns to a high level (> VTRIP) is typically 280 ms. After the Reset delay timer expires, the RST pin will be driven to the high state. 3.3.2 ACTIVE-HIGH (RST) - PUSH-PULL The RST push-pull output remains high while VDD is below the reset voltage threshold (VTRIP). The time that the RST pin is held high after the device voltage (VDD) returns to a high level (> VTRIP) is typically 280 ms. After the Reset delay timer expires, the RST pin will be driven to the low state. 3.3.3 ACTIVE-LOW (RST) - OPEN-DRAIN The RST open-drain output remains low while VDD is below the reset voltage threshold (VTRIP). The time that the RST pin is held low after the device voltage (VDD) returns to a high level (> VTRIP) depends on the Reset Timeout selected. After the Reset Delay Timer expires, the RST pin will float. DS22035B-page 16 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 4.0 DEVICE OPERATION 4.1 General Description For many of today’s microcontroller applications, care must be taken to prevent low-power conditions that can cause many different system problems. The most common causes are brown-out conditions, where the system supply drops below the operating level momentarily. The second most common cause is when a slowly decaying power supply causes the microcontroller to begin executing instructions without sufficient voltage to sustain volatile memory (RAM), thus producing indeterminate results. The TC127XA family (TC1270A, TC1270AN, and TC1271A) are cost-effective voltage supervisor devices designed to keep a microcontroller in Reset until the system voltage has reached and stabilized at the proper level for reliable system operation. These devices also operate as protection from brown-out conditions when the system supply voltage drops below a safe operating level. A Manual Reset input (MR pin) is provided. This allows a push button switch to be directly connected to the TC127XA device, and is suitable for use as a push button Reset. This allows the system to easily be reset from the external control of the push button switch. No external components are required. The Reset pin (RST or RST) will be forced active, if any of the following occur: • During device power up • VDD goes below the device threshold voltage • The Manual Reset input (MR) goes low Figure 4-1 shows a high level block diagram of the devices. The device can be described with three functional blocks. These are: • Voltage Detect circuit • Manual Reset with Glitch Filter circuit • Reset Generator circuit The Reset Generator circuit controls the reset delay time of the reset output signal. There are three Reset Delay time options. Depending on the option, the reset signal (RST/RST pin) will be held active for a minimum of 1.09 ms, 17.5 ms, or 140 ms. The TC1271A has an active-high RST output while the TC1270A and TC1270AN have an active-low RST output. The TC1270A and TC1271A have a push-pull output driver, while the TC1270AN has an open-drain output. © 2007 Microchip Technology Inc. Figure 4-2 shows a typical circuit for a push-pull device and Figure 4-3 shows a typical circuit for an open-drain device. VDD Voltage Detector Circuit VRST Reset Generator Circuit Manual Reset with Glitch Filter Circuit MR FIGURE 4-1: Diagram. RST or RST MRRST TC127XA High Level Block VDD 0.1 µF Push Button VDD TC1270A/1A RST or RST MR VDD Reset Input VSS VSS FIGURE 4-2: Typical Push-Pull Application Circuit. VDD 0.1 µF VDD VDD TC1270AN Push Button MR RST VSS Reset Input VSS FIGURE 4-3: Typical Open-Drain Application Circuit. The TC1270A and TC1271A devices are available in a 4-Pin SOT-143 package to maintain footprint compatibility with the TC1270, TC1271, TCM811, and TCM812 devices, and the SOT-23-5 package. The TC1270AN is only available in the SOT-23-5 package. Low supply current makes these devices suitable for battery powered applications. Device specific block diagrams are shown in Figure 4-4 through Figure 4-6. DS22035B-page 17 TC1270A/70AN/71A 4.2 VDD Comparator + – MR Reference Voltage Output Driver (PushPull) RST The Voltage Detect Circuit monitors VDD. The device’s Reset voltage trip point (VTRIP) is selected when the device is ordered. The voltage on the device’s VDD pin determines the output state of the RST/RST pin. VDD voltages above the VTRIP(MAX) force the RST/RST pin inactive. VDD voltages below the VTRIP(MIN) force the RST/RST pin active. The state of the RST/RST pin is unknown for VDD voltages between VTRIP(MAX) and VTRIP(MIN). This is shown in Table 4-1 Delay Noise Filter FIGURE 4-4: Voltage Detect Circuit TC1270A Block Diagram. TABLE 4-1: VDD LEVELS TO RST/RST OUTPUT STATES VDD Output State VDD Voltage Level Comparator + – MR Reference Voltage Output Driver (OpenDrain) RST Delay VSS TC1270AN Block Diagram. VDD Comparator + – MR Reference Voltage Output Driver (PushPull) RST L (1) VTRIP(MIN) < VDD < VTRIP(MAX) U U VDD ≤ VTRIP(MIN) L H Note 1: 2: The RST/RST pin will be driven inactive after the Reset Delay Timer (tRST) times out. The TC1270AN RST pin will be floated after the Reset Delay Timer (tRST) times out. The term VTRIP will be used as the general term for the trip point voltage where the device actually trips. RST Delay Noise Filter FIGURE 4-6: H (1, 2) Legend: H = Driven High L = Driven Low U = Unknown, driven either High or Low Noise Filter FIGURE 4-5: VDD ≥ VTRIP(MAX) RST TC1271A Block Diagram. In the case where VDD is falling (for voltages starting above VTRIP(MAX)): • Voltages above VTRIP(MAX) will never cause the RST/RST output pin to be driven Active. • Voltages below VTRIP(MIN) will always cause the RST/RST output pin to be driven Active. Now in the case where VDD is rising (for voltages starting below VTRIP(MIN)): • Voltages above VTRIP(MAX) will always cause the RST/RST output pin to be driven Inactive, (or floated - TC1270AN) after the Reset Delay Timer (tRST), times out. DS22035B-page 18 © 2007 Microchip Technology Inc. TC1270A/70AN/71A Table 4-2 shows the various device trip point options and their VTRIP(MAX) and VTRIP(MIN) voltages. Also the negative percentage change from common regulated voltages is shown. In the case where VDD is falling from the regulated voltage, as the VDD crosses the VTRIP voltage the RST/RST pin is driven active. Now the desired circuitry is in reset, or the circuitry has the indication that the VDD is below the selected VTRIP. In the case where VDD is rising. As the VDD crosses the VTRIP voltage, the RST/RST pin is driven inactive after the Reset Delay Timer elapses. Now the desired circuitry is released from reset and will start to operate in its normal mode, or the circuitry has the indication that the VDD is above the selected VTRIP. TABLE 4-2: SELECTING THE TRIP POINT Trip VTRIP(MAX)(1) Voltage / Selection VTRIP(MIN)(2) L M T S R Note 1: 2: - % From Regulated Voltage 5.0V 3.3V 3.0V 4.75V 5.0% — — 4.50V 10.0% — — 4.50V 10.0% — — 4.25V 15.0% — — 3.15V — 4.5% — 3.00V — 9.2% — 3.00V — 9.2% — 2.85V — 13.7% — 2.70V — — 10.0% 2.55V — — 15.0% Voltage regulator circuit must have tighter tolerance (%) than VTRIP(MAX) % from regulated voltage. Circuitry being reset must have a wider tolerance (%) than VTRIP(MIN) % from regulated voltage. The TC1270A/TC1270AN/TC1271A devices are optimized to reject fast transient glitches on the VDD line. If the low input signal (which is below VTRIP) is not rejected, the Reset output is driven active within 50 µs of VDD falling through the Reset voltage threshold. After the device exits the Reset condition, the delay circuitry will hold the RST/RST pin active until the appropriate Reset delay time (tRST) has elapsed. 4.2.1 HYSTERESIS There is also a minimal hysteresis (VHYS) on the trip point. This is so that small noise signals on the device voltage (VDD) do not cause the Reset pin (RST/RST) to “jitter” (change between driving an active and inactive). The characterization graphs shown in Figures 2-13 through 2-15 shows the device hysteresis as a percentage of the voltage trip point (VTRIP). The Reset Delay Timer (tRST) gives a time based hysteresis for the system. 4.2.2 POWER-UP/RISING VDD As the device VDD rises, the device’s Reset circuit will remain active until the voltage rises above the “actual” trip point (VTRIP). Figure 4-7 shows a power-up sequence and the waveform of the RST and RST pins. As the device powers up, the voltage will start below the valid operating voltage of the device. At this voltage, the RST/RST output is not valid. Once the voltage is above the minimum operating voltage (1V) and below the selected VTRIP, the Reset output will be active. Once the device voltage rises above the VTRIP voltage, the Reset delay timer (tRST) starts. When the Reset delay timer times out, the Reset output (RST/RST) is driven inactive. VTRIP VDD 1V tRST(1) RST(2) RST Note 1: Additional system current is consumed during the tRST time. 2: The TC1270AN requires an external pull-up resistor. FIGURE 4-7: Power-up. RST/RST pin Operation During device power up, the input voltage is below the Trip Point voltage. The device must enter the valid operating range for the device to start operation. © 2007 Microchip Technology Inc. DS22035B-page 19 TC1270A/70AN/71A 4.2.3 POWER-DOWN/BROWN-OUTS Figure 4-8 shows the waveform of the RST pin as determined by the VDD voltage. As the VDD voltage falls from the normal operating point, the device “enters” reset by crossing the VTRIP voltage (between VTRIP(MAX) and VTRIP(MIN)). Then when VDD voltage rises, the device “exits” reset by crossing the VTRIP voltage (below or at VTRIP(MAX)). After the “exit” state has been detected, the Reset Delay Timer (tRST) starts. Once the tRST time completes, the Reset pin is driven inactive. As the device powers-down/brown-outs, the VDD falls from a voltage above the devices trip point (VTRIP). The device will trip at a voltage between the maximum trip point (VTRIP(MAX)) and the minimum trip point (VTRIP(MIN)). Once the device voltage (VDD) goes below this voltage, the RST/RST pin will be forced to the active state. Table 4-3 shows the state of the RST or RST pins. TABLE 4-3: RESET PIN STATES State of RST Pin when: Device State of RST Pin when: Output Driver VDD < VTRIP VDD > VTRIP (1) VDD < VTRIP VDD > VTRIP (1) TC1270A L H — — Push-Pull TC1271A — — H L Push-Pull Note 1: The RST/RST pin will be driven inactive after the Reset Delay Timer (tRST) times out. VTRIP (with VDD Rising) VDD VTRIP (with VDD Falling) 1V RST(1) tRST tRD Note 1: FIGURE 4-8: DS22035B-page 20 < 1V is outside the device specifications tRST tRD The TC1270AN requires an external pull-up resistor. RST Operation as determined by the VTRIP. © 2007 Microchip Technology Inc. TC1270A/70AN/71A 4.3 Negative Going VDD Transients The minimum pulse width (time) required to cause a Reset may be an important criteria in the implementation of a Power-on Reset (POR) circuit. This time is referred to as transient duration. The TC127XA devices are designed to reject a level of negative-going transients (glitches) on the power supply line. Transient duration is the amount of time needed for these supervisory devices to respond to a drop in VDD. The transient duration time (tTRAN) is dependent on the magnitude of VTRIP – VDD (overdrive). Any combination of duration and overdrive that lies under the duration/overdrive curve will not generate a Reset signal. Generally speaking, the transient duration time decreases with an increase in the VTRIP – VDD voltage. Figure 4-9 shows an example transient duration vs. Reset comparator overdrive. It shows that the farther below the trip point the transient pulse goes, the duration of the pulse required to cause a Reset gets shorter. So any combination of duration and overdrive that lays under the curve will not generate a Reset signal. Combinations above the curve are detected as a brown-out or power-down. 4.4 Manual Reset with Glitch Filter Circuit The Manual Reset input pin (MR) allows the Reset pins (RST/RST) to be manually forced to their active states. The MR pin has circuitry to filter noise pulses that may be present on the pin. Figure 4-10 shows a block diagram for using the TC127XA with a push button switch. To minimize the required external components, the MR input has an internal pull-up resistor. A mechanical push button or active logic signal can drive the MR input. Once MR has been low for a time, tMD (the Manual Reset delay time), the Reset output pins are forced active. The Reset output pins will remain in their active states for the Reset delay timer time out period (tRST). Figure 4-11 shows a waveform for the Manual Reset switch input and the Reset pins output. +5V VDD MR Transient immunity can be improved by adding a bypass capacitor (typically 0.1 µF) as close as possible to the VDD pin of the TC127XA device. TC127XA RST PIC® MCU MCLR VSS Supply Voltage 5V 0V VTRIP(MAX) VTRIP(MIN) VTRIP(MIN) - VDD (Overdrive) FIGURE 4-10: tTRAN (Duration) tMR Time (µs) tMD MR Transient Duration (ms) Push Button Reset. VIH Area above curve will generate a reset signal Area below curve will not generate a reset signal Transient Overdrive Voltage (mV) FIGURE 4-9: Example of Typical Transient Duration Waveform. VIL tRST RST RST The MR input typically ignores input pulses of 100 ns. FIGURE 4-11: 4.4.1 MR Input – Push Button. NOISE FILTER The noise filter filters out noise spikes (glitches) on the Manual Reset pin (MR). Noise spikes less than 100 ns (typical) are filtered. © 2007 Microchip Technology Inc. DS22035B-page 21 TC1270A/70AN/71A Reset Generator Circuit The output signals from the Voltage Detect Circuit and the Manual Reset with Glitch Filter Circuit are OR’d together and is used to activate the Reset Generator Module. After the reset conditions have been removed (the MR pin is no longer forced low and the input voltage is greater than the Trip Point voltage), the Reset Generator circuit determines the reset delay timeout required. There are three options for the delay circuit. These are: 4.5.2 The Reset delay timer time out period (tRST) determines how long the device remains in the Reset condition. This time out is affected by both the device VDD and temperature. Typical responses for different VDD values and temperatures are shown in Figures 2-28, 2-29 and 2-30. TABLE 4-4: • 2.19 ms (typical) delay • 35 ms (typical) delay • 280 ms (typical) delay 4.5.1 The Reset Delay Timer starts once the Voltage Detector Circuit output AND the Manual Reset with Glitch Filter Circuit output become inactive. While the Reset Delay Timer is active, the RST or RST pin is driven to the active state. Once the Reset Delay Timer times-out, the RST or RST pin is driven inactive. The Reset delay timer (tRST) starts after the device voltage rises above the “actual” trip point (VTRIP). When the Reset delay timer times out, the Reset output pin (RST/RST) is driven inactive. The Reset Delay Timer is cleared, if either (or both) the Voltage Detector Circuit output OR the Manual Reset with Glitch Filter Circuit output become active. The RST or RST pin continues to be driven to the active state. Figure 4-12 illustrates when the Reset Delay Timer (tRST) is active or inactive. RESET DELAY TIMER TIME OUTS tRST RESET DELAY TIMER The Reset delay timer ensures that the TC127XA device will “hold” the embedded system in Reset until the system voltage has stabilized. The Reset delay timer time out is shown in Table 4-4. EFFECT OF TEMPERATURE ON RESET POWER-UP TIMER (tRPU) Units Min Typ Max 1.09 2.19 4.38 ms 17.5 35 70 ms 140 280 560 ms ↑ ↑ This is the minimum time that the Reset Delay Timer will “hold” the Reset pin active after VDD rises above VTRIP This is the maximum time that the Reset Delay Timer will “hold” the Reset pin active after VDD rises above VTRIP Note 1: Shaded rows are custom ordered time outs. VDD VTRIP tRST RST Reset Delay Timer Inactive See Figures 2-9, 2-7 and 2-8 Reset Delay Timer Active 4.5 Reset Delay Timer Inactive See Figures 2-9, 2-7 and 2-8 See Figures 2-12, 2-11 and 2-10 FIGURE 4-12: Waveform. DS22035B-page 22 Reset Power-up Timer © 2007 Microchip Technology Inc. TC1270A/70AN/71A 5.0 APPLICATION INFORMATION This section shows application related information that may be useful for your particular design requirements. 5.1 Using in PIC® Microcontroller, ICSP™ Applications 5.3 Note: This operation can only be done using the device with the Open-Drain RST pin (TC1270AN). Supply Monitor Noise Sensitivity The TC127XA devices are optimized for fast response to negative-going changes in VDD. Systems with an inordinate amount of electrical noise on VDD (such as systems using relays) may require a 0.01 µF or 0.1 µF bypass capacitor to reduce detection sensitivity. This capacitor should be installed as close to the TC127XA as possible to keep the capacitor lead length short. Figure 5-4 shows the typical application circuit for using the TC1270AN for voltage supervisory function when the PIC microcontroller will be programmed via the In-Circuit Serial Programming™ (ICSP™) feature. Additional information is available in TB087, “Using Voltage Supervisors with PICmicro® Microcontroller Systems which Implement In-Circuit Serial Programming™”, DS91087. Note: 0.1 µF It is recommended that the current into the RST pin be current limited by a 1 kΩ resistor. VDD TC127XA RST RST MR VDD/VPP VSS 0.1 µF RPU VDD TC1270AN FIGURE 5-1: Typical Application Circuit with Bypass Capacitor. 5.2 Conventional Voltage Monitoring RST VSS 1 kΩ VDD PIC® Microcontroller MCLR Reset input) (Active-Low) VSS Figure 5-2 and Figure 5-3 show the TC127XA in conventional voltage monitoring applications. + – FIGURE 5-4: Typical Application Circuit for PIC® Microcontroller with the ICSP™ Feature. VDD TC127XA RST BATLOW VSS FIGURE 5-2: Battery Voltage Monitor. VDD + Pwr Sply RST TC127XA Power Good – VSS FIGURE 5-3: Power Good Monitor. © 2007 Microchip Technology Inc. DS22035B-page 23 TC1270A/70AN/71A 5.4 Modifying The Trip Point, VTRIP Although the TC127XA device has a fixed voltage trip point (VTRIP), it is sometimes necessary to make custom adjustments. This can be accomplished by connecting an external resistor divider to the TC127XA VDD pin. This causes the VSOURCE voltage to be at a higher voltage than when the TC127XA input equals it’s VTRIP voltage (Figure 5-5). To maintain detector accuracy, the bleeder current through the divider should be significantly higher than the 15 µA maximum operating current required by the TC127XA. A reasonable value for this bleeder current is 1 mA (67 times the 10 µA required by the TC127XA). For example, if VTRIP = 2V and the desired trip point is 2.5V, the value of R1 + R2 is 2.5 kΩ (2.5V/1 mA). The value of R1 + R2 can be rounded to the nearest standard value and plugged into the equation of Figure 5-5 to calculate values for R1 and R2. 1% tolerance resistors are recommended. 5.5 MOSFET Low-Drive Protection Low operating power and small physical size make the TC1270AN series ideal for many voltage detector applications. Figure 5-6 shows a low-voltage gate drive protection circuit that prevents overheating of the logic-level MOSFET due to insufficient gate voltage. When the input signal is below the threshold of the TC1270AN, its output grounds the gate of the MOSFET. VTRIP VDD TC1270AN VDD RL RST MTP3055EL VSS VSOURCE Note 1: R2 VDD R1 TC127XA RST or RST VSS R V 270Ω (1) 1 × R------------------SOURCE +R 1 2 = V This resistance needs to be properly sized for the selected Trip point voltage related to the VOL operation. FIGURE 5-6: Protection. MOSFET Low-Drive TRIP Where: VSOURCE = Voltage to be monitored VTRIP = Threshold Voltage setting Note: In this example, VSOURCE must be greater than (VTRIP). FIGURE 5-5: Modify Trip-Point using External Resistor Divider. DS22035B-page 24 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 5.6 Controllers and Processors With Bidirectional I/O Pins Some microcontrollers have bidirectional Reset pins. Depending on the current drive capability of the controller pin, an indeterminate logic level may result if there is a logic conflict. This can be avoided by adding a 4.7 kΩ resistor in series with the output of the TC127XA (Figure 5-7). If there are other components in the system that require a Reset signal, they should be buffered so as not to load the Reset line. If the other components are required to follow the Reset I/O of the microcontroller, the buffer should be connected as shown with the solid line. Buffered Reset to system VDD VDD TC1270A/71A MR VSS RST or RST VDD 5.8 Reset Signal Integrity During Power-Down The TC1270A and TC1271A reset output is valid down to VDD = 1.0V. Below this voltage the output becomes an “open circuit” and does not sink current. This means CMOS logic inputs to the Microcontroller will be floating at an undetermined voltage. Most digital systems are completely shut down well above this voltage. However, in situations where the Reset signal must be maintained valid to VDD = 0V, external circuitry is required. For devices where the Reset signal is active-low, a pull-down resistor must be connected from the TC1270A RST pin to ground to discharge stray capacitances and hold the output low (Figure 5-9). Similarly for devices where the Reset signal is active-high, a pull-up resistor to VDD is required to ensure a valid high RST signal for VDD below 1.0V (Figure 5-10). This resistor value, though not critical, should be chosen such that it does not appreciably load the Reset pin under normal operation (100 kΩ will be suitable for most applications). Reset I/O 4.7 kΩ VSS VDD VDD FIGURE 5-7: Interfacing the TC1270A or TC1271A Push-Pull Output to a Bidirectional Reset I/O pin. 5.7 TC1270A RST MR VSS R1 100 kΩ Migration Paths Figure 5-8 shows the 5-pin SOT-23 footprint of the TC1270A, TC1270AN and TC1271A devices. Devices that are in the 3-pin SOT-23 package could be used in that circuit with the loss of the Manual Reset functionality. Examples of compatible footprint devices in the SOT-23-3 package are the MCP111, MCP112, TC54, and TC51 devices. This allows the system to be designed to offer a “base” functionality and a higher end system with the “enhanced” functionality, which includes a manual reset. FIGURE 5-9: Ensuring a valid active-low Reset pin output state as VDD approaches 0V. VDD VDD TC1271A RST MR NC 1 VDD 2 MR 3 FIGURE 5-8: Comparison. VSS SOT-23-3 SOT-23-5 5 VSS 4 RST or RST VDD 2 VSS 1 RST or RST 3 R1 100 kΩ FIGURE 5-10: Ensuring a valid active-high Reset pin output state as VDD approaches 0V. SOT-23 5-pin to 3-pin © 2007 Microchip Technology Inc. DS22035B-page 25 TC1270A/70AN/71A STANDARD DEVICES The configuration includes the: • Voltage Trip Point (VTRIP) • Reset Time Out (tRST) Table 6-1 shows the standard devices and their order number that are available and their respective configuration. TABLE 6-1: STANDARD VERSIONS Typical Maximum Code (1) 4.50 4.63 4.75 L 140 280 560 “blank” TC1270A 4.25 4.38 4.50 M 140 280 560 “blank” TC1270A 3.00 3.08 3.15 T 140 280 560 “blank” TC1270A 2.85 2.93 3.00 S 140 280 560 “blank” TC1270A 2.55 2.63 2.70 R 140 280 560 “blank” TC1270AN 4.50 4.63 4.75 L 140 280 560 TC1270AN 4.25 4.38 4.50 M 140 280 TC1270AN 3.00 3.08 3.15 140 280 TC1270AN 2.85 2.93 3.00 S 140 280 560 TC1270AN 2.55 2.63 2.70 R 140 280 560 TC1271A 4.50 4.63 4.75 L 140 280 560 “blank” TC1271A 4.25 4.38 4.50 M 140 280 560 “blank” TC1271A 3.00 3.08 3.15 T 140 280 560 “blank” TC1271A 2.85 2.93 3.00 S 140 280 560 “blank” TC1271A 2.55 2.63 2.70 R 140 280 560 “blank” Device Note 1: Typical TC1270A Minimum Minimum Reset Time Out (ms) Code Maximum Reset Threshold (V) T Package 6.0 Order Number Replaces SOT-23-5 TC1270ALVCTTR — SOT-143 TC1270ALVRCTR TC1270LERC / TCM811LERC SOT-23-5 TC1270AMVCTTR — SOT-143 / TC1270AMVRCTR TC1270MERC TCM811MERC SOT-23-5 TC1270ATVCTTR — SOT-143 TC1270ATVRCTR TC1270TERC / TCM811TERC SOT-23-5 TC1270ASVCTTR — SOT-143 TC1270ASVRCTR TC1270SERC / TCM811SERC SOT-23-5 TC1270ARVCTTR — SOT-143 TC1270ARVRCTR TC1270RERC / TCM811RERC “blank” SOT-23-5 TC1270ANLVCT — 560 “blank” SOT-23-5 TC1270ANMVCT — 560 “blank” SOT-23-5 TC1270ANTVCT — “blank” SOT-23-5 TC1270ANSVCT — “blank” SOT-23-5 TC1270ANRVCT — SOT-23-5 TC1271ALVCTTR — SOT-143 TC1271ALVRCTR TC1271LERC / TCM812LERC SOT-23-5 TC1271AMVCTTR — SOT-143 / TC1271AMVRCTR TC1271MERC TCM812MERC SOT-23-5 TC1271ATVCTTR — SOT-143 TC1271ATVRCTR TC1271TERC / TCM812TERC SOT-23-5 TC1271ASVCTTR — SOT-143 TC1271ASVRCTR TC1271SERC / TCM812SERC SOT-23-5 TC1271ARVCTTR — SOT-143 TC1271ARVRCTR TC1271RERC / TCM812RERC “A” timeout delay options are only standard in the SOT-23-5 package. SOT-143 package is a custom request. DS22035B-page 26 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 7.0 CUSTOM CONFIGURATIONS The following Custom Reset Trip Point is available (see Table 7-1). TABLE 7-1: CUSTOM TRIP POINT - % From Regulated Voltage Trip Voltage Selection VTRIP(MAX) / VTRIP(MIN) (1) 2.85V 5.0% 2.70V 10.0% 3.0V Note 1: Contact factory for additional information. Table 7-2 shows the codes that specify the desired Reset time out (tRST) for custom devices TABLE 7-2: Code B DELAY TIME OUT ORDERING CODES Reset Delay Comment Time (Typ) (ms) 2.19 Note 1 C 35 Note 1 “blank” 280 Delay timings for standard device offerings Note 1: This delay timing option is not the standard offering. For information on ordering devices with these delay times, contact your local Microchip sales office. Minimum purchase volumes are required. © 2007 Microchip Technology Inc. DS22035B-page 27 TC1270A/70AN/71A 8.0 DEVELOPMENT TOOLS 8.1 Evaluation/Demonstration Boards The SOIC14-EV (102-00094) board has a SOT-23-6 footprint, that can be jumpered into any portion of the circuit. This will allow any footprint that the TC1270A requires in the SOT-23-5 package. The SOT-23-5/6 Evaluation Board (VSUPEV2) can be used to evaluate the characteristics of the TC127XA devices. This blank PCB has footprints for: • • • • Pull-up Resistor Pull-down Resistor Loading Capacitor In-line Resistor There is also a power supply filtering capacitor. For evaluating the TC127XA devices, the selected device should be installed into the Option A footprint. FIGURE 8-2: (SOIC14EV). SOIC-14 Evaluation Board These boards may be purchased directly from the Microchip web site at www.microchip.com. FIGURE 8-1: SOT-23-5/6 Voltage Supervisor Evaluation Board (VSUPEV2). DS22035B-page 28 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 9.0 PACKAGING INFORMATION 9.1 Package Marking Information 5-Pin SOT-23 Example: XXNN Part Number Code Part Number Code TC1270ALVCTTR F1NN TC1271ALVCTTR J1NN TC1270AMVCTTR F2NN TC1271AMVCTTR J2NN TC1270ATVCTTR F3NN TC1271ATVCTTR J3NN TC1270ASVCTTR F4NN TC1271ASVCTTR J4NN TC1270ARVCTTR F5NN TC1271ARVCTTR J5NN TC1270ANLVCTTR FSNN TC1270ANMVCTTR FTNN TC1270ANTVCTTR FUNN TC1270ANSVCTTR FVNN TC1270ANRVCTTR FWNN 4-Lead SOT-143 Example: Part Number XXNN Code Part Number Code TC1270ALVRCTR D1NN TC1271ALVRCTR C1NN TC1270AMVRCTR D2NN TC1271AMVRCTR C2NN TC1270ATVRCTR D3NN TC1271ATVRCTR C3NN TC1270ASVRCTR D4NN TC1271ASVRCTR C4NN TC1270ARVRCTR D5NN TC1271ARVRCTR C5NN TC1270ANLVRCTR E1NN TC1270ANMVRCTR E2NN TC1270ANTVRCTR E3NN TC1270ANSVRCTR E4NN TC1270ANRVRCTR E5NN Legend: XX...X Y YY WW NN e3 * Note: F125 C125 Customer-specific information Year code (last digit of calendar year) Year code (last 2 digits of calendar year) Week code (week of January 1 is week ‘01’) Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator ( e3 ) can be found on the outer packaging for this package. In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. © 2007 Microchip Technology Inc. DS22035B-page 29 TC1270A/70AN/71A 5-Lead Plastic Small Outline Transistor (CT) [SOT-23] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging b N E E1 3 2 1 e e1 D A2 A c φ A1 L L1 Units Dimension Limits Number of Pins MILLIMETERS MIN NOM MAX N 5 Lead Pitch e 0.95 BSC Outside Lead Pitch e1 Overall Height A 0.90 – Molded Package Thickness A2 0.89 – 1.30 Standoff A1 0.00 – 0.15 Overall Width E 2.20 – 3.20 Molded Package Width E1 1.30 – 1.80 Overall Length D 2.70 – 3.10 Foot Length L 0.10 – 0.60 Footprint L1 0.35 – 0.80 Foot Angle φ 0° – 30° Lead Thickness c 0.08 – 0.26 1.90 BSC 1.45 Lead Width b 0.20 – 0.51 Notes: 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-091B DS22035B-page 30 © 2007 Microchip Technology Inc. TC1270A/70AN/71A 4-Lead Plastic Small Outline Transistor (RC) [SOT-143] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging D e e/2 N E E1 1 2 e1 A2 A c φ A1 b2 Units Dimension Limits Number of Pins L L1 3X b MILLIMETERS MIN N NOM MAX 4 Pitch e 1.92 BSC Lead 1 Offset e1 0.20 BSC Overall Height A 0.80 – Molded Package Thickness A2 0.75 0.90 1.22 1.07 Standoff § A1 0.01 – 0.15 Overall Width E 2.10 – 2.64 Molded Package Width E1 1.20 1.30 1.40 Overall Length D 2.67 2.90 3.05 Foot Length L 0.13 0.50 0.60 Footprint L1 Foot Angle φ 0° – 8° Lead Thickness c 0.08 – 0.20 Lead 1 Width b1 0.76 – 0.94 Leads 2, 3 & 4 Width b 0.30 – 0.54 REF 0.54 Notes: 1. § Significant Characteristic. 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-031B © 2007 Microchip Technology Inc. DS22035B-page 31 TC1270A/70AN/71A 9.2 Product Tape and Reel Specifications FIGURE 9-1: EMBOSSED CARRIER DIMENSIONS (8 MM TAPE ONLY) Top Cover Tape A0 W B0 K0 P TABLE 1: CARRIER TAPE/CAVITY DIMENSIONS Case Outline Carrier Dimensions Package Type Cavity Dimensions W mm P mm A0 mm B0 mm K0 mm Output Quantity Units Reel Diameter in mm OT SOT-23 5L 8 4 3.2 3.2 1.4 3000 180 RC SOT-143 4L 8 4 3.1 2.69 1.3 3000 180 FIGURE 9-2: 5-LEAD SOT-23 DEVICE TAPE AND REEL SPECIFICATIONS Device Marking User Direction of Feed Pin 1 W, Width of Carrier Tape Pin 1 P, Pitch Standard Reel Component Orientation DS22035B-page 32 Reverse Reel Component Orientation © 2007 Microchip Technology Inc. TC1270A/70AN/71A FIGURE 9-3: 4-LEAD SOT-143 DEVICE TAPE AND REEL SPECIFICATIONS Component Taping Orientation for 4-Pin SOT-143 Devices User Direction of Feed Device Marking W Pin 1 P Standard Reel Component Orientation for TR Suffix Device (Mark Right Side Up) Carrier Tape, Number of Components Per Reel and Reel Size: Package Carrier Width (W) Pitch (P) Part Per Full Reel Reel Size 8 mm 4 mm 3000 7 in. 4-Pin SOT-143 © 2007 Microchip Technology Inc. DS22035B-page 33 TC1270A/70AN/71A NOTES: DS22035B-page 34 © 2007 Microchip Technology Inc. TC1270A/70AN/71A APPENDIX A: REVISION HISTORY Revision B (June 2007) • Added new options: - Open-Drain output - New Reset Delay timeouts. • Updated Package Outline Drawings • Updated Revision History • Added new options to Product Identification System Revision A (March 2007) • Original Release of this Document. © 2007 Microchip Technology Inc. DS22035B-page 35 TC1270A/70AN/71A NOTES: DS22035B-page 36 © 2007 Microchip Technology Inc. TC1270A//70AN/71A PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PART NO. Device X XX X XX X VTRIP Reset Delay Temperature Package Tape/Reel Options Device: VTRIP Options: Options Range = = = = = a) Option TC1270A: Voltage Supervisor with Manual Reset TC1270AN: Voltage Supervisor with Manual Reset TC1271A: Voltage Supervisor with Manual Reset R S T M L Examples: b) 2.55V (min.) / 2.63V (typ.) / 2.70V (max.) 2.85V (min.) / 2.93V (typ.) / 3.00V (max.) 3.00V (min.) / 3.08V (typ.) / 3.15V (max.) 4.25V (min.) / 4.38V (typ.) / 4.50V (max.) 4.50V (min.) / 4.63V (typ.) / 4.75V (max.) c) Time Out Options: B = C = “blank” = Temperature Range: V tRST = 2.19 ms (typ) tRST = 35 ms (typ) tRST = 280 ms (typ) = -40°C to +125°C Package: CT = Plastic Small Outline Transistor, SOT-23, 5-lead RC = Plastic Small Outline Transistor, SOT-143, 4-lead Tape/Reel Option: TR d) e) = Tape and Reel f) © 2007 Microchip Technology Inc. TC1270ASVCTTR: 2.85V min. / 2.93V typ. / 3.00V max. voltage trip point, Push-pull active low reset, Reset Delay Timer = 280 ms, 5-LD SOT-23, Tape and Reel, -40°C to +125°C TC1270ALVRCTR: 4.50V min. / 4.63V typ. / 4.75V max. voltage trip point, Push-pull active low reset, Reset Delay Timer = 280 ms, 4-LD SOT-143, Tape and Reel, -40°C to +125°C TC1270ANMBVCTTR: 4.25V min. / 4.38V typ. / 4.50V max. Open-drain active low reset, Reset Delay Timer = 2.19 ms, 5-Lead SOT-23, Tape and Reel, -40°C to +125°C TC1270ANLCVCT: 4.50V min. / 4.63V typ. / 4.75V max. Open-drain active low reset, Reset Delay Timer = 35 ms, 5-Lead SOT-23, -40°C to +125°C TC1271ARVCTTR: 2.55V min. / 2.63V typ. / 2.70V max. voltage trip point, Push-pull active high reset, Reset Delay Timer = 280 ms, 5-LD SOT-23, Tape and Reel, -40°C to +125°C TC1271ATVRCTR: 3.00V min. / 3.08V typ. / 3.15V max. voltage trip point, Push-pull active high reset, Reset Delay Timer = 280 ms, 4-LD SOT-143, Tape and Reel, -40°C to +125°C DS22035B-page 37 TC1270A//70AN/71A NOTES: DS22035B-page 38 © 2007 Microchip Technology Inc. Note the following details of the code protection feature on Microchip devices: • Microchip products meet the specification contained in their particular Microchip Data Sheet. • Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. • There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. • Microchip is willing to work with the customer who is concerned about the integrity of their code. • Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.” Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. Trademarks The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified. © 2007 Microchip Technology Inc. DS22035B-page 39 WORLDWIDE SALES AND SERVICE AMERICAS ASIA/PACIFIC ASIA/PACIFIC EUROPE Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 China - Fuzhou Tel: 86-591-8750-3506 Fax: 86-591-8750-3521 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 Malaysia - Penang Tel: 60-4-646-8870 Fax: 60-4-646-5086 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 Taiwan - Hsin Chu Tel: 886-3-572-9526 Fax: 886-3-572-6459 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 06/25/07 DS22035B-page 40 © 2007 Microchip Technology Inc.