SANYO LC876596B

Ordering number : ENN*6717
CMOS IC
LC876596B/80B
8-Bit Single Chip Microcontroller with
96/80 KB ROM and 2048-Byte RAM On Chip
Preliminary
Overview
The LC876596B and LC876580B are 8 bit single chip microcontrollers with the following on-chip functional blocks :
- CPU: operable at a minimum bus cycle time of 100 ns
- On-chip ROM Maximum Capacity :
LC876596B
96K bytes
LC876580B
80K bytes
- On-chip RAM: 2048 bytes
- VFD automatic display controller / driver
- 16 bit timer / counter (can be divided into two 8 bit timers)
- 16 bit timer / PWM (can be divided into two 8 bit timers)
- timer for use as date / time clock
- synchronous serial I/O port (with automatic block transmit / receive function)
- asynchronous / synchronous serial I/O port
- 12-channel × 8-bit AD converter
- Weak signal detector
- 15-source 10-vectored interrupt system
All of the above functions are fabricated on a single chip.
Features
(1) Read-Only Memory (ROM): LC876596B
LC876580B
98304 × 8 bits
81920 × 8 bits
(2) Random Access Memory (RAM): LC876596B/80B 2048 × 9 bits
(3) Minimum Bus Cycle Time: 100 ns (10 MHz)
Note: The bus cycle time indicates ROM read time.
Ver.1.04
12000
91400 RM (IM) SK No.6717-1/23
LC876596B/80B
(4) Minimum Instruction Cycle Time: 300 ns (10MHz)
(5) Ports
- Input/output ports
Data direction programmable for each bit individually :
20 (P1n, P70 to P73, P8n)
- 15V withstand input/output ports
Data direction programmable in nibble units :
8 (P0n)
(When N-channel open drain output is selected, data can be input in bit units.)
Data direction programmable for each bit individually :
8 (P3n)
- Input ports :
2 (XT1,XT2)
- VFD output ports
Large current outputs for digits :
9 (S0 / T0 to S8 / T8)
Large current outputs for digits / segments :
7 (S9 / T9 to S15 / T15)
digit / segment outputs :
8 (S16 to S23)
segment outputs :
28 (S24 to S51)
Other functions
Input/output ports :
12(PFn, PG0 to 3)
Input ports :
24 (PCn, PDn, PEn)
- Oscillator pins :
2 (CF1,CF2)
- Reset pin :
1 (RES#)
- Power supply :
6 (VSS1 to 2, VDD1 to 4)
- VFD power supply :
1 (VP)
(6) VFD automatic display controller
- Programmable segment/digit output pattern
Output can be switched between digit/segment waveform output (pins 9 to 24 can be used for output of digit
waveforms.
parallel-drive available for large current VFD.
- 16-step dimmer function available
(7) Weak signal detection (MIC signals etc)
- Counts pulses with width greater than a preset value
- 2 bit counter
(8) Timers
- Timer 0: 16 bit timer / counter with capture register
Mode 0: 2 channel 8-bit timer with programmable 8 bit prescaler and 8 bit capture register
Mode 1: 8 bit timer with 8 bit programmable prescaler and 8 bit capture register + 8 bit
Counter with 8-bit capture register
Mode 2: 16 bit timer with 8 bit programmable prescaler and 16 bit capture register
Mode 3: 16 bit counter with 16 bit capture register
- Timer 1: PWM / 16 bit timer toggle output
Mode 0: 2 channel 8 bit timer (with toggle output)
Mode 1: 2 channel 8 bit PWM
Mode 2: 16 bit timer (with toggle output) Toggle output also possible using lower order 8 bits.
Mode 3: 16 bit timer (with toggle output) Lower order 8 bits can be used as PWM output.
- Base Timer
1) The clock signal can be selected from any of the following :
Sub-clock (32.768kHz crystal oscillator), system clock, and prescaler output from timer 0
2) Interrupts can be selected to occur at one of five different times.
No.6717-2/23
LC876596B/80B
(9) Serial-interface
- SIO 0: 8 bit synchronous serial Interface
1) LSB first / MSB first function available
2) Internal 8 bit baud-rate generator (maximum transmit clock period 4 / 3 Tcyc)
3) Continuous automatic data communication (1-256 bits)
- SIO 1: 8 bit asynchronous / synchronous serial interface
Mode 0: Synchronous 8 bit serial IO (2-wire or 3-wire, transmit clock 2–512 Tcyc)
Mode 1: Asynchronous serial IO (half duplex, 8 data bits, 1 stop bit, baud rate 8–2048Tcyc)
Mode 2: Bus mode 1 (start bit, 8 data bits, transmit clock 2–512 Tcyc)
Mode 3: Bus mode 2 (start detection, 8 data bits, stop detection)
(10) AD converter
-8 bits × 12 channels
(11) Remote control receiver circuit (connected to P73 / INT3 / T0IN terminal)
-Noise rejection function (noise rejection filter time constant can selected from 1 / 32 / 128 Tcyc)
(12) Watchdog timer
- The watching timer period is set using an external RC.
- Watchdog timer can produce interrupt, system reset
(13) Interrupts: 15-source, 10-vectored interrupts
1) Three priority (low, high and highest) multiple interrupts are supported. During interrupt handling, an equal or
lower priority interrupt request is refused.
2) If interrupt requests to two or more vector addresses occur at once, the higher priority interrupt takes precedence.
In the case of equal priority levels, the vector with the lowest address takes precedence.
(14) Subroutine stack levels: 1024 levels max.
Stack is located in RAM.
(15) Multiplication and division
- 16 bit × 8 bit (executed in 5 cycles)
- 24 bit × 16 bit (12 cycles)
- 16 bit ÷ 8 bit (8 cycles)
- 24 bit ÷ 16 bit (12 cycles)
(16) Oscillation circuits
- On-chip RC oscillation circuit for system clock use.
- On-chip CF oscillation circuit for system clock use. (Rf built in)
- On-chip Crystal oscillation circuit low speed system clock use. (Rd, Rf external)
(17) Standby function
- HALT mode
HALT mode is used to reduce power consumption. Program execution is stopped. Peripheral circuits still
operate but VFD display and some serial transfer operations stop.
1) Oscillation circuits are not stopped automatically.
2) Release occurs on system reset or by interrupt.
-HOLD mode
HOLD mode is used to reduce power consumption. Both program execution and peripheral circuits are
stopped.
1) CF, RCand crystal oscillation circuits stop automatically.
2) Release occurs on any of the following conditions.
(1) input to the reset pin goes low
(2) a specified level is input at least one of INT0, INT1, INT2
(3) an interrupt condition arises at port 0
No.6717-3/23
LC876596B/80B
-X’tal HOLD made
X’tal HOLD mode is used to reduce power consumption. Program execution is stopped.
All peripheral circuits except the base timer are stopped.
1) CF and RC oscillation circuits stop automatically.
2) Crystal oscillator is maintained in its state at HOLD mode inception.
3) Release occurs on any an any of the following conditions
(1) input to the reset pin goes low
(2) a specified level is input to at least one of INT0, INT1, INT2
(3) an interrupt condition arises at port 0
(4) an interrupt condition arises at the base-timer
(18) Factory shipment
-delivery form QIP100E
(19) Development tools
- Evaluation chip: LC876096
- Emulator: EVA62S + ECB876500 (Evaluation chip board) + SUB876500 + POD100QFP
- Flash ROM version: LC87F65C8A
No.6717-4/23
P16/T1PWML
P17/T1PWMH/BUZ
P30
P31
P32
P33
P34
P35
P36
P37
RES
XT1/AN10
XT2/AN11
VSS1
CF1
CF2
VDD1
P80/AN0
P81/AN1
P82/AN2
P83/AN3
P84/AN4
P85/AN5
P86/AN6
P87/AN7/MICIN
P70/INT0/T0LCP/AN8
P71/INT1/T0HCP/AN9
P72/INT2/T0IN
P73/INT3/T0IN
S0/T0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
S47/PF7
S46/PF6
S45/PF5
S44/PF4
S43/PF3
S42/PF2
S41/PF1
S40/PF0
VDD4
S39/PE7
S38/PE6
S37/PE5
S36/PE4
S35/PE3
S34/PE2
S33/PE1
S32/PE0
S31/PD7
S30/PD6
S29/PD5
S28/PD4
S27/PD3
S26/PD2
S25/PD1
S24/PD0
S23/PC7
S22/PC6
S21/PC5
S20/PC4
VP
LC876596B/80B
Pin Assignment
S48/PG0
S49/PG1
S50/PG2
S51/PG3
P00
P01
P02
P03
VSS2
VDD2
P04
P05
P06
P07
P10/SO0
P11/SI0/SB0
P12/SCK0
P13/SO1
P14/SI1/SB1
P15/SCK1
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
S19/PC3
S18/PC2
S17/PC1
S16/PC0
VDD3
S15/T15
S14/T14
S13/T13
S12/T12
S11/T11
S10/T10
S9/T9
S8/T8
S7/T7
S6/T6
S5/T5
S4/T4
S3/T3
S2/T2
S1/T1
SANYO : QIP-100E
Ver.1.00
Package Dimension
(unit : mm)
3151
SANYO : QIP-100E
No.6717-5/23
LC876596B/80B
System Block Diagram
Interrupt Control
IR
CF
RC
ROM
Clock
Generator
Stand-by Control
PLA
PC
X’tal
Bus Interface
ACC
SIO0
Port 0
B Register
SIO1
Port 1
C Register
Timer 0
Port 3
ALU
Timer 1
Port 7
Base Timer
Port 8
PSW
VFD Controller
ADC
RAR
INT0 - 3
Noise Rejection Filter
Weak Signa Detector
RAM
Stack Pointer
Watch Dog Timer
No.6717-6/23
LC876596B/80B
Pin Assignment
Pin name
I/O
Function
Option
VSS1
VSS2
-
• Power supply (-)
No
VDD1
VDD2
VDD3
VDD4
-
• Power supply (+)
No
VP
-
• Power supply (-)
No
PORT0
P00 to P07
I/O
• 8bit input/output port
• data direction programmable in nibble units
• Use of pull-up resistor can be specified in nibble units
• Input for HOLD release
• Input for port 0 interrupt
• 15V withstand at N-channel open drain output
Yes
PORT1
P10 to P17
I/O
• 8bit input/output port
• data direction programmable for each bit
• Use of pull-up resistor can be specified for each bit
• Other pin functions
P10 SIO0 data output
P11 SIO0 data input/bus input/output
P12 SIO0 clock input/output
P13 SIO1 data output
P14 SIO1 data input/bus input/output
P15 SIO1 clock input/output
P16: Timer 1 PWML output
P17: Timer 1 PWMH output/Buzzer output
Yes
PORT3
P30 to P33
I/O
• 8bit Input/output port
• Data direction can be specified for each bit
• Use of pull-up resistor can be specified for each bit
• 15V withstand at N-channel open drain output
Yes
PORT7
P70 to P73
I/O
• 4bit Input/output port
• Data direction can be specified for each bit
• Use of pull-up resistor can be specified for each bit
• Other functions
P70: INT0 input/HOLD release input/Timer0L capture Input/output for watchdog timer
P71: INT1 input/HOLD release input/Timer0H capture input
P72: INT2 input/HOLD release input/timer 0 event input/Timer0L capture input
P73: INT3 input(noise rejection filter attached input)/timer 0 event input/Timer0H
capture input
AD input port: AN8(P70), AN9(P71)
The following types of interrupt detection are possible:
No
INT0
INT1
INT2
INT3
Rising
Falling
Rising/
falling
H level
L level
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
No
No
Yes
Yes
Yes
Yes
No
No
Yes
Yes
No
No
No.6717-7/23
LC876596B/80B
Pin name
I/O
Function description
Option
I/O
• 8bit Input/output port
• Input/output can be specified in a bit unit
• Other functions:
AD input port: AN0 to AN7
Weak signal detector input port: MICIN(P87)
No
S0/T0 to
S6/T6
O
• Large current output for VFD display controller digit (can be used for segment)
Yes
S7/T7 to
S8/T8
O
• Large current output for VFD display controller digit (can be used for segment)
No
S9/T9 to
S15/T15
O
• Large current output for VFD display controller segment/digit
No
S16 to S23
I/O
• Output for VFD display controller segment/digit
• Other functions:
High voltage input port: PC0 to PC7
No
S24 to S31
I/O
• Output for VFD display controller segment
• Other functions:
High voltage input port: PD0 to PD7
No
S32 to S39
I/O
• Output for VFD display controller segment
• Other functions
High voltage input port: PE0 to PE7
Yes
S40 to S47
I/O
• Output for VFD display controller segment
• Other functions:
High voltage input/output port: PF0 to PF7
Yes
S48 to S51
I/O
• Output for VFD display controller segment
• Other functions:
High voltage input/output port: PG0 to PG3
No
PORT8
P80 to P87
RES
I
Reset terminal
No
XT1
I
• Input for 32.768kHz crystal oscillation
• Other functions:
General purpose input port
When not in use, connect to VDD1.
AD input port: AN10
No
XT2
I/O
• Output for 32.768kHz crystal oscillation
• Other functions:
General purpose input port
When not in use, set to oscillation mode and leave open circuit.
AD input port: AN11
No
CF1
I
Input terminal for ceramic oscillator
No
CF2
O
Output terminal for ceramic oscillator
No
No.6717-8/23
LC876596B/80B
Port Output Configuration
Output configuration and pull-up/pull-down resistor options are shown in the following table.
Input /output is possible even when port is set to output mode.
Terminal
P00 to P07
P10 to P17
P30 to P37
Option applies to: Options
1 bit units
each bit
each bit
Output Format
1
CMOS
2
Pull-up resistor
Pull-down
resistor
15 voltage Nch-open drain
Programmable
(Note 1)
None
-
1
CMOS
Programmable
-
2
Nch-open drain
Programmable
-
1
CMOS
Programmable
-
2
15V Nch-open drain
None
-
P70
-
None
Nch-open drain
Programmable
-
P71 to P73
-
None
CMOS
Programmable
-
P80 to P87
-
None
Nch-open drain
None
-
S0/T0 to S6/T6
each bit
1
High voltage Pch-open drain
-
Fixed
2
High voltage Pch-open drain
-
None
None
High voltage Pch-open drain
-
fixed
1
High voltage Pch-open drain
-
Fixed
2
High voltage Pch-open drain
-
None
None
S7/T7 to S15/T15
S16 to S31
S32 to S47
each bit
S48 to S51
-
None
High voltage Pch-open drain
-
XT1
-
None
Input only
None
-
XT2
-
None
Output for 32.768kHz crystal
oscillation
None
-
Note 1 Programmable pull-up resisters of Port 0 can be attatched in nibble units (P00-03, P04-07).
* Note 1: Connect as follows to reduce noise on VDD and increase the back-up time.
VSS1, and VSS2 must be connected together and grounded.
*Note 2 : The power supply for the internal memory is VDD1 but it uses the VDD2 as the power supply for ports. When the
VDD2 is not backed up, the port level does not become “H” even if the port latch is in the “H” level. Therefore,
when the VDD2 is not backed up and the port latch is “H” level, the port level is unstable in the HOLD mode, and
the back up time becomes shorter because the through current runs from VDD to GND in the input buffer.
If VDD2 is not backed up, output “L” by the program or pull the port to “L” by the external circuit in the HOLD
mode so that the port level becomes “L” level and unnecessary current consumption is prevented.
LSI
VDD1
Power
Supply
Back-up capacitors *2
VDD2
VDD3
VDD4
VSS1
VFD
Powers
VSS2
No.6717-9/23
LC876596B/80B
1. Absolute Maximum Ratings at Ta=25°C and VSS1=VSS2=0V
Parameter
Symbol
Pins
Ratings
Conditions
VDD[V]
Supply voltage
VDDMAX VDD1,VDD2,
VDD3,VDD4
Input voltage
VI(1)
XT1,XT2,CF1, RES
VDD1=VDD2=VDD
3=VDD4
min.
typ.
max.
-0.3
+7.0
-0.3
VDD+0.3
VDD+0.3
VI(2)
VP
VDD-45
Output voltage
VO(1)
S0/T0 to S15/T15
VDD-45
VDD+0.3
Input/Output
voltage
VIO(1)
•Port 0: CMOS output
option
•Port 1
•Port 3: CMOS output
option
•Port 7
•Port 8
-0.3
VDD+0.3
VIO(2)
•Port 0 open drain
•Port 3 open drain
-0.3
15
VDD-45
VDD+0.3
High
level
output
current
Peak
output
current
Total
output
current
Low
level
output
current
Peak
output
current
Total
output
current
VIO(3)
S16 to S51
IOPH(1)
Port 0, 1, 3
•CMOS output
selected
•Current at each pin
-10
IOPH(2)
Port71,72,73
Current at each pin
-3
unit
V
mA
IOPH(3)
S0/T0 to S15/T15
Current at each pin
-30
IOPH(4)
S16 to S51
Current at each pin
-15
ΣIOAH(1)
Port 0
Total of all pins
-30
ΣIOAH(2)
Port 1,3
Total of all pins
-30
ΣIOAH(3)
Port 7
Total of all pins
-5
ΣIOAH(4)
S0/T0 to S15/T15
Total of all pins
-65
ΣIOAH(5)
S16 to S27
Total of all pins
-60
ΣIOAH(6)
S28 to S39
Total of all pins
-60
ΣIOAH(7)
S40 to S51
Total of all pins
-60
IOPL(1)
Port 02, 03
For each pin
30
IOPL(2)
•Port 00,01,04 to 07
•Port 1,3
For each pin
20
IOPL(3)
Port 7,8
For each pin
5
ΣIOAL(1)
Port 0
For each pin
60
ΣIOAL(2)
Ports 1,3
For each pin
50
ΣIOAL(3)
Ports 7,8
For each pin
20
QIP100E
Ta = -30 to +70°C
500
mW
°C
Maximum power Pdmax
dissipation
Operating
temperature
range
Topr
-30
70
Storage
temperature
range
Tstg
-55
125
No.6717-10/23
LC876596B/80B
2. Recommended Operating Range at Ta=-30°C to +70°C, VSS1=VSS2=0V
Parameter
Symbol
Pins
Conditions
Ratings
VDD[V]
min.
typ.
max.
unit
Operating
VDD(1)
supply voltage
range
VDD1=VDD2=
VDD3=VDD4
0.294µs ≤ tCYC ≤
200µs
4.5
6.0
Hold voltage
VHD
VDD1
RAM and the
register data are
kept in HOLD
mode.
2.0
6.0
Pull-down
voltage
VP
VP
-35
VDD
Input high
voltage
VIH(1)
•Port 0,3: CMOS output
option
•Port 8
Output disable
4.5–6.0 0.3VDD
+0.7
VDD
VIH(2)
Port 0,3: N-ch open drain Output disable
output
4.5–6.0 0.3VDD
+0.7
13.5
VIH(3)
•Port 1
•Port71,72,73
•P70 port input/interrupt
Output disable
4.5–6.0 0.3VDD
+0.7
VDD
VIH(4)
S16 to S51
Output P-channel
Tr. OFF
4.5–6.0 0.3VDD
+1.0
VDD
VIH(5)
P70 Weak signal input
Output disable
4.5–6.0 0.75VDD
VDD
VIH(6)
Port 70
Watchdog timer
Output disable
4.5–6.0 0.9VDD
VDD
VIH(7)
XT1, XT2, CF1, RES
4.5–6.0 0.75VDD
VDD
VIL(1)
•Port 0,3: CMOS output
option
•Port 8
Output disable
4.5–6.0
VSS
0.15VDD
+0.4
VIL(2)
Port 0,3: N-ch open drain Output disable
output
4.5–6.0
VSS
0.15VDD
+0.4
VIL(3)
•Port 1
•Port 71,72,73
•P70 port input/interrupt
Output disable
4.5–6.0
VSS
0.1VDD
+0.4
VIL(4)
S16 to S51
Output P-channel
Tr. OFF
4.5–6.0
-35
0.2VDD
VIL(5)
Port 87 weak signal input Output disabled
4.5–6.0
VSS
0.25VDD
VIL(6)
Port 70
Watchdog timer
4.5–6.0
VSS
0.8VDD
-1.0
VIL(7)
XT1,XT2,CF1, RES
4.5–6.0
VSS
0.25VDD
4.5–6.0
0.294
200
µs
•CF2 open circuit
•system clock
divider set to 1/1
•external clock
DUTY = 50±50%
4.5–6.0
0.1
10
MHz
•CF2 open circuit
•system clock
divider set to 1/2
4.5–6.0
0.2
20
Input low
voltage
Operation
cycle time
4.5–6.0
Output disabled
tCYC
External system fEXCF(1)
clock
frequency
CF1
V
Continued/
No.6717-11/23
LC876596B/80B
Parameter
Symbol
Pins
Conditions
Oscillation
stabilizing
time period
(Note 1)
FmCF(1)
CF1, CF2
10MHz ceramic resonator
oscillation
FmCF(2)
CF1, CF2
4MHz ceramic resonator
oscillation
Ratings
VDD[V]
min.
typ.
4.5–6.0
10
4.5–6.0
4
max.
unit
Refer to figure 1
Refer to figure 1
FmRC
FsX’tal
XT1, XT2
RC oscillation
4.5–6.0
32.768kHz crystal resonator
oscillation
4.5–6.0
0.3
1.0
2.0
32.768
Refer to figure 2
(Note 1) The oscillation constant is shown in table 1 and table 2.
No.6717-12/23
LC876596B/80B
3. Electrical Characteristics at Ta=-30°C to +70°C, VSS1=VSS2=0V
Parameter
Input high
current
Input low
current
Output high
voltage
Symbol
Pins
VDD[V]
min.
typ.
max.
Ports 0,3: N-ch open
drain output
•Output disabled
•VIN=13.5V
(including OFF state leak
current of the output Tr.)
4.5–6.0
5
IIH(2)
Port 0,1,3,7,8
•Output disabled
•Pull-up resister OFF.
•VIN=VDD
(including OFF state leak
current of the output Tr.)
4.5–6.0
1
IIH(3)
S16 to S51 without
pull-down resister
(Port C,D,E,F,G)
When configured as an input 4.5–6.0
port
VIN=VDD
60
IIH(4)
RES
VIN=VDD
4.5–6.0
1
IIH(5)
XT1,XT2
When configured as an input 4.5–6.0
port
VIN=VDD
1
IIH(6)
CF1
VIN=VDD
4.5–6.0
IIH(7)
P87/AN7/MICIN
weak signal input
VIN=VBIS+0.5V
(VBIS : Bias voltage)
4.5–6.0
4.2
IIL(1)
Port 0,1,3,7,8
•Output disabled
•VIN=VSS
(including OFF state leak
current of the output Tr.)
4.5–6.0
-1
RES
VIN=VSS
4.5–6.0
-1
IIL(3)
XT1,XT2
When configured as an input 4.5–6.0
port
VIN=VSS
-1
IIL(4)
CF1
VIN=VSS
4.5–6.0
-15
IIL(5)
P87/AN7/MICIN
weak signal input
VIN=VBIS-0.5V
(VBIS : Bias voltage)
4.5–6.0
-15
VOH(1)
Port 0,1,3: CMOS
output option
IOH=-1.0mA
4.5–6.0
VDD-1
VOH(2)
IOH=-0.1mA
4.5–6.0 VDD-0.5
VOH(3)
Port 7
IOH=-0.4mA
4.5–6.0
VOH(4)
S0/T0–S15/T15
IOH=-20.0mA
4.5–6.0 VDD-1.8
IOH=-1.0mA
IOH at any single pin is not
over 1mA.
4.5–6.0
S2+ to S51
VOH(7)
8.5
15
-8.5
-4.2
VDD-1
VDD-1
IOH=-5.0mA
4.5–6.0 VDD-1.8
IOH=-1.0mA
IOH at any single pin is not
over 1mA.
4.5–6.0
VDD-1
Port 02, 03
IOL=30mA
4.5–6.0
1.5
VOL(2)
Port 0,1,3
IOL=10mA
4.5–6.0
1.5
Rpu
Port 0,1,3,7
IOL=1.6mA
4.5–6.0
VOH=0.9VDD
4.5–6.0
µA
V
VOL(1)
VOL(3)
unit
15
IIL(2)
VOH(6)
Pull-up
resistor
Ratings
IIH(1)
VOH(5)
Output low
voltage
Conditions
0.4
15
40
0
kΩ
Continued/
No.6717-13/23
LC876596B/80B
Parameter
Symbol
Output offleak current
IOFF(1)
Resistance of
the low level
hold Tr.
High voltage
pull-down
resistor
Hysteresis
voltage
Pins
IOFF(2)
S0/T0 to S15/T15,
S16 to S51 without
pull-down resistor
Rinpd
S16 to S51
Rpd
S0/T0 to S15/T15,
S16 to S51 with
pull-down resistor
•Port 1,7
• RES
Port 87 weak signal
input
All pins
VHIS(1)
VHIS(2)
Pin
capacitance
CP
Input
sensitivity
Vsen
Conditions
Ratings
VDD[V]
min.
•Output P-ch Tr. OFF
•VOUT=VSS
•Output P-ch Tr. OFF
•VOUT=VDD-40V
•Output P-ch Tr. OFF
4.5–6.0
-1
4.5–6.0
-30
•Output P-ch Tr. OFF
•VOUT=3V
•Vp=-30V
5.0
•All other terminals
4.5–6.0
typ.
Max.
µA
kΩ
200
60
unit
100
4.5–6.0
0.1VDD
4.5–6.0
0.1VDD
4.5–6.0
10
200
V
pF
connected to VSS.
•f=1MHz
•Ta=25°C
Port 87 weak signal
input
4.5–6.0 0.12VDD
Vpp
No.6717-14/23
LC876596B/80B
4. Serial Input/Output Characteristics at Ta=-30°C to +70°C, VSS1=VSS2=0V
Serial output
Serial input
Output clock
Serial clock
Input clock
Parameter
Symbol
Pins
Conditions
Ratings
VDD[V]
min.
4.5–6.0
4/3
Cycle Time
tSCK(1)
Low Level
pulse width
tSCKL(1)
2/3
tSCKLA(1)
2/3
tSCKH(1)
2/3
High Level
pulse width
SCK0(P12)
Refer to figure 6
tSCKHA(1)
typ.
3
SCK1(P15)
Refer to figure 6
4.5–6.0
tSCK(2)
Low Level
pulse width
High Level
pulse width
Cycle Time
tSCKL(2)
1
tSCKH(2)
1
Low Level
pulse width
tSCKL(3)
1/2
tSCKLA(2)
3/4
tSCKH(3)
1/2
High Level
pulse width
SCK0(P12)
•CMOS output option
•Refer to figure 6
4.5–6.0
2
4/3
tSCKHA(2)
SCK1(P15)
•CMOS output option
•Refer to figure 6
4.5–6.0
tSCK(4)
Low Level
pulse width
High Level
pulse width
tSCKL(4)
1/2
tSCKH(4)
1/2
tsDI
Data hold time
thDI
Output delay
time
tdDO
tSCK
2
Cycle Time
Data set-up time
unit
tCYC
Cycle Time
tSCK(3)
max.
SI0(P10),
SI1(P13),
SB0(P11),
SB1(P14)
•Measured with respect
to SI0CLK leading
edge.
•Refer to figure 6
4.5–6.0
SO0(P12),
SO1(P15),
SB0(011),
SB1(P14)
•Measured with respect
to SI0CLK trailing
edge.
•When port is open
drain: Time delay
from SI0CLK trailing
edge to the SO data
change.
•Refer to figure 6
4.5–6.0
2
tCYC
tSCK
µs
0.03
0.03
1/3
tCYC
+0.05
No.6717-15/23
LC876596B/80B
5. Pulse Input Conditions at Ta=-30°C to +70°C, VSS1=VSS2=0V
Parameter
High/low level
pulse width
Symbol
Pins
Ratings
Conditions
VDD[V]
min.
tPIH(1) INT0(P70),
tPIL(1) INT1(P71),
INT2(P72)
•Interrupt acceptable
•Events to timer 0 can
be input.
4.5–6.0
1
tPIH(2) INT3(P73)
tPIL(2) (Noise rejection ratio set
to 1/1.)
•Interrupt acceptable
•Events to timer 0 can
be input.
4.5–6.0
2
tPIH(3) INT3(P73)
tPIL(3) (Noise rejection ratio set
to 1/32.)
•Interrupt acceptable
•Events to timer 0 can
be input.
4.5–6.0
64
tPIH(4) INT3(P73)
tPIL(4) (Noise rejection ratio set
to 1/128.)
•Interrupt acceptable
•Events to timer 0 can
be input.
4.5–6.0
256
tPIL(5) MICIN(P87)
tPIL(5)
•Weak signal detection 4.5–6.0
counter enabled
tPIL(6) RES#
•Reset possible
typ.
max.
unit
tCYC
1
4.5–6.0
µs
200
6. AD Converter Characteristics at Ta=-30°C to + 70°C, VSS1=VSS2=0V
Parameter
Symbol
Resolution
N
Absolute precision
ET
Conversion time
TCAD
Pins
AN0(P80) to
AN7(P87)
AN8(P70),
AN9(P71)
AN10(XT1),
AN11(XT2)
Conditions
Ratings
VDD[V]
4.5–6.0
(Note2)
4.5–6.0
AD conversion time
= 32 × tCYC
(ADCR2=0)
(Note 3)
4.5–6.0
AD conversion time
= 64 × tCYC
(ADCR2=1)
(Note 3)
Analog input
voltage range
Analog port input
current
min.
VAIN
4.5–6.0
IAINH
VAIN=VDD
4.5–6.0
IAINL
VAIN=VSS
4.5–6.0
typ.
max.
8
unit
bit
±1.5
LSB
15.62
(tCYC=
0.488µs)
97.92
(tCYC=
3.06µs)
µs
18.82
(tCYC=
0.294µs)
97.92
(tCYC=
1.53µs)
VSS
VDD
V
1
µA
-1
(Note 2) Absolute precision not including quantizing error (±1/2 LSB).
(Note 3) Conversion time means time from executing AD conversion instruction to loading complete digital value to register.
No.6717-16/23
LC876596B/80B
7. Current Dissipation Characteristics at Ta=-30°C to +70°C, VSS1=VSS2=0V
Parameter
Current dissipation
during basic
operation
(Note 4)
Symbol
Pins
Conditions
Ratings
VDD[V]
min.
typ.
max
•FmCF=10MHz for
Ceramic resonator
oscillation
•FsX’tal=32.768kHz for
crystal oscillation
•System clock: CF
oscillation
•Internal RC oscillation
stopped.
•Divider set to 1/1
4.5–6.0
12.5
30.0
IDDOP(2)
•CF1=20MHz for
external clock
•FsX’tal=32.768kHz for
crystal oscillation
•System clock: CF
oscillation
•Internal RC oscillation
stopped.
•Divider set to 1/2
4.5–6.0
14.0
31.0
IDDOP(3)
•FmCF=4MHz Ceramic
resonator oscillation
•FsX’tal=32.768kHz for
crystal oscillation
•System clock: CF
oscillation
•Internal RC oscillation
stopped.
•Divider set to 1/1
4.5–6.0
5.8
17.0
IDDOP(4)
•FmCF=0Hz (No
oscillation)
•FsX’tal=32.768kHz for
crystal oscillation
•System clock: RC
oscillation
•Divider set to 1/2
4.5–6.0
1.0
10.0
IDDOP(5)
•FmCF=0Hz (No
oscillation)
•FsX’tal=32.768kHz for
crystal oscillation
•System clock:
32.768kHz
•Internal RC oscillation
stopped.
•Divider set to 1/2
4.5–6.0
40
140
IDDOP(1)
VDD1=
VDD2=
VDD3=
VDD4
unit
mA
µA
Continued/
No.6717-17/23
LC876596B/80B
Parameter
Current dissipation
HALT mode
(Note 4)
Symbol
Pins
Conditions
Ratings
VDD[V]
min.
typ.
max.
IDDHALT(1) VDD1= HALT mode
VDD2= •FmCF=10MHz for
Ceramic resonator
VDD3=
oscillation
VDD4
•FsX’tal=32.768kHz for
crystal oscillation
•System clock :
CF oscillation
•Internal RC oscillation
stopped.
•Divider: 1/1
4.5 to 6.0
5.0
12.0
IDDHALT(2)
HALT mode
•CF1=20MHz for external
clock
•FsX’tal=32.768kHz for
crystal oscillation
•System clock :
CF oscillation
•Internal RC oscillation
stopped.
•Divider 1/2
4.5 to 6.0
6.0
13.0
IDDHALT(3)
4.5 to 6.0
HALT mode
•FmCF=4MHz for Ceramic
resonator
oscillation
•FsX’tal=32.768kHz for
crystal oscillation
•System clock :
CF oscillation
•Internal RC oscillation
stopped.
•Divider: 1/2
2.2
6.0
IDDHALT(4)
HALT mode
•FmCF=0Hz
(When oscillation stops.)
•FsX’tal=32.768kHz for
crystal oscillation
•System clock :
RC oscillation
•Divider: 1/2
4.5 to 6.0
500
1600
IDDHALT(5)
HALT mode
•FmCF=0Hz
(When oscillation stops.)
•FsX’tal=32.768kHz for
crystal oscillation
•System clock : 32.768kHz
•Internal RC oscillation
stopped.
•Divider: 1/2
4.5 to 6.0
25
100
unit
mA
µA
Continued/
No.6717-18/23
LC876596B/80B
Parameter
Ratings
Symbol
Pins
Conditions
Current dissipation
HOLD mode
IDDHOLD(1)
VDD1
HOLD mode
•CF1=VDD or open
circuit (when using
external clock)
Current dissipation
Date/time clock
HOLD mode
IDDHOLD(2)
VDD1
Date/time clock HOLD 4.5 to 6.0
mode
•CF1=VDD or open
circuit (when using
external clock)
•FmX’tal=32.768kHz
for crystal oscillation
VDD[V]
4.5 to 6.0
min.
typ.
max.
0.015
25
20
90
unit
µA
(Note 4) The currents of the output transistors and the pull-up MOS transistors are ignored.
No.6717-19/23
LC876596B/80B
Main system clock oscillation circuit characteristics
The characteristics in the table bellow is based on the following conditions:
1. Use the standard evaluation board SANYO has provided.
2. Use the peripheral parts with indicated value externally.
3. The peripheral parts value is a recommended value of oscillator manufacturer
Table 1. Main system clock oscillation circuit characteristics using ceramic resonator
Circuit parameters
Frequency
Manufacturer
10MHz
Murata
4MHz
Kyocera
Murata
Oscillator
CSA10.0MTZ
CST10.0MTW
PBRC10.00BR-A
CSA4.00MG
CST4.00MGW
C1
C2
Rd1
33pF
(30pF)
(10pF)
33pF
(30pF)
33pF
(30pF)
(10pF)
33pF
(30pF)
470Ω
470Ω
1.0kΩ
1.5kΩ
1.5kΩ
Operating
supply
voltage
range
4.5-6.0V
4.5-6.0V
4.5-6.0V
4.5-6.0V
4.5-6.0V
Oscillation
stabilizing time
typ
max
0.05ms
0.05ms
0.10ms
0.05ms
0.05ms
0.2ms
0.2ms
0.2ms
0.2ms
0.2ms
Notes
Built in C1,C2
Built in C1,C2
Built in C1,C2
The oscillation stabilizing time is a period until the oscillation becomes stable after VDD becomes higher than minimum
operating voltage. (Refer to Figure4)
Subsystem clock oscillation circuit characteristics
The characteristics in the table bellow is based on the following conditions:
1. Use the standard evaluation board SANYO has provided.
2. Use the peripheral parts with indicated value externally.
3. The peripheral parts value is a recommended value of oscillator manufacturer
Table 2. Subsystem clock oscillation circuit characteristics using crystal oscillator
Frequency
Manufacturer
32.768MHz
Circuit parameters
Oscillator
Seiko EPSON
C-002Rx
C3
12pF
C4
Rf
Rd2
15pF 10MΩ 680kΩ
Operating
supply voltage
range
4.5-6.0V
Oscillation
stabilizing time
typ
max
0.8s
2.0s
Notes
The oscillation stabilizing time is a period until the oscillation becomes stable after executing the instruction which starts the
sub-clock oscillation or after releasing the HOLD mode. (Refer to Figure4)
(Notes) • Since the circuit pattern affects the oscillation frequency, place the oscillation-related parts as close to
the oscillation pins as possible with the shortest possible pattern length.
CF1
XT1
CF2
XT2
Rd1
C1
C2
CF
Rf
Rd2
C4
C3
X’tal
Figure 1
Ceramic oscillation circuit
Figure 2
Crystal oscillation circuit
0.5VDD
Figure 3
AC timing measurement point
No.6717-20/23
LC876596B/80B
VDD
Power Supply
VDD limit
0V
Reset time
RES
Internal RC
Resonator oscillation
tmsCF
CF1,CF2
tmsXtal
XT1,XT2
Operation mode
Reset
Unfixed
Instruction execution mode
Reset time and oscillation stable time
HOLD release signal
Without HOLD
Release signal
HOLD release signal VALID
Internal RC
Resonator oscillation
tmsCF
CF1,CF2
tmsXtal
XT1,XT2
Operation mode
HOLD
HALT
HOLD release signal and oscillation stable time
Figure 4
Oscillation stablization time
No.6717-21/23
LC876596B/80B
VDD
RRES
(Note) Set CRES, RRES values such that reset
time exceeds 200µs.
RES
CRES
Figure 5
Reset circuit
SIOCLK
DATAIN
DI0
DI1
DI2
DI3
DI4
DI5
DI6
DATAOUT
DO0
DO1
DO2
DO3
DO4
DO5
DO6
DI7
DI8
DO7
DO8
Data RAM
transmission period
(only SIO0)
tSCK
tSCKL
tSCKH
SIOCLK
tsDI
thDI
DATAIN
tdDO
DATAOUT
Data RAM
transmission period
(only SIO0)
tSCKLA
tSCKHA
SIOCLK
tsDI
thDI
DATAIN
tdDO
DATAOUT
Figure 6
Serial input / output test condition
No.6717-22/23
LC876596B/80B
tPIL
Figure 7
tPIH
Pulse input timing condition
memo:
PS No.6717-23/23