STMICROELECTRONICS HCF4052M013TR

HCF4052B
DIFFERENT 4-CHANNEL
ANALOG MULTIPLEXER/DEMULTIPLEXER
■
■
■
■
■
■
■
■
■
■
■
■
LOW "ON" RESISTANCE : 125Ω (Typ.)
OVER 15V p.p SIGNAL-INPUT RANGE FOR
VDD - VEE = 15V
HIGH "OFF" RESISTANCE : CHANNEL
LEAKAGE ± 100pA (Typ.) at VDD - VEE = 18V
BINARY ADDRESS DECODING ON CHIP
HIGH DEGREE OF LINEARITY : < 0.5%
DISTORTION TYP. at fIS = 1KHz, VIS = 5 Vpp,
VDD - VSS > 10V, RL = 10KΩ
VERY LOW QUIESCENT POWER
DISSIPATION UNDER ALL DIGITAL
CONTROL INPUT AND SUPPLY
CONDITIONS : 0.2 µW (Typ.)
at VDD - VSS = VDD - VEE =10V
MATCHED SWITCH CHARACTERISTICS :
RON = 5Ω (Typ.) FOR VDD - VEE = 15V
WIDE RANGE OF DIGITAL AND ANALOG
SIGNAL LEVELS : DIGITAL 3 to 20,
ANALOG TO 20V p.p.
QUIESCENT CURRENT SPECIF. UP TO 20V
5V, 10V AND 15V PARAMETRIC RATINGS
INPUT LEAKAGE CURRENT
II = 100nA (MAX) AT VDD = 18V TA = 25°C
100% TESTED FOR QUIESCENT CURRENT
MEETS ALL REQUIREMENTS OF JEDEC
JESD13B " STANDARD SPECIFICATIONS
FOR DESCRIPTION OF B SERIES CMOS
DEVICES"
DESCRIPTION
The HCF4052B is a monolithic integrated circuit
fabricated in Metal Oxide Semiconductor
PIN CONNECTION
October 2002
DIP
SOP
ORDER CODES
PACKAGE
TUBE
T&R
DIP
SOP
HCF4052BEY
HCF4052BM1
HCF4052M013TR
technology available in DIP and SOP packages.
The HCF4052B analog multiplexer/demultiplexer
is a digitally controlled analog switch having low
ON impedance and very low OFF leakage current.
This multiplexer circuit dissipate extremely low
quiescent power over the full VDD - VSS and VDD VEE supply voltage range, independent of the
logic state of the control signals.
When a logic "1" is present at the inhibit input
terminal all channel are off. This device is a
differential 4-channel multiplexer having two
binary control inputs, A and B and an inhibit input.
The two binary input signals selects 1 of 4 pairs of
channels to be turned on and connect the analog
inputs to the outputs.
1/11
HCF4052B
INPUT EQUIVALENT CIRCUIT
PIN DESCRIPTION
PIN No
SYMBOL
10, 9
6
A, B
INH
0X to 3X
CHANNEL
IN/OUT
0Y to 3Y
CHANNEL
IN/OUT
COM Y OUT/
IN
12, 14, 15,
11
1, 5, 2, 4
3
13
NAME AND FUNCTION
Binary Control Inputs
Inhibit Inputs
X channels Input/Output
Y channels Input/Output
Y Common Output/Input
COM X OUT/
X Common Output/Input
IN
VEE
Supply Voltage
8
VSS
Negative Supply Voltage
16
VDD
Positive Supply Voltage
7
TRUTH TABLE
INHIBIT
B
A
0
0
0
0
1
0
0
1
1
X
0
1
0
1
X
X : Don’t Care
FUNCTIONAL DIAGRAM
2/11
0x, 0y
1x, 1y
2x, 2y
3x, 3y
NONE
HCF4052B
ABSOLUTE MAXIMUM RATINGS
Symbol
VDD
Parameter
Supply Voltage
VI
DC Input Voltage
II
DC Input Current
Value
Unit
-0.5 to +22
V
-0.5 to VDD + 0.5
± 10
V
mA
500 (*)
100
mW
mW
Top
Power Dissipation per Package
Power Dissipation per Output Transistor
Operating Temperature
-55 to +125
°C
Tstg
Storage Temperature
-65 to +150
°C
PD
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is
not implied.
All voltage values are referred to VSS pin voltage.
(*) 500mW at 65 °C; derate to 300mW by 10mW/°C from 65°C to 85°C
RECOMMENDED OPERATING CONDITIONS
Symbol
VDD
Parameter
Supply Voltage
VI
Input Voltage
Top
Operating Temperature
Value
Unit
3 to 20
V
0 to VDD
V
-55 to 125
°C
3/11
HCF4052B
DC SPECIFICATIONS
Test Condition
Symbol
IL
Parameter
OFF*
OFF*
Resistance ∆RON
(between any 2 of
4 switches)
Input Capacitance
CO
Output
Capacitance
CIO
Feed through
IIH, IIL
CI
Input Leakage
Current
Input Capacitance
TA = 25°C
Max.
5
10
15
20
0.04
0.04
0.04
0.08
5
10
20
100
150
300
600
3000
150
300
600
3000
µA
470
180
125
10
10
5
±0.1
1050
400
280
1200
520
360
1200
520
360
Ω
100
1000
1000
nA
±0.1
100
1000
1000
nA
0
0
0 < VI <
VDD
0
0
0
0
0
0
18
Min.
Min.
Max.
Min.
Max.
Ω
5
-5
-5
5
pF
18
0.2
= VDD
thru
1KΩ
VEE = VSS
RL = 1KΩ
to VSS
IIS < 2µA
(on all OFF
channels)
VI = 0/18V
5
10
15
5
10
15
1.5
3
4
3.5
7
11
18
* Determined by minimum feasible leakage measurement for automating testing.
4/11
-40 to 85°C -55 to 125°C Unit
Typ.
5
10
15
5
10
15
18
CONTROL (Address or Inhibit)
Input Low Voltage
VIL
Input High Voltage
VDD
(V)
0 < VI <
VDD
Channel Leakage
Current (All
Channel OFF)
(COMMON O/I)
Channel Leakage
Current (Any
Channel OFF)
CI
VIH
VSS
(V)
Quiescent Device
Current (all
switches ON or all
switches OFF)
SWITCH
RON Resistance
∆ON
VEE
(V)
VIS
(V)
Value
1.5
3
4
3.5
7
11
±10-3
±0.1
5
7.5
1.5
3
4
3.5
7
11
±1
V
V
±1
µA
pF
HCF4052B
DYNAMIC ELECTRICAL CHARACTERISTICS (Tamb = 25°C, CL = 50pF, all input square wave rise and
fall time = 20 ns )
Test Condition
Parameter
VEE
(V)
Propagation Delay
Time (signal input to
output)
Frequency Response
Channel "ON" (sine
wave input) at
20 log VO/VI = - 3dB
Feed through (all
channels OFF) at
20 log VO/VI = - 40dB
Frequency Signal
Crosstalk at
20 log VO/VI = -40dB
RL
(KΩ)
fI
(KHz)
= VSS
= VSS
Sine Wave Distortion
= VSS
fIS = 1KHz Sine Wave
1
5(*)
1
1
CONTROL (Address or Inhibit)
Propagation Delay:
0
Address to Signal
0
OUT (Channels ON
0
or OFF)
-5
Propagation Delay:
0
Inhibit to Signal OUT
0
1
(Channel turning ON)
0
-10
Propagation Delay:
0
Inhibit to Signal OUT
0
10
(Channel turning
0
OFF)
-10
Address or Inhibit to
Signal Crosstalk
0
10 (1)
Min. Typ. Max.
5
10
15
30
15
11
10
5(*)
10
2(*)
3(*)
5(*)
0
0
0
0
0
0
0
0
0
Unit
VDD
(V)
10
5(*)
1
10
VSS
(V)
VDD
200
= VSS
VI
(V)
Value
VO at Common
OUT/IN
VO at any
channel
VO at Common
OUT/IN
VO at any
channel
Between
Sections
(measured on
common)
Between
Sections
(measured on
any channel)
MHz
60
10
MHz
8
6
MHz
10
0.3
0.2
0.12
5
10
15
5
5
10
15
5
5
10
15
5
360
160
120
225
360
160
120
200
200
90
70
130
VC = VDD-VSS
(square wave)
ns
25
5
10
15
10
60
30
20
65
%
720
320
240
450
720
320
240
400
450
210
160
300
ns
ns
ns
mV
peak
(1) Both ends of channel.
* Peak to Peak voltage symmetrical about (VDD - VEE ) /2
5/11
HCF4052B
TYPICAL BIAS VOLTAGES
The ADDRESS (digtal-control inputs) and INHIBIT logic levels are : "0"=VSS and "1"=VDD. The analog signal (through the TG) may swing
from VEE to VDD
TYPICAL APPLICATIONS (TYPICAL TIME-DIVISION APPLICATION)
SPECIAL CONSIDERATIONS
Control of analog signals up to 20V peak to peak
can be achieved by digital signal amplitudes of 4.5
to 20V (if VDD - VSS = 3V, a VDD - VEE of up to 13V
can be controlled; for VDD - VEE level differences
above 13V, a VDD - VSS of at least 4.5V is
required. For example, if VDD = +5, VSS = 0, and
VEE = -13.5, analog signals from -13.5V to 4.5V
can be controlled by digital inputs of 0 to 4.5V. In
certain applications, the external load resistor
6/11
current may include both VDD and signal-line
components. To avoid drawing VDD current when
switch current flows into the transmission gate
inputs, the voltage drop across the bidirectional
switch must not exceed 0,8V (calculated from RON
values shown in DC SPECIFICATIONS). No VDD
current will flow through RL if the switch current
flows into leads 3 and 13.
HCF4052B
TEST CIRCUIT
CL = 50pF or equivalent (includes jig and probe capacitance)
RL = 200KΩ
RT = ZOUT of pulse generator (typically 50Ω)
WAVEFORM 1 : CHANNEL BEING TURNED ON (RL = 1KΩ, f=1MHz; 50% duty cycle)
7/11
HCF4052B
WAVEFORM 2 : CHANNEL BEING TURNED OFF (RL = 1KΩ, f=1MHz; 50% duty cycle)
8/11
HCF4052B
Plastic DIP-16 (0.25) MECHANICAL DATA
mm.
inch
DIM.
MIN.
a1
0.51
B
0.77
TYP
MAX.
MIN.
TYP.
MAX.
0.020
1.65
0.030
0.065
b
0.5
0.020
b1
0.25
0.010
D
20
0.787
E
8.5
0.335
e
2.54
0.100
e3
17.78
0.700
F
7.1
0.280
I
5.1
0.201
L
Z
3.3
0.130
1.27
0.050
P001C
9/11
HCF4052B
SO-16 MECHANICAL DATA
DIM.
mm.
MIN.
TYP
A
a1
inch
MAX.
MIN.
TYP.
1.75
0.1
0.068
0.2
a2
MAX.
0.003
0.007
1.65
0.064
b
0.35
0.46
0.013
0.018
b1
0.19
0.25
0.007
0.010
C
0.5
0.019
c1
45˚ (typ.)
D
9.8
E
5.8
10
0.385
6.2
0.228
0.393
0.244
e
1.27
0.050
e3
8.89
0.350
F
3.8
4.0
0.149
0.157
G
4.6
5.3
0.181
0.208
L
0.5
1.27
0.019
0.050
M
S
0.62
0.024
8 ˚ (max.)
PO13H
10/11
HCF4052B
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the
consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from
its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications
mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information
previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or
systems without express written approval of STMicroelectronics.
© The ST logo is a registered trademark of STMicroelectronics
© 2002 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco
Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.
© http://www.st.com
11/11