TI TLV2548IDW

TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
D
D
D
D
D
D
D
Maximum Throughput 200 KSPS
Built-In Reference, Conversion Clock and
8× FIFO
Differential/Integral Nonlinearity Error:
±1 LSB
Signal-to-Noise and Distortion Ratio:
69 dB, fi = 12 kHz
Spurious Free Dynamic Range: 75 dB,
fi = 12 kHz
SPI/DSP-Compatible Serial Interfaces With
SCLK up to 20 MHz
Single Wide Range Supply 2.7 Vdc to
5.5 Vdc
D
D
D
D
D
Analog Input Range 0 V to Supply Voltage
with 500 kHz BW
Hardware Controlled and Programmable
Sampling Period
Low Operating Current (1 mA at 2.7 V,
1.2 mA at 5.5 V External Ref,
1.6 mA at 2.7 V,
2.1 mA at 5.5 V, Internal Ref)
Power Down: Software/Hardware
Power-Down Mode (1 µA Max, Ext Ref),
Auto Power-Down Mode (1 µA, Ext Ref)
Programmable Auto-Channel Sweep
D OR PW PACKAGE
DW OR PW PACKAGE
(TOP VIEW)
(TOP VIEW)
SDO
SDI
SCLK
EOC/(INT)
VCC
A0
A1
A2
A3
A4
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
CS
REFP
REFM
FS
PWDN
GND
CSTART
A7
A6
A5
SDO
SDI
SCLK
EOC/(INT)
VCC
A0
A1
A2
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
CS
REFP
REFM
FS
PWDN
GND
CSTART
A3
description
The TLV2548 and TLV2544 are a family of high performance, 12-bit low power, 3.6 µs, CMOS analog-to-digital
converters (ADC) which operate from a single 2.7 V to 5.5 V power supply. These devices have three digital
inputs and a 3-state output [chip select (CS), serial input-output clock (SCLK), serial data input (SDI) and serial
data output (SDO)] that provide a direct 4-wire interface to the serial port of most popular host microprocessors
(SPI interface). When interfaced with a DSP, a frame sync (FS) signal is used to indicate the start of a serial data
frame.
In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip analog
multiplexer that can select any analog inputs or one of three internal self-test voltages. The sample-and-hold
function is automatically started after the fourth SCLK edge (normal sampling) or can be controlled by a special
pin, CSTART, to extend the sampling period (extended sampling). The normal sampling period can also be
programmed as short (12 SCLKs) or as long (24 SCLKs) to accommodate faster SCLK operation popular
among high-performance signal processors. The TLV2548 and TLV2544 are designed to operate with very low
power consumption. The power-saving feature is further enhanced with software/hardware/auto power down
modes and programmable conversion speeds. The conversion clock (OSC) and reference are built-in. The
converter can use the external SCLK as the source of the conversion clock to achieve higher (up to 3.6 µs when
a 20 MHz SCLK is used) conversion speed. Two different internal reference voltages are available. An optional
external reference can also be used to achieve maximum flexibility.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright  1999, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
functional block diagram
VCC
4/2 V
Reference
REFP
REFM
2544
A0
X
A1
X
A2
X
A3
X
Analog
MUX
2548
A0
A1
A2
A3
A4
A5
A6
A7
FIFO
12 Bit × 8
Low Power
12-BIT
SAR ADC
S/H
OSC
Conversion
Clock
Command
Decode
CFR
SDI
M
U
X
SDO
CMR (4 MSBs)
SCLK
CS
FS
CSTART
PWDN
Control Logic
EOC/(INT)
GND
AVAILABLE OPTIONS
PACKAGED DEVICES
TA
2
20-TSSOP
(PW)
20-SOIC
(DW)
16-SOIC
(D)
16-TSSOP
(PW)
0°C to 70°C
TLV2548CPW
TLV2548CDW
TLV2544CD
TLV2544CPW
– 40°C to 85°C
TLV2548IPW
TLV2548IDW
TLV2544ID
TLV2544IPW
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
Terminal Functions
TERMINAL
NAME
A0
A1
A2
A3
A0
A1
A2
A3
A4
A5
A6
A7
CS
NO.
I/O
DESCRIPTION
6
7
8
9
10
11
12
13
I
Analog signal inputs. The analog inputs are applied to these terminals and are internally
multiplexed. The driving source impedance should be less than or equal to 1 kΩ.
20
I
TLV2544
TLV2548
6
7
8
9
16
For a source impedance greater than 1 kΩ, use the asynchronous conversion start signal CSTART
(CSTART low time controls the sampling period) or program long sampling period to increase the
sampling time.
Chip select. A high-to-low transition on the CS input resets the internal 4-bit counter, enables SDI,
and removes SDO from 3-state within a maximum setup time. SDI is disabled within a setup time
after the 4-bit counter counts to 16 (clock edges) or a low-to-high transition of CS whichever
happens first. SDO is 3-stated after the rising edge of CS.
CS can be used as the FS pin when a dedicated serial port is used.
CSTART
10
14
I
EOC/(INT)
4
4
O
This terminal controls the start of sampling of the analog input from a selected multiplex channel.
A high-to-low transition starts sampling of the analog input signal. A low-to-high transition puts the
S/H in hold mode and starts the conversion. This input is independent from SCLK and works when
CS is high (inactive). The low time of CSTART controls the duration of the sampling period of the
converter (extended sampling).
Tie this terminal to VCC if not used.
End of conversion or interrupt to host processor.
[PROGRAMMED AS EOC]: This output goes from a high-to-low logic level at the end of the
sampling period and remains low until the conversion is complete and data are ready for transfer.
EOC is used in conversion mode 00 only.
[PROGRAMMED AS INT]: This pin can also be programmed as an interrupt output signal to the
host processor. The falling edge of INT indicates data are ready for output. The following CS↓ or
FS↑ clears INT. The falling edge of INT puts SDO back to 3-state even if CS is still active.
FS
13
17
I
DSP frame sync input. Indication of the start of a serial data frame in or out of the device. If FS
remains low after the falling edge of CS, SDI is not enabled until an active FS is presented. A
high-to-low transition on the FS input resets the internal 4-bit counter and enables SDI within a
maximum setup time. SDI is disabled within a setup time after the 4-bit counter counts to 16 (clock
edges) or a low-to-high transition of CS whichever happens first. SDO is 3-stated after the 16th bit
is presented.
Tie this terminal to VCC if not used.
GND
11
15
I
Ground return for the internal circuitry. Unless otherwise noted, all voltage measurements are with
respect to GND.
PWDN
12
16
I
Both analog and reference circuits are powered down when this pin is at logic zero. The device can
be restarted by active CS or CSTART after this pin is pulled back to logic one.
SCLK
3
3
I
Input serial clock. This terminal receives the serial SCLK from the host processor. SCLK is used to
clock the input SDI to the input register. When programmed, it may also be used as the source of
the conversion clock.
SDI
2
2
I
Serial data input. The input data is presented with the MSB (D15) first. The first 4-bit MSBs,
D(15–12) are decoded as one of the 16 commands (12 only for the TLV2544). All trailing blanks are
filled with zeros. The configure write commands require an additional 12 bits of data.
When FS is not used (FS =1), the first MSB (D15) is expected after the falling edge of CS and is
shifted in on the rising edges of SCLK (after CS↓).
When FS is used (typical with an active FS from a DSP) the first MSB (D15) is expected after the
falling edge of FS and is shifted in on the falling edges of SCLK.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
3
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
Terminal Functions (Continued)
TERMINAL
NAME
SDO
NO.
TLV2544
TLV2548
1
1
I/O
DESCRIPTION
O
The 3-state serial output for the A/D conversion result. SDO is kept in the high-impedance state
when CS is high and after the CS falling edge and until the MSB (D15) is presented. The output
format is MSB (D15) first.
When FS is not used (FS = 1 at the falling edge of CS), the MSB (D15) is presented to the SDO pin
after the CS falling edge, and successive data are available at the rising edge of SCLK.
When FS is used (FS = 0 at the falling edge of CS), the MSB (D15) is presented to SDO after the
falling edge of CS and FS = 0 is detected. Successive data are available at the falling edge of SCLK.
(This is typically used with an active FS from a DSP.)
For conversion and FIFO read cycles, the first 12 bits are result from previous conversion (data)
followed by 4 trailing zeros. The first four bits from SDO for CFR read cycles should be ignored. The
register content is in the last 12 bits. SDO is 3 stated after the 16th bit.
REFM
14
18
I
External reference input or internal reference decoupling.
REFP
15
19
I
External reference input or internal reference decoupling. (Shunt capacitors of 10 µF and 0.1 µF
between REFP and REFM.) The maximum input voltage range is determined by the difference
between the voltage applied to this terminal and the REFM terminal when an external reference is
used.
VCC
5
5
I
Positive supply voltage
detailed description
analog inputs and internal test voltages
The 4/8 analog inputs and three internal test inputs are selected by the analog multiplexer depending on the
command entered. The input multiplexer is a break-before-make type to reduce input-to-input noise injection
resulting from channel switching.
converter
The TLV2544/48 uses a 12-bit successive approximation ADC utilizing a charge redistribution DAC. Figure 1
shows a simplified version of the DAC.
The sampling capacitor acquires the signal on Ain during the sampling period. When the conversion process
starts, the SAR control logic and charge redistribution DAC are used to add and subtract fixed amounts of charge
from the sampling capacitor to bring the comparator into a balanced condition. When the comparator is
balanced, the conversion is complete and the ADC output code is generated.
4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
detailed description (continued)
Charge
Redistribution
DAC
_
Ain
Control
Logic
+
ADC Code
REFM
Figure 1. Simplified Model of the Successive-Approximation System
serial interface
INPUT DATA FORMAT
MSB
LSB
D15–D12
D11–D0
Command
Configuration data field
Input data is binary. All trailing blanks can be filled with zeros.
OUTPUT DATA FORMAT READ CFR
MSB
LSB
D15–D12
D11–D0
Don’t care
Register content
OUTPUT DATA FORMAT CONVERSION/READ FIFO
MSB
LSB
D15–D4
D3–D0
Conversion result
All zeros
The output data format is binary (unipolar straight binary).
binary
Zero scale code = 000h, Vcode = VREFM
Full scale code = FFFh, Vcode = VREFP – 1 LSB
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
control and timing
start of the cycle:
D
D
When FS is not used ( FS = 1 at the falling edge of CS), the falling edge of CS is the start of the cycle. Input
data is shifted in on the rising edge of SCLK, and output data changes on the falling edge of SCLK. This
is typically used for a SPI microcontroller although it can also be used for a DSP.
When FS is used ( FS is an active signal from a DSP), the falling edge of FS is the start of the cycle. Input
data is shifted in on the falling edge, and output data changes on the rising edge of SCLK. This is typically
used for a TMS320 DSP.
first 4-MSBs: the command register (CMR)
The TLV2544/TLV2548 have a 4-bit command set (see Table 1) plus a 12-bit configuration data field. Most of
the commands require only the first 4 MSBs, i.e. without the 12-bit data field.
NOTE:
The device requires a write CFR (configuration register) with 000h data (write A000h to the serial
input) at power up to initialize host select mode.
The valid commands are listed in Table 1.
Table 1. TLV2544/TLV2548 Command Set
SDI D(15–12) BINARY, HEX
6
TLV2548 COMMAND
TLV2544 COMMAND
0000b
0000h
Select analog input channel 0
Select analog input channel 0
0001b
1000h
Select analog input channel 1
N/A
0010b
2000h
Select analog input channel 2
Select analog input channel 1
0011b
3000h
Select analog input channel 3
N/A
0100b
4000h
Select analog input channel 4
Select analog input channel 2
0101b
5000h
Select analog input channel 5
N/A
0110b
6000h
Select analog input channel 6
Select analog input channel 3
N/A
0111b
7000h
Select analog input channel 7
1000b
8000h
SW power down (analog + reference)
1001b
9000h
Read CFR register data shown as SDO D(11–0)
1010b
A000h plus data
Write CFR followed by 12-bit data, e.g., 0A100h means external reference,
short sampling, SCLK/4, single shot, INT
1011b
B000h
Select test, voltage = (REFP+REFM)/2
1100b
C000h
Select test, voltage = REFM
1101b
D000h
Select test, voltage = REFP
1110b
E000h
FIFO read, FIFO contents shown as SDO D(15–4), D(3–0) = 0000
1111b
F000h plus data
Reserved
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
control and timing (continued)
configuration
Configuration data is stored in one 12-bit configuration register (CFR) (see Table 2 for CFR bit definitions). Once
configured after first power up, the information is retained in the H/W or S/W power down state. When the device
is being configured, a write CFR cycle is issued by the host processor. This is a 16-bit write. If the SCLK stops
after the first 8 bits are entered, then the next eight bits can be taken after the SCLK is resumed. The status of
the CFR can be read with a read CFR command when the device is programmand for one-shot conversion
mode (CFR D[6,5] = 00).
Table 2. TLV2544/TLV2548 Configuration Register (CFR) Bit Definitions
BIT
DEFINITION
D11
Reference select
0: External
D10
Internal reference voltage select
0: Internal ref = 4 V 1: internal ref = 2 V
D9
Sample period select
0: Short sampling 12 SCLKs (1x sampling time)
1: Long sampling 24 SCLKs (2x sampling time)
D(8–7)
Conversion clock source select
00: Conversion clock = internal OSC
01: Conversion clock = SCLK
10: Conversion clock = SCLK/4
11: Conversion clock = SCLK/2
D(6,5)
Conversion mode select
00: Single shot mode
01: Repeat mode
10: Sweep mode
11: Repeat sweep mode
D(4,3)†
1: internal
TLV2548
TLV2544
Sweep auto sequence select
00: 0–1–2–3–4–5–6–7
01: 0–2–4–6–0–2–4–6
10: 0–0–2–2–4–4–6–6
11: 0–2–0–2–0–2–0–2
Sweep auto sequence select
00: N/A
01: 0–1–2–3–0–1–2–3
10: 0–0–1–1–2–2–3–3
11: 0–1–0–1–0–1–0–1
D2
EOC/INT – pin function select
0: Pin used as INT
1: Pin used as EOC
D(1,0)
FIFO trigger level (sweep sequence length)
00: Full (INT generated after FIFO level 7 filled)
01: 3/4 (INT generated after FIFO level 5 filled)
10: 1/2 (INT generated after FIFO level 3 filled)
11: 1/4 (INT generated after FIFO level 1 filled)
† These bits only take effect in conversion modes 10 and 11.
sampling
The sampling period starts after the first 4 input data are shifted in if they are decoded as one of the conversion
commands. These are select analog input (channel 0 through 7) and select test (channel 1 through 3).
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
normal sampling
When the converter is using normal sampling, the sampling period is programmable. It can be 12 SCLKs (short
sampling) or 24 SCLKs (long sampling). Long sampling helps the input analog signal sampled to settle to 0.5
LSB accuracy when SCLK is faster than 10 MHz or when input source resistance is high.
extended sampling
An asynchronous (to the SCLK) signal, via dedicated hardware pin CSTART, can be used in order to have total
control of the sampling period and the start of a conversion. This is extended sampling. The falling edge of
CSTART is the start of the sampling period. The rising edge of CSTART is the end of the sampling period and
the start of the conversion. This function is useful for an application that requires:
D
D
The use of an extended sampling period to accommodate different input source impedance.
The use of a faster I/O clock on the serial port but not enough sampling time is available due to the fixed
number of SCLKs. This could be due to a high input source impedance or due to higher MUX ON resistance
at lower supply voltage (refer to application information).
Once the conversion is complete, the processor can initiate a read cycle using either the read FIFO command
to read the conversion result or simply select the next channel number for conversion. Since the device has a
valid conversion result in the output buffer, the conversion result is simply presented at the serial data output.
TLV2544/TLV2548 conversion modes
The TLV2544 and TLV2548 have four different conversion modes (mode 00, 01, 10, 11). The operation of each
mode is slightly different, depending on how the converter performs the sampling and which host interface is
used. The trigger for a conversion can be an active CSTART (extended sampling), CS (normal sampling, SPI
interface), or FS (normal sampling, TMS320 DSP interface). When FS is used as the trigger, CS can be held
active, i.e. CS does not need to be toggled through the trigger sequence. Different types of triggers should not
be mixed throughout the repeat and sweep operations. When CSTART is used as the trigger, the conversion
starts on the rising edge of CSTART. The minimum low time for CSTART is 800 ns. If an active CS or FS is used
as the trigger, the conversion is started after the 16th or 28th SCLK edge. Enough time (for conversion) should
be allowed between consecutive triggers so that no conversion is terminated prematurely.
one shot mode (mode 00)
One shot mode (mode 00) does not use the FIFO, and the EOC is generated as the conversion is in progress
(or INT is generated after the conversion is done).
repeat mode (mode 01)
Repeat mode (mode 01) uses the FIFO. Once the programmed FIFO threshold is reached, the FIFO must be
read, or the data is lost and the sequence starts over again. This allows the host to set up the converter and
continue monitoring a fixed input and come back to get a set of samples when preferred. The first conversion
must start with a select command so an analog input channel can be selected.
sweep mode (mode 10)
Sweep mode (mode 10) also uses the FIFO. Once it is programmed in this mode, all of the channels listed in
the selected sweep sequence are visited in sequence. The results are converted and stored in the FIFO. This
sweep sequence may not be completed if the FIFO threshold is reached before the list is completed. This allows
the system designer to change the sweep sequence length. Once the FIFO has reached its programmed
threshold, an interrupt (INT) is generated. The host must issue a read FIFO command to read and clear the FIFO
before the next sweep can start.
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TLV2544/TLV2548 conversion modes (continued)
repeat sweep mode (mode 11)
Repeat sweep mode (mode 11) works the same way as mode 10 except the operation has an option to continue
even if the FIFO threshold is reached. Once the FIFO has reached its programmed threshold, an interrupt (INT)
is generated. Then two things may happen:
1. The host may choose to act on it (read the FIFO) or ignore it. If the next cycle is a read FIFO cycle, all of
the data stored in the FIFO is retained until it has been read in order.
2. If the next cycle is not a read FIFO cycle, or another CSTART is generated, all of the content stored in the
FIFO is cleared before the next conversion result is stored in the FIFO, and the sweep is continued.
Table 3. TLV2544/TLV2548 Conversion Mode
CONVERSION
MODE
One shot
Repeat
Sweep
Repeat sweep
CFR
D(6,5)
00
01
10
11
SAMPLING
TYPE
OPERATION
Normal
•
•
•
•
Single conversion from a selected channel
CS or FS to start select/sampling/conversion/read
One INT or EOC generated after each conversion
Host must serve INT by selecting channel, and converting and reading the previous output.
Extended
•
•
•
•
•
Single conversion from a selected channel
CS to select/read
CSTART to start sampling and conversion
One INT or EOC generated after each conversion
Host must serve INT by selecting next channel and reading the previous output.
Normal
•
•
•
•
Repeated conversions from a selected channel
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by either 1) (FIFO read) reading out all of the FIFO contents up to the
threshold, then repeat conversions from the same selected channel or 2) writing another
command(s) to change the conversion mode. If the FIFO is not read when INT is served, it is
cleared.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
Normal
•
•
•
•
One conversion per channel from a sequence of channels
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by (FIFO read) reading out all of the FIFO contents up to the threshold, then
write another command(s) to change the conversion mode.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
Normal
•
•
•
•
Repeated conversions from a sequence of channels
CS or FS to start sampling/conversion
One INT generated after FIFO is filled up to the threshold
Host must serve INT by either 1) (FIFO read) reading out all of the FIFO contents up to the
threshold, then repeat conversions from the same selected channel or 2) writing another
command(s) to change the conversion mode. If the FIFO is not read when INT is served it is
cleared.
Extended
•
Same as normal sampling except CSTART starts each sampling and conversion when CS is
high.
NOTE: Programming the EOC/INT pin as the EOC signal works for mode 00 only. The other three modes automatically generate an INT signal
irrespective of whether EOC/INT is programmed.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
timing diagrams
The timing diagrams can be categorized into two major groups: non conversion and conversion. The
nonconversion cycles are read and write (configuration). None of these cycles carry a conversion. Conversion
cycles are those four modes of conversion.
read cycle (read FIFO or read CFR)
read CFR cycle:
The read command is decoded in the first 4 clocks. SDO outputs the contents of the CFR after the 4th SCLK.
1
2
3
4
5
7
6
13
12
14
15
16
1
SCLK
CS
FS
SDI
INT
EOC
SDO
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎ
ID15
ID14
ID13
ID12
ID15
OD11 OD10
OD9
OD4
OD3
OD2
OD1
OD0
Figure 2. TLV2544/TLV2548 Read CFR Cycle (FS active)
1
2
3
4
ID14
ID13
ID12
5
6
7
12
13
14
15
16
1
SCLK
CS
FS
SDI
INT
EOC
SDO
ÎÎÎ
ÎÎÎ
ID15
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ID15
ÎÎÎÎÎÎ
OD11 OD10
OD9
OD4
OD3
OD2
OD1
OD0
Figure 3. TLV2544/TLV2548 Read CFR Cycle (FS = 1)
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
ID14
ÎÎÎÎ
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
read cycle (read FIFO or read CFR) (continued)
FIFO read cycle
The first command in the active cycle after INT is generated, if the FIFO is used, is assumed as the FIFO read
command. The first FIFO content is output immediately before the command is decoded. If this command is
not a FIFO read, then the output is terminated but the first data in the FIFO is retained until a valid FIFO read
command is decoded. Use of more layers of the FIFO reduces the time taken to read multiple data. This is
because the read cycle does not generate EOC or INT nor does it carry out any conversion.
1
2
3
4
ID14
ID13
ID12
OD11 OD10
OD9
OD8
5
6
7
12
13
14
15
16
1
SCLK
CS
ÎÎÎ
ÎÎÎ
FS
SDI
ID15
INT
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ID15
EOC
SDO
OD7 OD6
OD5
OD0
Figure 4. TLV2544/TLV2548 Continuous FIFO Read Cycle (FS = 1)
(controlled by SCLK, SCLK can stop between each 16 SCLKs)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
ID14
ÎÎÎ
ÎÎÎ
11
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
write cycle (write CFR)
The write cycle is used to write to the configuration register CFR (with 12-bit register content). The write cycle
does not generate an EOC or INT nor does it carry out any conversion.
1
2
3
4
5
6
ID11
ID10
7
12
13
14
15
16
1
SCLK
CS
ÎÎÎÎ
ÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
FS
SDI
ID15
ID14
ID13
ID12
ID9
ID4
ID3
ID2
ID1
ID0
ID15
INT
EOC
SDO
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎ
Figure 5. TLV2544/TLV2548 Write Cycle (FS active)
1
2
3
4
5
6
7
12
13
ID15
ID14
ID13
ID12
ID11
ID10
ID9
ID4
ID3
14
15
16
ID1
ID0
ÎÎÎÎÎ
ÎÎÎÎÎ
1
SCLK
CS
FS
SDI
INT
EOC
SDO
ÎÎÎ
ÎÎÎ
ID2
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
Figure 6. TLV2544/TLV2548 Write Cycle (FS = 1)
12
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
ID15
ID14
ÎÎÎÎ
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
conversion cycles
DSP/normal sampling
1
2
3
4
ID13
ID12
5
6
7
12
13
14
15
16
28
1
SCLK
CS
ÎÎÎ
ÎÎÎ
FS
SDI
ID15
ID14
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎ
ID15
INT
tsample (Long)
tconv
tsample (Short)
EOC
t conv
SDO
OD10 OD9 OD8
OD11
OD7
OD6
OD5
OD0
Figure 7. Mode 00 Single Shot/Normal Sampling (FS signal used)
1
2
3
4
5
6
7
12
13
14
15
16
ÎÎÎÎÎ
ÎÎÎÎÎ
28
1
SCLK
CS
ÎÎÎ
ÎÎÎ
FS
SDI
ID15
ID14
ID13
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
ID12
INT
ID14
tsample (Long)
tconv
tsample (Short)
EOC
t conv
SDO
ID15
OD11 OD10 OD9
OD8
OD7
OD6 OD5
OD0
ÎÎÎÎ
ÎÎÎÎ
Figure 8. Mode 00 Single Shot/Normal Sampling (FS = 1, FS signal not used)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
13
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
conversion cycles (continued)
Select/Read
Cycle
Select/Read
Cycle
CS
tsample
CSTART
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
FS
tconvert
†
SDI
INT
EOC
SDO
Previous Conversion
Result
Hi-Z
Previous Conversion
Result
Hi-Z
Hi-Z
† This is one of the single shot commands. Conversion starts on next rising edge of CSTART.
Figure 9. Mode 00 Single Shot/Extended Sampling (FS signal used, FS pin connected to TMS320 DSP)
CS used as FS input
When interfacing with the TMS320 DSP using conversion mode 00, the FSR signal from the DSP may be
connected to the CS input if this is the only device on the serial port. This will save one output pin from the DSP.
Output data is made available on the rising edge of SCLK and input data is latched on the rising edge of SCLK
in this case.
modes using the FIFO: modes 01, 10, 11 timing
Modes 01, 10, and 11 timing are very similar except for how and when the FIFO is read, how the device is
configured, and how channel(s) are selected.
Mode 01 (repeat mode) requires a two-cycle configuration where the first one sets the mode and the second
one selects the channel. Once the FIFO is filled up to the threshold programmed, it has the option to either read
the FIFO or configure for other modes. Therefore, the sequence is either configure: select : triggered
conversions : FIFO read : select : triggered conversions : FIFO read or configure : select : triggered conversions
: configure : .... Each configure clears the FIFO and the action that follows the configure command depends on
the mode setting of the device.
14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
modes using the FIFO: modes 01, 10, 11 timing (continued)
Configure Select
Conversion #1
From Channel 2
Conversion #4
From Channel 2
Select
CS
FS
tsample
tsample
tsample
tconvert
tconvert
tconvert
CSTART
ÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ
ÎÎ
ÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
†
SDI
§
‡
‡
‡
‡
§
INT
Hi-Z
SDO
Hi-Z
Read FIFO
#1
Top of FIFO
#2
#3
#4
Next #1
† Command = Configure write for mode 01, FIFO threshold = 1/2
‡ Command = Read FIFO, 1st FIFO read
§ Command = Select ch2.
Figure 10. TLV2544/TLV2548 Mode 01 DSP Serial Interface (Conversions triggered by FS)
Conversion #1
From Channel 2
Conversion #4
From Channel 2
Configure Select
Select
CS
FS
(DSP)
tsample(2)
tsample(1)
tsample(3)
tsample(4)
CSTART
tconvert(1)
tconvert(2)
tconvert(4)
tconvert(3)
ÎÎ
ÎÎÎ
ÎÎÎ
ÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎ
ÎÎ
ÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
SDI
†
§
‡
‡
‡
‡
§
INT
SDO
Hi-Z
tSample(i) > = MIN(tSample)
Hi-Z
Read FIFO
#1
#2
First FIFO Read
#3
#4
Next #1
† Command = Configure write for mode 01, FIFO threshold = 1/2
‡ Command = Read FIFO, 1st FIFO read
§ Command = Select ch2.
Figure 11. TLV2544/TLV2548 Mode 01 µp/DSP Serial Interface (Conversions triggered by CSTART)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
15
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
modes using the FIFO: modes 01, 10, 11 timing (continued)
Mode 10 (sweep mode) requires reconfiguration at the start of each new sweep sequence. Once the FIFO is
filled up to the programmed threshold, the host has the option to either read the FIFO or configure for other
modes. Once the FIFO is read, the host must reconfigure the device before the next sweep sequence can be
started. So the sequence is either configure : triggered conversions : FIFO read : configure. or configure :
triggered conversions : configure : .... Each configure clears the FIFO and the action that follows the configure
command depends on the mode setting of the device.
Mode 11 (repeat sweep mode) requires one cycle configuration. This sweep sequence can be repeated without
reconfiguration. Once the FIFO is filled up to the programmed threshold, the host has the option to either read
the FIFO or configure for other modes. So the sequence is either configure : triggered conversions : FIFO read
: triggered conversions : FIFO read ... or configure : triggered conversions : configure : .... Each configure clears
the FIFO and the action that follows the configure command depends on the mode setting of the device.
Conversion
From Channel 0
Configure
Conversion
From Channel 3
Conversion
From Channel 0
Conversion
From Channel 3
CS
tsample(3)
tsample(2)
tsample(4)
tsample(1)
FS
(DSP)
tconvert
tconvert
CSTART
SDI
INT
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ
ÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
tSample(i) > = MIN(tSample)
‡
†
‡
‡
‡
‡
SDO
Repeat
Read FIFO
#1
#2
#3
Top of FIFO
First FIFO Read
#4
Repeat
Read FIFO
Second FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
Figure 12. TLV2544/TLV2548 Mode 10/11 DSP Serial Interface (Conversions triggered by FS)
16
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
#1
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
modes using the FIFO: modes 01, 10, 11 timing (continued)
Conversion
From Channel 0
Conversion
From Channel 3
Conversion
From Channel 0
Configure
Conversion
From Channel 3
CS
tsample(i) >= MIN (tsample)
FS
(DSP)
CSTART
tsample (1)
tsample (2)
tsample (3)
tsample (4)
tconvert
SDI
INT
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ
tconvert
‡
‡
†
‡
‡
#3
#4
‡
SDO
Read FIFO
Repeat
#1
#2
Top of FIFO
Repeat
Read FIFO
#1
Second FIFO Read
First FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
Figure 13. TLV2544/TLV2548 Mode 10/11 DSP Serial Interface (Conversions triggered by CSTART)
Conversion
From Channel 0
Conversion
From Channel 3
Conversion
From Channel 0
Conversion
From Channel 3
Configure
CS
tsample(1)
tsample(2)
tsample(3)
tsample(4)
tconvert
tconvert
tSample (i) > = MIN(tSample)
CSTART
ÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎ
ÎÎ
ÎÎ
ÎÎÎÎÎÎÎÎÎÎ
Î
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
SDI
‡
†
‡
‡
‡
‡
INT
SDO
Read FIFO
Repeat
#1
#2
#3
Top of FIFO
First FIFO Read
#4
Read FIFO
#1
Repeat
Second FIFO Read
† Command = Configure write for mode 10 or 11, FIFO threshold = 1/2, sweep seq = 0–1–2–3.
‡ Command = Read FIFO
Figure 14. TLV2544/TLV2548 Mode 00/11 µp Serial Interface (Conversions triggered by CS)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
17
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
FIFO operation
Serial
OD
12-BIT×8
FIFO
ADC
7
6
FIFO Full
5
4
3
2
1
0
FIFO 1/2 Full
FIFO 3/4 Full
FIFO 1/4 Full
FIFO Threshold Pointer
Figure 15. TLV2544/TLV2548 FIFO
The device has an 8 layer FIFO that can be programmed for different thresholds. An interrupt is sent to the host
after the preprogrammed threshold is reached. The FIFO can be used to store data from either a fixed channel
or a series of channels based on a preprogrammed sweep sequence. For example, an application may require
eight measurements from channel 3. In this case, the FIFO is filled with 8 data sequentially taken from channel
3. Another application may require data from channel 0, channel 2, channel 4, and channel 6 in an orderly
manner. Therefore, the threshold is set for 1/2 and the sweep sequence 0–2–4–6–0–2–4–6 is chosen. An
interrupt is sent to the host as soon as all four data are in the FIFO.
SCLK and conversion speed
There are multiple ways to adjust the conversion speed.
D
D
The SCLK can be used as the source of the conversion clock.
The onboard OSC is approximately 4 MHz and 13 conversion clocks are required to complete a conversion.
This leads to a 3 µs conversion time plus 0.5 µs overhead. The devices can operate with an SCLK up to 20
MHz for the supply voltage range specified. When a more accurate conversion time is desired, the SCLK
can be used as the source of the conversion clock. The clock divider provides speed options appropriate for
an application where a high speed SCLK is used for faster I/O. The total conversion time is 13 × (DIV/fSCLK)
where DIV is 1, 2, or 4. For example a 20 MHz SCLK with the divide by 4 option produces a {13 × (4/20 M) +
0.5 µs} = 3.1 µs conversion time. When an external serial clock (SCLK) is used as the source of the
conversion clock, the maximum equivalent conversion clock (fSCLK/DIV) should not exceed 6 MHz.
Auto power down can be used. This mode is always on. If the device is not accessed (by CS or CSTART),
the converter is powered down to save power. The built-in reference is left on in order to quickly resume
operation within one half SCLK period. This provides unlimited choices to trade speed with power savings.
reference voltage
The device has a built-in reference with a programmable level of 2 V or 4 V. If the internal reference is used,
REFP is set to 2 V or 4 V and REFM is set to 0 V. An external reference can also be used through two reference
input pins, REFP and REFM, if the reference source is programmed as external. The voltage levels applied to
these pins establish the upper and lower limits of the analog inputs to produce a full-scale and zero-scale
reading respectively. The values of REFP, REFM, and the analog input should not exceed the positive supply
or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale
when the input signal is equal to or higher than REFP and at zero when the input signal is equal to or lower than
REFM.
18
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
FIFO operation (continued)
power down
Writing 8000h to the device puts the device into a software power down state. For a hardware powerdown, the
dedicated PWDN pin provides another way to power down the device asynchronously. These two power down
modes power down the entire device including the built-in reference to save power. It requires 20 ms to resume
from either a software or hardware power down.
Auto power down mode is always enabled. This mode maintains the built-in reference if an internal reference
is used so resumption is fast enough to be used between cycles.
The configuration register is not affected by any of the power down modes but the sweep operation sequence
has to be started over again. All FIFO contents are cleared by the power down modes.
power up and initialization
Initialization requires:
1. Determine processor type by writing A000h to the TLV2544/48
2. Configure the device
The first conversion after power up or resuming from power down is not valid.
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
Supply voltage range, GND to VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to 6.5 V
Analog input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V
Reference input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VCC + 0.3 V
Digital input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V
Operating virtual junction temperature range, TJ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 150°C
Operating free-air temperature range, TA: TLV2544/48C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
TLV2544/48I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –40°C to 85°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions
Supply voltage, VCC
MIN
NOM
MAX
2.7
3.3
5.5
V
VCC
2
V
VCC VCC+0.2
VCC
V
Positive external reference voltage input, VREFP (see Note 1)
Negative external reference voltage input, VREFM (note Note 1)
2
Differential reference voltage input, VREFP – VREFM (see Note 1)
2
Analog input voltage (see Note 1)
0
0
High level control input voltage, VIH
2.1
Low-level control input voltage, VIL
UNIT
V
V
V
0.6
V
Rise time, for CS, CSTART SDI at 0.5 pF, tr(I/O)
4.76
ns
Fall time, for CS, CSTART SDI at 0.5 pF, tf(I/O)
2.91
ns
Rise time, for INT, EOC, SDO at 30 pF, tr(Output)
2.43
ns
Fall time, for INT, EOC, SDO at 30 pF, tf(Output)
2.3
ns
NOTE 1: When binary output format is used, analog input voltages greater than that applied to REFP convert as all ones (111111111111), while
input voltages less than that applied to REFM convert as all zeros (000000000000). The device is functional with reference down to
2 V (VREFP – VREFM –1); however, the electrical specifications are no longer applicable.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
19
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
recommended operating conditions (continued)
MIN
Transition time, for FS, SCLK, SDI, tt(SCLK)
Setup time, CS falling edge before SCLK rising edge (FS=1) or before SCLK falling edge (when FS is active),
tsu(CS-SCLK)
Hold time, CS rising edge after SCLK rising edge (FS=1) or after SCLK falling edge (when FS is active),
th(SCLK-CS)
Delay time, delay from CS falling edge to FS rising edge, td(CSL-FSH)
Delay time, delay time from 16th SCLK falling edge to CS rising edge (FS is active), td(SCLK16L-CSH)
NOM
MAX
UNIT
0.5
SCLK
0.5
SCLK
5
0.5
ns
7
0.5
SCLKs
SCLKs
Setup time, FS rising edge before SCLK falling edge, tsu(FSH-SCLKL)
0.25
0.75
SCLKs
Hold time, FS hold high after SCLK falling edge, th(FSH-SCLKL)
0.25
0.75
SCLKs
Pulse width, CS high time, twH(CS)
100
ns
SCLK cycle time, VCC = 2.7 V to 3.6V, tc(SCLK)
67
ns
SCLK cycle time, VCC = 4.5 V to 5.5V, tc(SCLK)
Pulse width, SCLK low time, twL(SCLK)
50
20
30
ns
Pulse width, SCLK high time, twH(SCLK)
20
30
ns
Setup time, SDI valid before falling edge of SCLK (FS is active) or the rising edge of SCLK (FS=1),
tsu(DI-SCLK)
Hold time, SDI hold valid after falling edge of SCLK (FS is active) or the rising edge of SCLK (FS=1),
th(DI-SCLK)
Delay time, delay from CS falling edge to SDO valid, td(CSL-DOV)
ns
25
ns
5
ns
1
25
ns
Delay time, delay from FS falling edge to SDO valid, td(FSL-DOV)
1
25
ns
Delay time, delay from SCLK rising edge (FS is active) or SCLK falling edge (FS=1) SDO valid, td(SCLK-DOV)
1
25
ns
Delay time, delay from CS rising edge to SDO 3-stated, td(CSH-DOZ)
1
25
ns
Delay time, delay from 16th SCLK falling edge (FS is active) or the 16th rising edge (FS=1) to EOC falling
edge, td(SCLK-EOCL)
1
25
ns
Delay time, delay from EOC rising edge to SDO 3-stated if CS is low, td(EOCH-DOZ)
1
50
ns
3.5
µs
50
ns
Delay time, delay from 16th SCLK rising edge to INT falling edge (FS =1) or from the 16th falling edge SCLK
to INT falling edge (when FS active), td(SCLK-INTL)
Delay time, delay from CS falling edge to INT rising edge, td(CSL-INTH)
Delay time, delay from CS rising edge to CSTART falling edge, td(CSH-CSTARTL)
Delay time, delay from CSTART rising edge to EOC falling edge, td(CSTARTH-EOCL)
Pulse width, CSTART low time, twL(CSTART)
1
100
1
ns
50
Delay time, delay from CS rising edge to EOC rising edge, td(CSH-EOCH)
1
Delay time, delay from CSTART rising edge to CSTART falling edge, td(CSTARTH-CSTARTL)
3.6
Delay time, delay from CSTART rising edge to INT falling edge, td(CSTARTH-INTL)
3.5
TLV2544C/TLV2548C
free air temperature,
temperature TA
Operating free-air
TLV2544I/TLV2548I
ns
µs
0.8
50
ns
µs
µs
0
70
–40
85
_C
NOTE 2: This is the time required for the clock input signal to fall from VIH max or to rise from VILmax to VIHmin. In the vicinity of normal room
temperature, the devices function with input clock transition time as slow as 1 µs for remote data-acquisition applications where the
sensor and A/D converter are placed several feet away from the controlling microprocessor.
20
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
electrical characteristics over recommended operating free-air temperature range, VCC = VREFP = 2.7 V to
5.5 V, SCLK frequency = 20 MHz at 5 V, 15 MHz at 3 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
VCC = 5.5 V, IOH = –0.2 mA at 30 pF load
VOH
High level output voltage
High-level
VOL
Low level output voltage
Low-level
IOZ
O s a e ou
Off-state
output
u cu
current
e
(high-impedance-state)
VO = VCC
IIH
High-level input current
VI = VCC
IIL
Low-level input current
VI = 0 V
VCC = 2.7 V, IOH = -20 µA at 30 pF load
0.1
CS = VCC
VO = 0
CS at 0 V,
V Ext ref
O e a g supply
Operating
su y current,
cu e , extended
e e ded
sampling
V Int ref
CS at 0 V,
ICC(PD)
ICC(AUTOPWDN)
Power-down supply current
Auto power down current
Selected channel leakage current
Maximum static analog reference
current into REFP (use external
reference)
Ci
Input capacitance
Zi
Input MUX ON resistance
UNIT
V
VCC–0.2
0.4
Operating
current,
O
e a g supply
su y cu
e , normal
o a
sampling (short)
Internal reference supply current
MAX
VCC = 2.7 V, IOL = 20 µA at 30 pF load
CS at 0 V,
V Int ref
ICC
TYP†
2.4
VCC = 5.5 V, IOL = 0.8 mA at 30 pF load
CS at 0 V,
V Ext ref
ICC
MIN
V
1
2.5
–1
-2.5
0.005
2.5
µA
–0.005
2.5
µA
VCC = 4.5 V to 5.5 V
1.3
VCC = 2.7 V to 3.3 V
0.95
VCC = 4.5 V to 5.5 V
2
VCC = 2.7 V to 3.3 V
1.6
VCC = 4.5 V to 5.5 V
1.9
VCC = 2.7 V to 3.3 V
1.5
VCC = 4.5 V to 5.5 V
2
VCC = 2.7 V to 3.3 V
1.6
µA
mA
mA
mA
mA
CS at 0 V, VCC = 4.5 V to 5.5 V
0.8
VCC = 2.7 V to 3.3 V
0.6
For all digital inputs,
0≤ VI ≤ 0.3 V or VI ≥ VCC– 0.3 V,
SCLK = 0, VCC = 4.5 V to 5.5 V,
Ext clock
0.1
1
VCC = 2.7 V to 3.3 V, Ext clock
0.1
1
For all digital inputs,
0≤ VI ≤ 0.3 V or VI ≥ VCC– 0.3 V,
SCLK = 0, VCC = 4.5 V to 5.5 V,
Ext clock, Ext ref
1‡
VCC = 2.7 V to 3.3 V,
Ext ref, Ext clock
1§
mA
µA
µA
Selected channel at VCC
1
Selected channel at 0 V
–1
VREFP = VCC = 5.5 V, VREFM = GND
1
Analog inputs
45
50
Control Inputs
5
25
VCC = 5.5 V
500
VCC = 2.7 V
600
µA
µA
pF
Ω
† All typical values are at VCC = 5 V, TA = 25°C.
‡ 800 µA if internal reference is used, 165 µA if internal clock is used.
§ 800 µA if internal reference is used, 116 µA if internal clock is used.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
21
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
ac specifications
PARAMETER
SINAD
Signal-to-noise ratio +distortion
THD
Total harmonic distortion
ENOB
Effective number of bits
SFDR
Spurious free dynamic range
TEST CONDITIONS
MIN
TYP
fI = 12 kHz at 200 KSPS
fI = 12 kHz at 200 KSPS
69
71
–82
fI = 12 kHz at 200 KSPS
fI = 12 kHz at 200 KSPS
MAX
dB
–76
11.6
–91
–84
UNIT
dB
Bits
–75
dB
Analog input
Full power bandwidth, –3 dB
1
MHz
Full-power bandwidth, –1 dB
500
kHz
reference specifications (0.1 µF and 10 µF between REFP and REFM pins)
PARAMETER
Reference input voltage, REFP
TEST CONDITIONS
5V
VCC = 5
5.5
Input impedance
VCC = 2
2.7
7V
22
MIN
TYP
VCC = 2.7 V to 5.5 V
MAX
VCC
CS = 1,
SCLK = 0, (off)
CS = 0,
SCLK = 20 MHz (on)
CS = 1,
SCLK = 0 (off)
CS = 0,
SCLK = 20 MHz (on)
100
20
Input voltage difference,
REFP – REFM
VCC = 2.7 V to 5.5 V
VCC = 5.5 V
VCC = 5.5 V
VREFSELECT = 4 V
3.85
IInternal
t
l reference
f
voltage,
lt
REFP – REFM
VREFSELECT = 2 V
1.925
VCC = 2.7 V
VCC = 5.5 V, 2.7 V
VREFSELECT = 2 V
1.925
Internal reference start up time
25
Reference temperature coefficient
VCC = 2.7 V to 5.5 V
POST OFFICE BOX 655303
25
kΩ
VCC
V
4
4.15
V
2
2.075
V
2
2.075
20
16
• DALLAS, TEXAS 75265
kΩ
MΩ
2
10 µF
V
MΩ
100
20
UNIT
V
ms
40 PPM/°C
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
operating characteristics over recommended operating free-air temperature range, VCC = VREFP = 2.7 V to
5.5 V, SCLK frequency = 20 MHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP†
Integral linearity error (INL) (see Note 4)
MAX
UNIT
±1
LSB
Differential linearity error (DNL)
See Note 3
±1
LSB
EO
EG
Offset error (see Note 5)
See Note 3
±1.5
LSB
Gain error (see Note 5)
See Note 3
±1.6
LSB
ET
Total unadjusted error (see Note 6)
±2
LSB
3.6
µs
Self-test output code (see Table 1 and Note 7)
Internal OSC
tconv
Conversion time
tsample
tt(I/O)
Sampling time
±1.1
SDI = B000h
800h
(2048D)
SDI = C000h
000h
(0D)
SDI = D000h
FFFh
(4095D)
OSC = 4 MHz to 6 MHz
2.17
2.6
(13XDIV)
fSCLK
External SCLK
At 1 kΩ
Transition time for EOC, INT
600
ns
50
ns
tt(CLK)
Transition time for SDI, SDO
25
ns
† All typical values are at TA = 25°C.
NOTES: 3. Analog input voltages greater than that applied to REFP convert as all ones (111111111111), while input voltages less than that
applied to REFM convert as all zeros (0000000000). The device is functional with reference down to 2 V (VREFP – VREFM);
however, the electrical specifications are no longer applicable.
4. Linear error is the maximum deviation from the best straight line through the A/D transfer characteristics.
5. Zero error is the difference between 000000000000 and the converted output for zero input voltage: full-scale error is the difference
between 111111111111 and the converted output for full-scale input voltage.
6. Total unadjusted error comprises linearity, zero, and full-scale errors.
7. Both the input data and the output codes are expressed in positive logic.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
23
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PARAMETER MEASUREMENT INFORMATION
tt(I/O)
90%
50%
10%
CS
tt(I/O)
VIH
VIL
twH(CS)
td(CSL-FSH)
VIH
FS
VIL
tsu(FSH-SCLKL)
th(FSH-SCLKL)
td(SCLK16L-CSH)
twH(SCLK)
twL(SCLK)
th(SCLK-CS)
tsu(CS-SCLK)
1
16
VIH
SCLK
tc(SCLK)
VIL
tsu(DI-SCLK)
ÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎ
SDI
th(DI-SCLK)
td(FSL-DOV)
td(CSL-DOV)
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
VIH
ID15
ID1
VIL
td(SCLK-DOV)
VOH
Hi-Z
SDO
VOL
td(SCLK-EOCL)
td(EOCH–DOZ)
VOH
EOC
VOL
td(SCLK-INTL)
td(CSL-INTH)
VOH
INT
VOL
Figure 16. Critical Timing (Normal Sampling, FS is active)
24
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PARAMETER MEASUREMENT INFORMATION
VIH
CS
VIL
td(CSH-CSTARTL)
twL(CSTART)
VIH
CSTART
VIL
td(CSH-EOCH)
tt(I/O)
tt(I/O)
tconvert
VOH
EOC
VOL
td(CSTARTH-EOCL)
td(EOCH-INTL)
td(CSL-INTH)
VOH
INT
VOL
Figure 17. Critical Timing (Extended Sampling, Single Shot)
VIH
CS
twL(CSTART)
td(CSL-CSTARTL)
VIL
td(CSTARTH–CSTARTL)
VIH
90%
50%
10%
CSTART
td(CSH-EOCH)
tt(I/O)
VIL
tt(I/O)
VOH
EOC
VOL
td(CSTARTH-EOCL)
td(CSTARTH-INTL)
td(CSL-INTH)
INT
VOH
VOL
Figure 18. Critical Timing (Extended Sampling, Repeat/Sweep/Repeat Sweep)
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
25
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PARAMETER MEASUREMENT INFORMATION
tt(I/O)
tt(I/O)
VIH
CS
twH(CS)
tsu(CS-SCLK)
VIL
td(SCLK16F-CSH)
twL(SCLK)
tt(CLK)
twH(SCLK)
1
16
VIH
SCLK
VIL
tc(SCLK)
tsu(DI-CLK)
th(DI-CLK)
ÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎ
SDI
ID1
td(CSL-DOV)
SDO
Hi-Z
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ
VIH
ID15
VIL
td(CLK-DOV)
OD15
OD1
VOH
Hi-Z
OD0
VOL
td(EOCH-DOZ)
td(CLK-EOCL)
VOH
ECO
VOL
td(SCLK-INTL)
td(CSL-INTH)
VOH
INT
VOL
Figure 19. Critical Timing (Normal Sampling, FS = 1)
26
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TYPICAL CHARACTERISTICS
INTEGRAL NONLINEARITY
vs
TEMPERATURE
INTEGRAL NONLINEARITY
vs
TEMPERATURE
0.6
0.595
0.52
INL – Integral Nonlinearity – LSB
INL – Integral Nonlinearity – LSB
0.53
0.51
0.5
0.49
0.48
VCC = 2.7 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.59
0.585
0.58
0.575
0.57
0.565
0.47
–40
0.56
–40
85
25
TA – Temperature – °C
VCC = 5.5 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
25
TA – Temperature – °C
Figure 20
Figure 21
DIFFERENTIAL NONLINEARITY
vs
TEMPERATURE
DIFFERENTIAL NONLINEARITY
vs
TEMPERATURE
0.48
0.494
DNL – Differential Nonlinearity – LSB
DNL – Differential Nonlinearity – LSB
0.496
0.492
0.49
0.488
0.486
0.484
0.482
85
VCC = 2.7 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.47
0.46
0.45
0.44
0.43
VCC = 5.5 V, Internal Reference = 2 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.48
0.478
–40
25
TA – Temperature – °C
85
0.42
–40
Figure 22
25
TA – Temperature – °C
85
Figure 23
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
27
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TYPICAL CHARACTERISTICS
GAIN ERROR
vs
TEMPERATURE
1.2
0.5
1
0
0.8
–0.5
Gain Error – LSB
Offset Error – LSB
OFFSET ERROR
vs
TEMPERATURE
0.6
0.4
VCC = 5 V, Internal Reference = 4 V,
External Oscillator = SCLK/4,
Single Shot, Long Sample,
Mode 00 µP Mode
0.2
0
–40
–1
–1.5
VCC = 5 V, Internal Reference = 4 V,
External Oscillator = SCLK/4,
Single Shot, Long Sample,
Mode 00 µP Mode
–2
–2.5
–40
85
25
TA – Temperature – °C
25
TA – Temperature – °C
Figure 24
85
Figure 25
SUPPLY CURRENT
vs
TEMPERATURE
POWER DOWN CURRENT
vs
TEMPERATURE
1.4
0.4
External Reference = 4 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.2
Long Sample
1
Powerdown Current – µ A
Supply Current – mA
1.2
Short Sample
0.8
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Short Sample, Mode 00 µP Mode
0.6
–40
25
TA – Temperature – °C
VCC = 5 V
0
–0.2
–0.4
–0.6
VCC = 5.5 V
–0.8
85
–1
–40
Figure 26
28
VCC = 2.7 V
25
TA – Temperature – °C
Figure 27
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
85
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TYPICAL CHARACTERISTICS
INL – Integral Nonlinearity – LSB
INTEGRAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 2.7 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
DNL – Differential Nonlinearity – LSB
Figure 28
DIFFERENTIAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 2.7 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
Figure 29
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
29
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TYPICAL CHARACTERISTICS
INL – Integral Nonlinearity – LSB
INTEGRAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 5 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
Figure 30
DNL – Differential Nonlinearity – LSB
DIFFERENTIAL NONLINEARITY
vs
SAMPLES
1.0
VCC = 5 V, Internal Reference = 2 V, Internal Oscillator,
Single Shot, Short Sample, Mode 00 µP Mode
0.5
0.0
–0.5
–1.0
0
4097.00
Samples
Figure 31
30
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
Magnitude – dB
TYPICAL CHARACTERISTICS
160
150
140
130
120
110
100
90
80
70
60
50
40
30
20
10
0
0
100%
VCC = 5 V, External Reference = 4 V,
Internal Oscillator , Single Shot, Long Sample, Mode 00 µP
Mode @ 200 KSPS
5
10
15 20
25 30
35 40
45 50
55 60
65 70
75 80 85 90
95 100
f – Frequency – kHz
Figure 32
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
31
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
TYPICAL CHARACTERISTICS
EFFECTIVE NUMBER OF BITS
vs
INPUT FREQUENCY
SIGNAL-TO-NOISE + DISTORTION
vs
INPUT FREQUENCY
12
80
ENOB – Effective Number of Bits – BITS
SINAD – Signal-to-Noise + Distortion – dB
11.7
75
70
65
60
55
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
50
45
11.4
11.1
10.8
10.5
10.2
9.9
9.6
9.3
9
8.7
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
8.4
8.1
7.8
7.5
40
1
500
250
1
250
f – Frequency – kHz
Figure 33
Figure 34
TOTAL HARMONIC DISTORTION
vs
INPUT FREQUENCY
SPURIOUS FREE DYNAMIC RANGE
vs
INPUT FREQUENCY
0
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
–65
Spurious Free Dynamic Range – dB
THD – Total Harmonic Distortion – dB
–60
–70
–75
–80
–85
–90
VCC = 5 V, External Reference = 4 V,
Internal Oscillator, Single Shot,
Long Sample, Mode 00 µP Mode
–20
–40
–60
–80
–100
1
50
f – Frequency – kHz
100
1
50
f – Frequency – kHz
Figure 35
32
500
f – Frequency – kHz
Figure 36
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
100
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
4095
1111111111
VFS
See Notes A and B
1111111110
4094
1111111101
4093
VFT = VFS – 1/2 LSB
2049
1000000001
2048
1000000000
VZT =VZS + 1/2 LSB
Step
Digital Output Code
VFS Nom
2047
0111111111
VZS
0000000001
1
0000000000
0
0.0012
0.0024
2.4564
2.4576
2.4588
4.9134
2
0.0006
0000000010
4.9056
4.9104
0
4.9152
VI – Analog Input Voltage – V
NOTES: A. This curve is based on the assumption that Vref+ and Vref– have been adjusted so that the voltage at the transition from digital 0 to
1 (VZT) is 0.0006 V, and the transition to full scale (VFT) is 4.9134 V, 1 LSB = 1.2 mV.
B. The full scale value (VFS) is the step whose nominal midstep value has the highest absolute value. The zero-scale value (VZS) is
the step whose nominal midstep value equals zero.
Figure 37. Ideal 12-Bit ADC Conversion Characteristics
vcc
10 kΩ
VDD
XF
CS
TXD
SDI
RXD
SDO
AIN
CLKR
CLKX
TMS320 DSP
BIO
FSR
FSX
INT
SCLK
TLV2544/
TLV2548
FS
GND
Figure 38. Typical Interface to a TMS320 DSP
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
33
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
simplified analog input analysis
Using the equivalent circuit in Figure 39, the time required to charge the analog input capacitance from 0 to VS
within 1/2 LSB can be derived as follows.
ǒ ǒ ǓǓ
The capacitance charging voltage is given by:
Vc
+ Vs
1–EXP
–tc
Rt
(1)
Ci
Where
Rt = Rs + Zi
tc = Cycle time
The input impedance Zi is 0.5 kΩ at 5 V, and is higher (~ 0.6 kΩ) at 2.7 V. The final voltage to 1/2 LSB is given
by:
ǒ Ǔ
ǒ Ǔ + ǒ ǒ ǓǓ
ń
VC (1 2 LSB)
+ VS–
VS
8192
(2)
Equating equation 1 to equation 2 and solving for cycle time tc gives:
Vs–
VS
8192
Vs
1–EXP
–tc
Rt
(3)
Ci
and time to change to 1/2 LSB (minimum sampling time) is:
ń
tch (1 2 LSB)
Where
+ Rt
Ci
In(8192)
In(8192) = 9.011
Therefore, with the values given, the time for the analog input signal to settle is:
ń
tch (1 2 LSB)
+ (Rs ) 0.5 kW)
Ci
(4)
In(8192)
This time must be less than the converter sample time shown in the timing diagrams. This is 12× SCLKs (if the
sampling mode is short normal sampling mode).
ń
tch (1 2 LSB)
v 12
1
f (SCLK)
(5)
Therefore the maximum SCLK frequency is:
ƪ
max f ( SCLK )
34
ƫ + tch ǒ112ń2 LSBǓ + [In(8192)12 Rt
POST OFFICE BOX 655303
Ci ]
• DALLAS, TEXAS 75265
(6)
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
Driving Source†
TLV2544/48
Rs
VS
VI = Input Voltage at AIN
VS = External Driving Source Voltage
Rs = Source Resistance
ri = Input Resistance (MUX on Resistance)
Ci = Input Capacitance
VC = Capacitance Charging Voltage
ri
VI
VC
Ci
† Driving source requirements:
• Noise and distortion for the source must be equivalent to the resolution of the converter.
• Rs must be real at the input frequency.
Figure 39. Equivalent Input Circuit Including the Driving Source
maximum conversion throughput
t
For a supply voltage of 5 V, if the source impedance is less than 1 kΩ, and the ADC analog input capacitance
Ci is less than 50 pF, this equates to a minimum sampling time tch(0.5 LSB) of 0.676 µs ( 1µs). Since the
sampling time requires 12 SCLKs, the fastest SCLK frequency is 12/tch = 12 MHz.
The minimal total cycle time is given as:
tc
+ tcommand ) tch ) tconv ) td(EOCH–CSL ) + 4
1
+ 16 12MHz
) 3.7 ms + 5.03 ms
1
f (SCLK)
) 12
1
f (SCLK)
) 3.6 ms ) 0.1 ms
This is equivalent to a maximum throughput of 200 KSPS. The throughput can be even higher with a smaller
source impedance.
When source impedance is 100 Ω, the minimum sampling time becomes:
ń
tch (1 2 LSB)
+ Rt
Ci
In(8192)
+ 0.27 ms
The maximum SCLK frequency possible is 12/tch = 44 MHz. Then a 20 MHz clock (maximum SCLK frequency
for the TLV2544/2548 ) can be used. The minimal total cycle time is then reduced to:
tc
+ tcommand ) tch ) tconv ) td(EOCH–CSL ) + 4
+ 0.8 ms ) 3.6 ms ) 0.1 ms + 4.5 ms
1
f (SCLK)
) 12
1
f (SCLK)
) 3.6 ms ) 0.1 ms
The maximum throughput is 1/4.5 µs = 222 KSPS for this case.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
35
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
700
MUX ON Resistance – Ω
600
500
400
300
200
5.5
3.5
4.5
4
VCC – Supply Voltage – V
5
3
2.7
Figure 40. Input MUX Impedance vs Supply Voltage
power down calculations
i(AVERAGE) = (fS /fSMAX ) × i(ON) + (1–fS /fSMAX ) × i(OFF)
CASE 1: If VDD = 3.3 V, auto power down, and an external reference is used:
+ 10 kHz
f
+ 200 kHz
SMAX
i (ON) +X 1 mA operating current and i (OFF) +X 1 mA auto powerdown current
f
S
so
i (AVERAGE)
+ 0.05
1000 mA
) 0.95
1 mA
+ 51 mA
CASE 2: Now if software power down is used, another cycle is needed to shut it down.
+ 20 kHz
f
+ 200 kHz
SMAX
i (ON) +X 1 mA operating current and i (OFF) +X 1 mA powerdown current
f
S
so
i (AVERAGE)
+ 0.1
1000 mA
) 0.9
1 mA
+ 101 mA
In reality this will be less since the second conversion never happened. It is only the additional cycle to shut down
the ADC.
36
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
CASE 3: Now if the hardware power down is used.
+ 10 kHz
f
+ 200 kHz
SMAX
i (ON) +X 1 mA operating current and i (OFF) +X 1 mA powerdown current
f
S
so
i (AVERAGE)
+ 0.05
1000 mA
) 0.95
1 mA
+ 51 mA
difference between modes of conversion
The major difference between sweep mode (mode 10) and repeat sweep mode (mode 11) is that the sweep
sequence ends after the FIFO is filled up to the programmed threshold. The repeat sweep can either dump the
FIFO (by ignoring the FIFO content but simply reconfiguring the device) or read the FIFO and then repeat the
conversions on the the same sequence of the channel as before.
FIFO reads are expected after the FIFO is filled up to the threshold in each case. Mode 10 – the device allows
only FIFO read or CFR read or CFR write to be executed. Any conversion command is ignored. In the case of
mode 11, in addition to the above commands, conversion commands are also executed , i.e. the FIFO is cleared
and the sweep sequence is restarted.
Both single shot and repeat modes require selection of a channel after the device is configured for these modes.
Single shot mode does not use the FIFO, but repeat mode does. When the device is operating in repeat mode,
the FIFO can be dumped (by ignoring the FIFO content and simply reconfiguring the device) or the FIFO can
be read and then the conversions repeated on the same channel as before. However, the channel has to be
selected first before any conversion can be carried out. The devices can be programmed with the following
sequences for operating in the different modes that use a FIFO:
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
37
TLV2544, TLV2548
2.7 V TO 5.5 V, 12-BIT, 200 KSPS, 4/8 CHANNEL, LOW POWER,
SERIAL ANALOG-TO-DIGITAL CONVERTERS WITH AUTO POWER DOWN
SLAS198A –FEBRUARY 1999– REVISED AUGUST 1999
PRINCIPLES OF OPERATION
difference between modes of conversion (continued)
REPEAT:
Configure FIFO Depth=4 /CONV Mode 01
Select Channel/
1st Conv (CS or CSTART)
2nd Conv (CS or CSTART)
3rd Conv (CS or CSTART)
4th Conv (CS or CSTART
FIFO READ 1
FIFO READ 2
FIFO READ 3
FIFO READ 4
Select Channel
1st Conv (CS or CSTART)
2nd Conv (CS or CSTART)
3rd Conv (CS or CSTART)
4th Conv (CS or CSTART
SWEEP:
Configure FIFO Depth=4 SEQ=1–2–3–4/CONV Mode 10
conv ch 1 (CS/CSTART)
conv ch 2 (CS/CSTART)
conv ch 3 (CS/CSTART)
conv ch 4 (CS/CSTART
FIFO READ ch 1 result
FIFO READ ch 2 result
FIFO READ ch 3 result
FIFO READ ch 4 result
Configure (not required if same sweep sequence is to be used again)
REPEAT SWEEP:
Configure FIFO Depth=4 SWEEP SEQ=1-2-3-4/CONV Mode 11
conv ch 1 (CS/CSTART)
conv ch 2 (CS/CSTART)
conv ch 3 (CS/CSTART)
conv ch 4 (CS/CSTART
FIFO READ ch 1 result
FIFO READ ch 2 result
FIFO READ ch 3 result
FIFO READ ch 4 result
conv ch 1 (CS/CSTART)
conv ch 2 (CS/CSTART)
conv ch 3 (CS/CSTART)
conv ch 4 (CS/CSTART
38
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1999, Texas Instruments Incorporated