ALSC ASM2I2314ANZ-28-SR

ASM2I2314ANZ
June 2005
rev 0.4
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Functional Description
Features
ƒ
One input to 14 output Buffer/Driver
The ASM2I2314ANZ is a 3.3V buffer designed to distribute
ƒ
Supports up to three SDRAM DIMMs
high-speed clocks in desktop PC applications. The part has
ƒ
Two additional outputs for feedback
14 outputs, 12 of which can be used to drive up to three
ƒ
Serial interface for output control
SDRAM DIMMs, and the remaining can be used for
ƒ
Low skew outputs
external feedback to a PLL. The device operates at 3.3V
ƒ
Up to 133MHz operation
and outputs can run up to 133MHz, thus making it
ƒ
Multiple VDD and VSS pins for noise reduction
compatible
ƒ
Dedicated OE pin for testing
ASM2I2314ANZ can be used in conjunction with the clock
ƒ
Low EMI outputs
synthesizer for a complete Pentium II motherboard
ƒ
28 Pin SOIC (300-mil) package
solution. The ASM2I2314ANZ also includes a serial
ƒ
3.3V operation
interface which can enable or disable each output clock.
with
Pentium®*
II
processors.
The
On power-up, all output clocks are enabled. A separate
Output Enable pin facilitates testing on ATE.
*Pentium is a registered trademark of Intel Corporation.
Block Diagram
BUF_IN
SDRAM0
SDRAM1
SDRAM2
SDRAM3
SDRAM4
SDRAM5
SDRAM6
SDATA
Serial Interface
Decoding
SDRAM7
SDRAM8
SDRAM9
SCLOCK
SDRAM10
SDRAM11
SDRAM12
SDRAM13
OE
Alliance Semiconductor
2575, Augustine Drive • Santa Clara, CA • Tel: 408.855.4900 • Fax: 408.855.4999 • www.alsc.com
Notice: The information in this document is subject to change without notice.
ASM22314ANZ
June 2005
rev 0.4
Pin Configuration
28- Pin SOIC Package -- Top View
VDD
1
28
VDD
SDRAM0
2
27
SDRAM11
SDRAM1
3
26
SDRAM10
VSS
4
25
VSS
VDD
5
24
VDD
SDRAM2
6
23
SDRAM9
SDRAM3
7
22
SDRAM8
VSS
8
21
VSS
BUF_IN
9
20
OE
SDRAM4
10
19
SDRAM7
SDRAM5
11
18
SDRAM6
SDRAM12
12
17
SDRAM13
VDDIICC
13
16
VSSIIC
SDATA
14
15
SCLK
ASM2I2314ANZ
Pin Description
Pins
Name
Type
Description
1, 5, 24, 28
VDD
P
3.3V Digital voltage supply
4, 8, 21, 25
VSS
P
Ground
13
VDDIIC
P
3.3V Serial Interface Voltage supply
16
VSSIIC
P
Ground for serial interface
9
BUF_IN
I
Input clock .5V Tolerant
20
OE
I
Output Enable, three-states outputs when LOW.
Internal pull-up to VDD
14
SDATA
I/O
Serial data input, internal pull-up to VDD. 5V Tolerant
15
SCLK
I
Serial clock input, internal pull-up to VDD. 5V Tolerant
2, 3, 6, 7, 10, 11, 18, 19,
22, 23, 26, 27, 12, 17
SDRAM [0-13]
O
SDRAM Clock Outputs
Device Functionality
OE
SDRAM [0-13]
0
High-Z
1
1 x BUF_IN
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
2 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Serial Configuration Map
Byte 1: SDRAM Active/Inactive Register
(1 = Enable, 0 = Disable), Default = Enable
• The Serial bits will be read by the clock driver in the
following order:
Bit
Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0
Pin #
Description
Bit 7
27
SDRAM11 (Active/Inactive)
Bit 6
26
SDRAM10 (Active/Inactive)
• Reserved bits should be programmed to “0” or “1”.
Bit 5
23
SDRAM9 (Active/Inactive)
• Serial interface address for the ASM2I2314ANZ is:
Bit 4
Bit 3
Bit 2
22
--
SDRAM8 (Active/Inactive)
Reserved
Reserved
Bit 1
19
SDRAM7 (Active/Inactive)
Bit 0
18
SDRAM6 (Active/Inactive)
Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0
Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0
A6
A5
A4
A3
A2
A1
A0
R/W
1
1
0
1
0
0
1
----
Byte 0:SDRAM Active/Inactive Register
(1 = Enable, 0 = Disable), Default = Enable
Bit
Pin #
--
Byte 2: SDRAM Active/Inactive Register
(1 = Enable, 0 = Disable), Default = Enable
Description
Bit
Pin #
17
SDRAM13 (Active/Inactive)
Description
Bit 7
11
SDRAM5 (Active/Inactive)
Bit 7
Bit 6
10
SDRAM4 (Active/Inactive)
Bit 6
12
SDRAM12 (Active/Inactive)
Bit 5
--
Reserved
Bit 5
--
Reserved
Bit 4
--
Reserved
Bit 4
--
Reserved
Bit 3
7
SDRAM3 (Active/Inactive)
Bit 3
--
Reserved
Bit 2
6
SDRAM2 (Active/Inactive)
Bit 2
--
Reserved
Bit 1
3
SDRAM1 (Active/Inactive)
Bit 1
--
Reserved
Bit 0
2
SDRAM0 (Active/Inactive)
Bit 0
--
Reserved
Note 1 : When the value of bit in these bytes is high, the output is enabled. When the value of the bit is low, the output is forced to low state. The default value
of all the bits is high after chip is powered up.
IIC Byte Flow
Byte
Description
1
IIC Address
2
Command (dummy value, ignored)
3
Byte Count (dummy value, ignored)
4
IIC Data Byte 0
5
IIC Data Byte 1
6
IIC Data Byte 2
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
3 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Absolute Maximum Ratings
Symbol
Parameter
VDD
Supply Voltage to Ground Potential
VIN
DC Input Voltage (Except BUF_IN)
VBUFIN
DC Input Voltage (BUF_IN)
Rating
Unit
–0.5 to +7.0
V
–0.5 to VDD + 0.5
–0.5 to +7.0
V
V
TSTG
Storage Temperature
–65 to +150
°C
TJ
Junction Temperature
150
°C
2
KV
TDV
Static Discharge Voltage
(As per JEDEC STD 22- A114-B)
Note: These are stress ratings only and are not implied for functional use. Exposure to absolute maximum ratings for prolonged periods of time may affect
device reliability.
Operating Conditions1
Parameter
Description
Min
Max
Unit
VDD
Supply Voltage
3.135
3.465
V
TA
Operating Temperature (Ambient Temperature)
0
70
°C
CL
Load Capacitance
-
30
pF
CIN
Input Capacitance
-
7
pF
tPU
Power-up time for all VDD's to reach minimum specified voltage
(power ramps must be monotonic)
0.05
50
mS
Note: 1. Electrical parameters are guaranteed under the operating conditions specified.
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
4 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Electrical Characteristics
(Test condition: All parameters values are valid within the Operating range, unless otherwise stated)
Parameter
Description
Test Conditions
Min
Typ
Max
Unit
VIL
Input LOW Voltage
Except serial interface pins
-
0.8
V
VILIIC
Input LOW Voltage
For serial interface pins only
-
0.7
V
VIH
Input HIGH Voltage
2.0
-
V
-
0.4
V
2.4
-
V
100
µA
±10
µA
50
µA
500
µA
+5
µA
266
mA
360
mA
1
VOL
Output LOW Voltage
IOL= 25 mA
VOH
Output HIGH Voltage1
Quiescent Supply
Current
High Impedance
Output Current
Off-State Current
(for SCL ,SDATA)
IOH = –36 mA
ICC
IOZ
IOFF
∆ICC
Ii
Change in Supply
Current
Input Leakage
VDD= 3.465V, Vi = VDD or GND, IO =0
50
VDD= 3.465V, Vi = VDD or GND
VDD= 0V, Vi = 0V or 5.5V
VDD= 3.135V to 3.465V
One Input at VDD-0.6, All other Inputs at
VDD or GND
VDD= 3.465V or GND
(Applicable to all Input Pins)
Unloaded outputs, 133 MHz
-5
Supply Current
1
Supply Current
1
Loaded outputs, 30pF, 133 MHz
IDD
Supply Current
1
Unloaded outputs, 100 MHz
-
200
mA
IDD
Supply Current1
Loaded outputs, 30pF ,100 MHz
-
290
mA
IDD
Supply Current
1
Unloaded outputs, 66.67 MHz
-
150
mA
Supply Current
1
Loaded outputs, 30pF ,66.67 MHz
-
185
mA
BUF_IN=VDD or VSS All other inputs at
VDD
-
500
µA
IDD
IDD
IDD
IDDS
Supply Current
Note: 1. Parameter is guaranteed by design and characterization. Not 100% tested in production.
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
5 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Switching Characteristics1
Parameter
Name
Fin
Maximum Operating Frequency
2,3
Test Conditions
tD
Duty cycle
t3
Rising Edge Rate3
t4
Falling Edge Rate3
t5
Output to Output Skew3
t6
t7
= t2 ÷ t1
Measured at 1.5V
Measured between 0.4V and
2.4V
Measured between 2.4V and
0.4V
All outputs equally loaded
Min
Typ
Max
Unit
-
-
133
MHz
45.0
50.0
55.0
%
1
2
4
V/nS
1
2
4
V/nS
150
225
pS
3
Input edge greater than 1 V/nS
1
2.7
3.5
nS
3
Input edge greater than 1 V/nS
1
2.7
3.5
nS
SDRAM Buffer LH Prop. Delay
SDRAM Buffer HL Prop. Delay
3
tPLZ, tPHZ
SDRAM Buffer Enable Delay
Input edge greater than 1 V/nS
1
3
5
nS
tPZL, tPZH
SDRAM Buffer Disable Delay3
Rise Time for SDATA
(Refer Test Circuit for IIC)
Refer figure no.3
Fall Time for SDATA
(Refer Test Circuit for IIC)
Refer figure no.3
Input edge greater than 1 V/nS
1
3
5
nS
CL = 10pF
6
tr
tf
CL = 400pF
250
CL = 10pF
20
CL = 400pF
250
nS
nS
Note: 1. All parameters specified with loaded outputs.
2. Duty cycle of input clock is 50%. Rising and falling edge rate is greater than 1V/nS
3. Parameter is guaranteed by design and characterization. Not 100% tested in production.
Test Circuit for SDRAM Enable and Disable Times
S1
2 * VDD
Open
VSS
VDD
500Ω
VI
VO
PULSE
GENERATOR
D.U.T
RT
TEST
t6/t7
tPLZ/tPZL
tPHZ/tPZH
CL
500Ω
S1
Open
2* VDD
VSS
Figure 1. Load circuit for Switching times
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
6 of 13
ASM2I2314ANZ
June 2005
rev 0.4
SDRAM Enable and Disable Times
VM = 1.5V
VX = VOL +0.3V
VY = VOH -0.3V
VOH and VOL are the typical Output Voltage drop that occur with the output load
VI
VDD
VM
OE INPUT
GND
tPZL
tPLZ
VDD
OUTPUT
LOW-to-OFF
OFF-to-LOW
VM
VX
VOL
tPHZ
VDD
OUTPUT
HIGH-to-OFF
OFF-to-HIGH
tPZH
VY
VM
VSS
Outputs
enabled
Outputs
enabled
Outputs
disabled
Figure 2. 3-State Enable and Disable times
Test Circuit for IIC Rise and Fall Times
VO = 3.3V
RL = 1kΩ
DUT
CL = 10pF or
CL = 400pF
GND
Figure 3. Test Circuit for IIC
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
7 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Switching Waveforms
Duty Cycle Timing
t1
t2
1.5 V
1.5 V
1.5 V
All Outputs Rise/Fall Time
2.4 V
0.4 V
OUTPUT
3.3 V
2.4 V
0.4 V
0V
t3
t4
Output - Output Skew
1.5 V
OUTPUT
1.5 V
OUTPUT
t5
SDRAM Buffer LH and HL Propagation Delay
INPUT
OUTPUT
t6
t7
Test Circuit
VDD
0.1 µ F
OUTPUTS
CLK Out
CLOAD
GND
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
8 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Application Information
Clock traces must be terminated with either series or parallel termination, as is normally done.
Application Circuit
Rs
CPUCLK
BUF_IN
Rs
SDRAM (0.13)
SDRAM (0.13)
SDATA
SDATA
Ct
SCLK
SCLK
VDD 3.3V
VDD
VSS
Cd = 0.1 µ F
ASM2I2314ANZ
28-Pin SOIC
Cd = DECOUPLING CAPACITORS
Ct = OPTIONAL EMI-REDUCING CAPACITORS
Rs = SERIES TERMINATING RESISTORS
Summary
•
Surface mount, low-ESR, ceramic capacitors should be used for filtering. Typically, these capacitors have a value of
•
The value of the series terminating resistor satisfies the following equation, where Rtrace is the loaded characteristic
0.1µF. In some cases, smaller value capacitors may be required.
impedance of the trace, Rout is the output impedance of the buffer (typically 25Ω), and Rseries is the series terminating
resistor.
Rseries > Rtrace – Rout
•
Footprints must be laid out for optional EMI-reducing capacitors, which should be placed as close to the terminating
resistor as is physically possible. Typical values of these capacitors range from 4.7pF to 22pF.
•
A Ferrite Bead may be used to isolate the Board VDD from the clock generator VDD island. Ensure that the Ferrite Bead
offers greater than 50Ω impedance at the clock frequency, under loaded DC conditions.
•
If a Ferrite Bead is used, a 10µF–22µF tantalum bypass capacitor should be placed close to the Ferrite Bead. This
capacitor prevents power supply droop during current surges.
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
9 of 13
ASM2I2314ANZ
June 2005
rev 0.4
IIC Serial Interface Information
The information in this section assumes familiarity with IIC programming.
How to program ASM2I2314ANZ through IIC:
•
Master (host) sends a start bit.
•
Master (host) sends the write address D3(H).
•
ASM2I2314ANZ device will acknowledge.
•
Master (host) sends the Command Byte.
•
ASM2I2314ANZ device will acknowledge the Command Byte.
•
Master (host) sends a Byte count
•
ASM2I2314ANZ device will acknowledge the Byte count.
•
Master (host) sends the Byte 0
•
ASM2I2314ANZ device will acknowledge Byte 0
•
Master (host) sends the Byte 1
•
ASM2I2314ANZ device will acknowledge Byte 1
•
Master (host) sends the Byte 2
•
ASM2I2314ANZ device will acknowledge Byte 2
•
Master (host) sends a Stop bit.
Controller (Host)
ASM22314ANZ
(slave/receiver)
Start Bit
Slave Address D3(H)
ACK
Command Byte
ACK
Byte count
ACK
Byte 0
ACK
Byte 1
ACK
Byte 2
ACK
Stop Bit
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
10 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Package Information
28L SOIC Package (300 mil)
Dimensions
Symbol
Inches
Min
Max
Millimeters
Min
Max
A
0.093
0.104
2.35
2.65
A1
0.004
0.012
0.10
0.30
A2
0.088
0.094
2.25
2.40
D
0.697
0.712
17.70
18.10
h
0.010
0.029
0.25
0.75
E
0.291
0.299
7.40
7.60
H
0.394
0.419
10.00
10.65
R1
0.003
….
0.08
…..
b
0.013
0.022
0.33
0.56
b1
0.013
0.020
0.33
0.51
c
0.009
0.015
0.23
0.38
c1
0.009
0.013
0.23
0.33
L
0.016
0.050
0.40
1.27
e
θ
0.050 BSC
0°
1.27 BSC
8°
0°
8°
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
11 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Ordering Information
Ordering Code
Marking
Package Type
Operating Range
ASM2I2314ANZ-28-ST
2I2314ANZ
28 Pin SOIC, Tube
Industrial
ASM2I2314ANZ-28-SR
2I2314ANZ
28 Pin SOIC, Tape and Reel
Industrial
ASM2I2314AGNZ-28-ST
2I2314AGNZ
28 Pin SOIC, Tube, Green
Industrial
ASM2I2314AGNZ-28-SR
2I2314AGNZ
28 Pin SOIC, Tape and Reel, Green
Industrial
Device Ordering Information
A S M 2 I 2 3 1 4 A N Z G - 2 8 - S R
R = Tape & reel, T = Tube or Tray
O = SOT
S = SOIC
T = TSSOP
A = SSOP
V = TVSOP
B = BGA
Q = QFN
U = MSOP
E = TQFP
L = LQFP
U = MSOP
P = PDIP
D = QSOP
X = SC-70
DEVICE PIN COUNT
F = LEAD FREE AND RoHS COMPLIANT PART
G = GREEN PACKAGE
PART NUMBER
X= Automotive
I= Industrial
P or n/c = Commercial
(-40C to +125C) (-40C to +85C)
(0C to +70C)
1 = Reserved
2 = Non PLL based
3 = EMI Reduction
4 = DDR support products
5 = STD Zero Delay Buffer
6 = Power Management
7 = Power Management
8 = Power Management
9 = Hi Performance
0 = Reserved
ALLIANCE SEMICONDUCTOR MIXED SIGNAL PRODUCT
Licensed under US patent #5,488,627, #6,646,463 and #5,631,920.
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
12 of 13
ASM2I2314ANZ
June 2005
rev 0.4
Alliance Semiconductor Corporation
2575, Augustine Drive,
Santa Clara, CA 95054
Tel# 408-855-4900
Fax: 408-855-4999
www.alsc.com
Copyright © Alliance Semiconductor
All Rights Reserved
Part Number: ASM2I2314ANZ
Document Version: 0.4
Note: This product utilizes US Patent # 6,646,463 Impedance Emulator Patent issued to Alliance Semiconductor, dated 11-11-2003
© Copyright 2004 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are
trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their
respective companies. Alliance reserves the right to make changes to this document and its products at any time without
notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein
represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this
data at any time, without notice. If the product described herein is under development, significant changes to these
specifications are possible. The information in this product data sheet is intended to be general descriptive information for
potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or
customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product
described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products
including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual
property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance).
All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of
products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any
other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical
components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant
injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer
assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.
14 Output, 3.3V SDRAM Buffer for Desktop PCs with 3 DIMMs
Notice: The information in this document is subject to change without notice.
13 of 13