MCNIX MX23L12810TC-12

PRELIMINARY
MX23L12810
NEW 128M-BIT (16M x 8 / 8M x 16) MASK ROM
FOR TSOP PACKAGE
FEATURES
• Bit organization
- 16M x 8 (byte mode)
- 8M x 16 (word mode)
• Fast access time
- Random access: 100ns (max.)
• Current
- Operating:30mA
- Standby:15uA(max.)
• Supply voltage
- 2.7V~3.6V for 120ns
- 3.0V~3.6V for 100ns
• Package
- 48 pin TSOP (12mm x 20mm)
- 48 pin TSOP reverse type
• Temperature
- 0 ~ 70°C
PIN CONFIGURATION
48 TSOP (Top View)
BYTE
A16
A15
A14
A13
A12
A11
A10
A9
A8
A19
A21
A20
A18
A17
A7
A6
A5
A4
A3
A2
A1
A0
CE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
MX23L12810
(Normal Type)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
VSS
VSS
D15/A-1
D7
D14
D6
D13
D5
D12
D4
VCC
VCC
A22
D11
D3
D10
D2
D9
D1
D8
D0
OE
VSS
VSS
48 TSOP (Top View)
VSS
VSS
D15/A-1
D7
D14
D6
D13
D5
D12
D4
VCC
VCC
A22
D11
D3
D10
D2
D9
D1
D8
D0
OE
VSS
VSS
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
MX23L12810
(Reverse Type)
P/N:PM0592
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
BYTE
A16
A15
A14
A13
A12
A11
A10
A9
A8
A19
A21
A20
A18
A17
A7
A6
A5
A4
A3
A2
A1
A0
CE
REV. 1.8, OCT. 15, 2001
1
MX23L12810
PIN DESCRIPTION
Symbol
A0~A22
D0~D14
D15/A-1
CE
Pin Function
Address Inputs
Data Outputs
D15 (Word Mode)/ LSB Address
(Byte Mode)
Chip Enable Input
Symbol
OE
Byte
VCC
VSS
NC
Pin Function
Output Enable Input
Word/ Byte Mode Selection
Power Supply Pin
Ground Pin
No Connection
ORDER INFORMATION
Part No.
Access Time
Package
VCC
MX23L12810TC-10
100ns
48 pin TSOP
3.0V~3.6V
MX23L12810TC-12
120ns
48 pin TSOP
3.0V~3.6V
*MX23L12810TC-12
120ns
48 pin TSOP
2.7V~3.6V
(under development)
MX23L12810RC-10
100ns
48 pin TSOP (Reverse type)
3.0V~3.6V
MX23L12810RC-12
120ns
48 pin TSOP (Reverse type)
3.0V~3.6V
*MX23L12810RC-12
120ns
48 pin TSOP (Reverse type)
2.7V~3.6V
(under development)
MODE SELECTION
CE
OE
Byte
D15/A-1
D0~D7
D8~D15
Mode
Power
H
X
X
X
High Z
High Z
-
Stand-by
L
H
X
X
High Z
High Z
-
Active
L
L
H
Output
D0~D7
D8~D15
Word
Active
L
L
L
Input
D0~D7
High Z
Byte
Active
BLOCK DIAGRAM
A0/(A-1)
Address
Buffer
Memory
Array
Sense
Amplifier
A22
Word/
Byte
Output
Buffer
D0
D15/(D7)
CE
BYTE
OE
P/N:PM0592
REV. 1.8, OCT. 15, 2001
2
MX23L12810
ABSOLUTE MAXIMUM RATINGS
Item
Voltage on any Pin Relative to VSS
Ambient Operating Temperature
Storage Temperature
Symbol
VIN
Topr
Tstg
Ratings
-1.3V to VCC+2.0V (Note)
0°C to 70°C
-65°C to 125°C
Note: Minimum DC voltage on input or I/O pins is -0.5V. During voltage transitions, inputs may undershoot VSS to -1.3V for
periods of up to 20ns. Maximum DC voltage on input or I/O pins is VCC+0.5V. During voltage transitions, inputs may overshoot
VCC to VCC+2.0V for periods of up to 20ns.
DC CHARACTERISTICS (Ta = 0°C ~ 70°C, VCC = 2.7V~3.6V)
Item
Output High Voltage
Output Low Voltage
Input High Voltage
Input Low Voltage
Input Leakage Current
Output Leakage Current
Operating Current
Symbol
VOH
VOL
VIH
VIL
ILI
ILO
ICC
MIN.
2.4V
2.2V
-0.3V
-
MAX.
0.4V
VCC+0.3V
0.2 x VCC
5uA
5uA
30mA
Standby Current (TTL)
Standby Current (CMOS)
Input Capacitance
Output Capacitance
ISTB1
ISTB2
CIN
COUT
-
1mA
15uA
10pF
10pF
Conditions
IOH = -0.4mA
IOL = 1.6mA
0V, VCC
0V, VCC
f=5MHz, all outputs open,
CE=VIL(Chip Enable)
OE=VIH(Output Disabled)
CE = VIH
CE>VCC-0.2V
Ta = 25°C, f = 1MHZ
Ta = 25°C, f = 1MHZ
AC CHARACTERISTICS (Ta = 0°C ~ 70°C, VCC = 2.7V~3.6V)
Item
Symbol
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Enable Time
Output Hold After Address
Output High Z Delay
tRC
tAA
tACE
tOE
tOH
tHZ
23L12810-10
MIN.
MAX.
100ns
100ns
100ns
30ns
0ns
20ns
23L12810-12
MIN.
MAX.
120ns 120ns
120ns
50ns
0ns
20ns
23L12810-15
MIN.
MAX.
150ns 150ns
150ns
70ns
0ns
20ns
Note: Output high-impedance delay (tHZ) is measured
from OE or CE going high, and this parameter guaranteed by design over the full voltage and temperature
operating range - not tested.
P/N:PM0592
REV. 1.8, OCT. 15, 2001
3
MX23L12810
AC Test Conditions
Input Pulse Levels
0.4V~2.4V
Input Rise and Fall Times
10ns
Input Timing Level
1.4V
Output Timing Level
1.4V
Output Load
See Figure
IOH (load)=-0.4mA
DOUT
IOL (load)=1.6mA
C<100pF
Note:No output loading is present in tester load board.
Active loading is used and under software programming control.
Output loading capacitance includes load board's and all stray capacitance.
TIMING DIAGRAM
RANDOM READ
ADD
ADD
ADD
ADD
tRC
tACE
CE
tOE
OE
tOH
tAA
VALID
DATA
VALID
tHZ
VALID
Note:CE, OE are enable
P/N:PM0592
REV. 1.8, OCT. 15, 2001
4
MX23L12810
PACKAGE INFORMATION
48-PIN PLASTIC TSOP (NORMAL FORM)
P/N:PM0592
REV. 1.8, OCT. 15, 2001
5
MX23L12810
48-PIN PLASTIC TSOP (REVERSE FORM)
P/N:PM0592
REV. 1.8, OCT. 15, 2001
6
MX23L12810
REVISION HISTORY
Revision #
1.2
1.3
1.4
1.5
1.6
1.7
1.8
Description
DC Characteristics ISTB2(CMOS Standby Current) 5uA-->15uA
Del Package 44-pin SOP
Modify Current Operating:60mA-->40mA
Modify ICC1:60mA-->40mA, f=5MHz, all outputs open
Del ICC2
Modify Current Operating:40mA-->50mA
Modify ICC1:40mA-->50mA
1.Modify Fast access time:120ns-->90ns
2.Modify Operating:50mA-->30mA
3.Added Temperature:0~70°C
4.Modify Supply Voltage : 3.3V±10%-->2.7V~3.6V
5.Modify Package Information
Delete Access Time:90ns
1.Add Supply Voltage: 2.7~3.6V for 120ns, 3.0~3.6V for 100ns
2.Modify Order Information
3.Add CE=VIL, OE=VIH in DC Characteristics
P/N:PM0592
Page
P3
P1,5
P1
P3
P3
P1
P3
P1
P1
P1
P1,3
P5,6
P1,2,3
P1,2
P2
P3
Date
DEC/15/1999
SEP/07/2000
DEC/12/2000
DEC/14/2000
JUL/10/2001
AUG/28/2001
OCT/15/2001
REV. 1.8, OCT. 15, 2001
7
MX23L12810
MACRONIX INTERNATIONAL CO., LTD.
HEADQUARTERS:
TEL:+886-3-578-6688
FAX:+886-3-563-2888
EUROPE OFFICE:
TEL:+32-2-456-8020
FAX:+32-2-456-8021
JAPAN OFFICE:
TEL:+81-44-246-9100
FAX:+81-44-246-9105
SINGAPORE OFFICE:
TEL:+65-348-8385
FAX:+65-348-8096
TAIPEI OFFICE:
TEL:+886-2-2509-3300
FAX:+886-2-2509-2200
MACRONIX AMERICA, INC.
TEL:+1-408-453-8088
FAX:+1-408-453-8488
CHICAGO OFFICE:
TEL:+1-847-963-1900
FAX:+1-847-963-1909
http : //www.macronix.com
MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice.
8