NSC LMC567CN

LMC567
Low Power Tone Decoder
General Description
Features
The LMC567 is a low power general purpose LMCMOS™
tone decoder which is functionally similar to the industry
standard LM567. It consists of a twice frequency
voltage-controlled oscillator (VCO) and quadrature dividers
which establish the reference signals for phase and amplitude detectors. The phase detector and VCO form a
phase-locked loop (PLL) which locks to an input signal frequency which is within the control range of the VCO. When
the PLL is locked and the input signal amplitude exceeds an
internally pre-set threshold, a switch to ground is activated
on the output pin. External components set up the oscillator
to run at twice the input frequency and determine the phase
and amplitude filter time constants.
n
n
n
n
n
n
n
n
n
n
Block Diagram
Functionally similar to LM567
2V to 9V supply voltage range
Low supply current drain
No increase in current with output activated
Operates to 500 kHz input frequency
High oscillator stability
Ground-referenced input
Hysteresis added to amplitude comparator
Out-of-band signals and noise rejected
20 mA output current capability
(with External Components)
DS008670-1
Order Number LMC567CM or LMC567CN
See NS Package Number M08A or N08E
LMCMOS™ is a trademark of National Semiconductor Corp.
© 1999 National Semiconductor Corporation
DS008670
www.national.com
LMC567 Low Power Tone Decoder
June 1999
Absolute Maximum Ratings (Note 1)
Storage Temperature Range
−55˚C to +150˚C
Soldering Information
Dual-In-Line Package
Soldering (10 sec.)
260˚C
Small Outline Package
Vapor Phase (60 sec.)
215˚C
Infrared (15 sec.)
220˚C
See AN-450 “Surface Mounting Methods and Their Effect
on Product Reliability” for other methods of soldering
surface mount devices.
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Input Voltage, Pin 3
Supply Voltage, Pin 4
Output Voltage, Pin 8
Voltage at All Other Pins
Output Current, Pin 8
Package Dissipation
Operating Temperature Range (TA)
2 Vp–p
10V
13V
Vs to Gnd
30 mA
500 mW
−25˚C to +125˚C
Electrical Characteristics
Test Circuit, TA = 25˚C, Vs = 5V, RtCt #2, Sw. 1 Pos. 0, and no input, unless otherwise noted.
Symbol
I4
Parameter
Power Supply
Current
Conditions
Min
Vs = 2V
Vs = 5V
Vs = 9V
RtCt #1, Quiescent
or Activated
Typ
Max
Units
0.5
0.8
mAdc
0.8
1.3
0.3
V3
Input D.C. Bias
0
R3
Input Resistance
40
I8
Output Leakage
1
f0
Center Frequency,
Fosc ÷ 2
∆f0
Vin
RtCt #2, Measure Oscillator
Frequency and Divide by 2
Input Threshold
Set Input Frequency Equal to f0
Measured Above, Increase Input Level
Until Pin 8 Goes Low.
Input Hysteresis
Starting at Input Threshold, Decrease Input
Level Until Pin 8 goes High.
V8
Output ’Sat’ Voltage
Input Level > Threshold
Choose RL for Specified I8
Largest Detection
Bandwidth
Measure Fosc with Sw. 1 in
Pos. 0, 1, and 2;
Vs = 2V
Vs = 5V
Vs = 9V
nAdc
113
kHz
1.0
2.0
%/V
11
20
27
17
30
45
98
92
103
105
mVrms
45
1.5
mVrms
I8 = 2 mA
I8 = 20 mA
Vs = 2V
7
11
15
Vs = 5V
11
14
17
%
± 1.0
%
Vs = 9V
∆BW
kΩ
100
Center Frequency
Shift with Supply
∆Vin
L.D.B.W.
Vs = 2V
Vs = 5V
Vs = 9V
mVdc
0.06
0.15
0.7
Vdc
15
Bandwidth Skew
0
fmax
Highest Center
Freq.
RtCt #3, Measure Oscillator Frequency and Divide by 2
Vin
Input Threshold at
fmax
Set Input Frequency Equal to fmax measured Above,
Increase Input Level Until Pin 8 goes Low.
700
35
kHz
mVrms
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is
given, however, the typical value is a good indication of device performance.
www.national.com
2
Test Circuit
DS008670-2
RtCt
Rt
Ct
#1
100k
300 pF
#2
10k
300 pF
#3
5.1k
62 pF
3
www.national.com
Typical Performance Characteristics
Supply Current vs.
Operating Frequency
Bandwidth vs.
Input Signal Level
DS008670-3
Bandwidth as
a Function of C2
Largest Detection
Bandwidth vs. Temp.
DS008670-7
Frequency Drift
with Temperature
Frequency Drift
with Temperature
DS008670-10
DS008670-9
Applications Information
DS008670-8
DS008670-11
(refer to Block
Diagram)
This equation is accurate at low frequencies; however,
above 50 kHz (Fosc = 100 kHz), internal delays cause the
actual frequency to be lower than predicted.
The choice of Rt and Ct will be a tradeoff between supply
current and practical capacitor values. An additional supply
current component is introduced due to Rt being switched to
Vs every half cycle to charge Ct:
Is due to Rt = Vs/(4Rt)
GENERAL
The LMC567 low power tone decoder can be operated at
supply voltages of 2V to 9V and at input frequencies ranging
from 1 Hz up to 500 kHz.
The LMC567 can be directly substituted in most LM567 applications with the following provisions:
1. Oscillator timing capacitor Ct must be halved to double
the oscillator frequency relative to the input frequency
(See OSCILLATOR TIMING COMPONENTS).
2. Filter capacitors C1 and C2 must be reduced by a factor
of 8 to maintain the same filter time constants.
3.
Thus the supply current can be minimized by keeping Rt as
large as possible (see supply current vs. operating frequency curves). However, the desired frequency will dictate
an RtCt product such that increasing Rt will require a smaller
Ct. Below Ct = 100 pF, circuit board stray capacitances begin to play a role in determining the oscillation frequency
which ultimately limits the minimum Ct.
To allow for I.C. and component value tolerances, the oscillator timing components will require a trim. This is generally
accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC567 itself is given in the
electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct.
The output current demanded of pin 8 must be limited to
the specified capability of the LMC567.
OSCILLATOR TIMING COMPONENTS
The voltage-controlled oscillator (VCO) on the LMC567 must
be set up to run at twice the frequency of the input signal
tone to be decoded. The center frequency of the VCO is set
by timing resistor Rt and timing capacitor Ct connected to
pins 5 and 6 of the IC. The center frequency as a function of
Rt and Ct is given by:
Since this will cause an input tone of half Fosc to be decoded,
www.national.com
4
Applications Information
OUTPUT FILTER
Pin 1 is the output of a negative-going amplitude detector
which has a nominal 0 signal output of 7/9 Vs. When the PLL
is locked to the input, an increase in signal level causes the
detector output to move negative. When pin 1 reaches
2/3 Vs the output is activated (see OUTPUT PIN).
Capacitor C1 in conjunction with the nominal 40 kΩ pin 1 internal resistance forms the output filter. The size of C1 is a
tradeoff between slew rate and carrier ripple at the output
comparator. Low values of C1 produce the least delay between the input and output for tone burst applications, while
larger values of C1 improve noise immunity.
(refer to Block
Diagram) (Continued)
SUPPLY DECOUPLING
The decoupling of supply pin 4 becomes more critical at high
supply voltages with high operating frequencies, requiring
C4 to be placed as close as possible to pin 4.
INPUT PIN
The input pin 3 is internally ground-referenced with a nominal 40 kΩ resistor. Signals which are already centered on 0V
may be directly coupled to pin 3; however, any d.c. potential
must be isolated via a coupling capacitor. Inputs of multiple
LMC567 devices can be paralleled without individual d.c.
isolation.
Pin 1 also provides a means for shifting the input threshold
higher or lower by connecting an external resistor to supply
or ground. However, reducing the threshold using this technique increases sensitivity to pin 1 carrier ripple and also results in more part to part threshold variation.
LOOP FILTER
Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). Capacitor C2 in conjunction with the nominal 80 kΩ pin 2 internal resistance forms the loop filter.
For small values of C2, the PLL will have a fast acquisition
time and the pull-in range will be set by the built in VCO frequency stops, which also determine the largest detection
bandwidth (LDBW). Increasing C2 results in improved noise
immunity at the expense of acquisition time, and the pull-in
range will begin to become narrower than the LDBW (see
Bandwidth as a Function of C2 curve). However, the maximum hold-in range will always equal the LDBW.
OUTPUT PIN
The output at pin 8 is an N-channel FET switch to ground
which is activated when the PLL is locked and the input tone
is of sufficient amplitude to cause pin 1 to fall below 2/3 Vs.
Apart from the obvious current component due to the external pin 8 load resistor, no additional supply current is required to activate the switch. The on resistance of the switch
is inversely proportional to supply; thus the “sat” voltage for
a given output current will increase at lower supplies.
5
www.national.com
Physical Dimensions
inches (millimeters) unless otherwise noted
Molded Small Outline (SO) Package (M)
Order Number LMC567CM
NS Package Number M08A
Molded Dual-In-Line Package (N)
Order Number LMC567CN
NS Package Number N08E
www.national.com
6
LMC567 Low Power Tone Decoder
Notes
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant
into the body, or (b) support or sustain life, and
whose failure to perform when properly used in
accordance with instructions for use provided in the
labeling, can be reasonably expected to result in a
significant injury to the user.
National Semiconductor
Corporation
Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: [email protected]
www.national.com
National Semiconductor
Europe
Fax: +49 (0) 1 80-530 85 86
Email: [email protected]
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80
2. A critical component is any component of a life
support device or system whose failure to perform
can be reasonably expected to cause the failure of
the life support device or system, or to affect its
safety or effectiveness.
National Semiconductor
Asia Pacific Customer
Response Group
Tel: 65-2544466
Fax: 65-2504466
Email: [email protected]
National Semiconductor
Japan Ltd.
Tel: 81-3-5639-7560
Fax: 81-3-5639-7507
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.