ETC GVT73128A8SJ-12

GALVANTECH, INC.
ASYNCHRONOUS
SRAM
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
128K x 8 SRAM
+3.3V SUPPLY, SINGLE CHIP ENABLE
REVOLUTIONARY PINOUT
FEATURES
GENERAL DESCRIPTIO N
•
•
•
•
•
•
•
•
•
•
•
The GVT73128A8 is organized as a 131,072 x 8 SRAM
using a four-transistor memory cell with a high performance,
silicon gate, low-power CMOS process. Galvantech SRAMs
are fabricated using double-layer polysilicon, double-layer
metal technology.
This device offers center power and ground pins for
improved performance and noise immunity. Static design
eliminates the need for external clocks or timing strobes. For
increased system flexibility and eliminating bus contention
problems, this device offers chip enable (CE#) and output
enable (OE#) with this organization.
Writing to these devices is accomplished when write
enable (WE#) and chip enable (CE#) inputs are both LOW.
Reading is accomplished when (CE#) and (OE#) go LOW
with (WE#) remaining HIGH. The device offers a low power
standby mode when chip is not selected. This allows system
designers to meet low standby power requirements.
Fast access times: 10, 12, 15and 20ns
Fast OE# access times: 5, 6, 7 and 8ns
Single +3.3V+0.3V power supply
Fully static -- no clock or timing strobes necessary
All inputs and outputs are TTL-compatible
Three state outputs
Center power and ground pins for greater noise immunity
JEDEC standard for functionality and revolutionary pinout
Easy memory expansion with CE# and OE# options
Automatic CE# power down
High-performance, low-power consumption, CMOS
double-poly, double-metal process
OPTIONS
•
•
•
•
•
MARKING
Timing
10ns access
12ns access
15ns access
20ns access
-10
-12
-15
-20
Packages
32-pin SOJ (400 mil)
32-pin SOJ (300 mil)
J
SJ
Power consumption
Standard
Low
Temperature
Commercial
Industrial
PIN ASSIGNMENT
32-Pin SOJ
None
L
None
I
(0°C to 70°C)
(-40°C to 85°C)
•
Galvantech, Inc. 3080 Oakmead Village Drive, Santa Clara, CA 95051
Tel (408) 566-0688 Fax (408) 566-0699 Web Site http://www.galvantech.com
Rev. 1/99
A3
A2
A1
A0
CE#
DQ1
DQ2
VCC
VSS
DQ3
DQ4
WE#
A16
A15
A14
A13
1
32
2
31
3
30
4
29
5
28
6
27
7
26
8
25
9
24
10
23
11
22
12
21
13
20
14
19
15
18
16
17
A4
A5
A6
A7
OE#
DQ8
DQ7
VSS
VCC
DQ6
DQ5
A8
A9
A10
A11
A12
Galvantech, Inc. reserves the right to chang
e
products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
FUNCTIONAL BLOCK DIAGRAM
VCC
VSS
A0
MEMORY ARRAY
512 ROWS X 256 X 8
COLUMNS
I/O CONTROL
ADDRESS BUFFER
ROW DECODER
DQ1
DQ8
CE#
WE#
OE#
A16
COLUMN DECODER
POWER
DOWN
TRUTH TABLE
MODE
READ
WRITE
OUTPUT DISABL E
STANDBY
CE#
WE#
OE#
DQ
POWER
L
L
L
H
H
L
H
X
L
X
H
X
Q
D
HIGH-Z
HIGH-Z
ACTIVE
ACTIVE
ACTIVE
STANDBY
PIN DESCRIPTION S
SOJ Pin
Numbers
SYMBOL
TYPE
A0-A16
Input
Addresses Inputs: These inputs determine which cell is addressed .
12
WE#
Input
Write Enable: This input determines if the cycle is a READ or WRITE cycle. WE# is LOW
for a WRITE cycle and HIGH for a READ cycle .
5
CE#
Input
Chip Enable: This active LOW input is used to enable the device. When CE# is LOW, the
chip is selected. When CE# is HIGH, the chip is disabled and automatically goes into
standby power mode .
28
OE#
6, 7,10, 11,
22, 23, 26, 2 7
DQ1-DQ8
8, 24
VCC
Supply
Power Supply: 3.3V +0.3V
9, 25
VSS
Supply
Ground
4, 3, 2, 1, 32, 31, 30,
29, 21, 20, 19, 18,
17, 16, 15, 14, 1 3
January 22, 199 9
Rev. 1/99
DESCRIPTION
Input
Output Enable: This active LOW input enables the output drivers .
Input/Outpu t SRAM Data I/O: Data inputs and data output s
2
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
*Stresses greater than those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.This is a stress
rating only and functional operation of the device at these or any
other conditions above those indicated in the operational sections of
this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
ABSOLUTE MAXIMUM RATINGS *
Voltage on VCC Supply Relative to VSS........-0.5V to +4.6V
VIN ..........................................................-0.5V to VCC+0.5V
Storage Temperature (plastic) ..........................-55oC to +125o
Junction Temperature .....................................................+125o
Power Dissipation ...........................................................1.0W
Short Circuit Output Current .......................................50mA
DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITION S
(All Temperature Ranges; VCC = 3.3V +0.3V unless otherwise noted)
DESCRIPTION
CONDITIONS
SYMBOL
MIN
MAX
UNITS
NOTES
Input High (Logic 1) voltag e
VIH
2.2
VCC+0.5
V
1, 2
Input Low (Logic 0) Voltag e
VIl
-0.5
0.8
V
1, 2
Input Leakage Curren t
0V < VIN < VCC
ILI
-5
5
uA
Output Leakage Curren t
Output(s) disabled,
0V < VOUT < VCC
ILO
-5
5
uA
Output High Voltag e
IOH = -4.0mA
VOH
2.4
Output Low Voltag e
IOL = 8.0mA
VOL
Supply Voltag e
VCC
DESCRIPTION
CONDITIONS
Power Supply
Current: Operatin g
TTL Standb y
CMOS Standb y
3.0
SYM
TYP
POWER
Device selected; CE# < VIL; VCC =MAX;
f=fMAX; outputs ope n
Icc
60
CE# >VIH; VCC = MAX; f=fMAX
ISB1
standard
low
standard
low
CE1# >VCC -0.2; VCC = MAX ;
all other inputs < VSS +0.2 or >VCC -0.2;
all inputs static; f= 0
12
ISB2
0.02
standard
low
-10
V
1
0.4
V
1
3.6
V
1
-12
-15
-20
140
120
100
80
130
110
90
70
30
25
20
17
25
20
17
15
10
10
10
10
0.75
0.75
0.75
0.75
UNITS NOTES
mA
3, 14
mA
14
mA
14
CAPACITANCE
DESCRIPTION
CONDITIONS
Input Capacitanc e
TA = 25oC; f = 1 MH z
VCC = 3.3 V
Input/Output Capacitance (DQ )
January 22, 199 9
Rev. 1/99
SYMBOL
MAX
UNITS
NOTES
CI
6
pF
4
CI/O
8
pF
4
3
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
AC ELECTRICAL CHARACTERISTICS
(Note 5) (All Temperature Ranges; VCC = 3.3V+0.3V)
DESCRIPTION
- 10
- 12
MAX
MIN
- 15
MAX
MIN
- 20
SYM
MIN
MAX
MIN
MAN
UNITS NOTES
READ cycle tim e
tRC
10
Address access tim e
tAA
10
12
15
20
ns
tACE
10
12
15
20
ns
READ Cycle
Chip Enable access tim e
12
15
20
ns
tOH
3
4
4
4
ns
Chip Enable to output in Low- Z
tLZCE
3
4
4
4
ns
4, 7
Chip disable to output in High- Z
tHZCE
ns
4, 6, 7
Output hold from address chang e
Output Enable access tim e
5
tAOE
Output Enable to output in Low- Z
tLZOE
Output Enable to output in High- Z
tHZOE
Chip Enable to power-up tim e
tPU
Chip disable to power-down tim e
tPD
6
5
0
6
0
6
0
8
0
7
0
10
8
7
0
5
0
7
12
8
0
15
ns
ns
20
ns
4, 6
ns
4
ns
4
WRITE Cycle
WRITE cycle tim e
tWC
10
12
15
20
ns
Chip Enable to end of writ e
tCW
8
8
9
10
ns
Address valid to end of write, with OE#
HIGH
tAW
8
8
9
10
ns
Address setup tim e
tAS
0
0
0
0
ns
Address hold from end of writ e
tAH
0
0
0
0
ns
WRITE pulse widt h
tWP2
10
10
11
12
ns
WRITE pulse width, with OE# HIG H
tWP1
8
8
9
10
ns
Data setup tim e
tDS
5
5
6
7
ns
Data hold tim e
tDH
0
0
0
0
ns
Write disable to output in Low- Z
tLZWE
3
Write Enable to output in High- Z
tHZWE
January 22, 199 9
Rev. 1/99
4
5
5
6
4
5
7
8
ns
4, 7
ns
4, 6, 7
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
OUTPUT LOADS
AC TEST CONDITIONS
Input pulse levels
QDQ
0V to 3.0V
Input rise and fall times
1.5ns
Input timing reference levels
1.5V
Output reference levels
1.5V
Output load
Z 0Z=0 =
5050
ΩΩ
50Ω
50Ω
30
30 pF
pF
1.5V
VtVt==1.5V
Fig.
1 OUTPUT
LOAD
EQUIVALENT
Fig.
1 OUTPUT
LOAD
EQUIVALENT
See Figures 1 and 2
3.3v
+5V
317 Ω
480
DQ
Q
351ΩΩ
255
5 pF
Fig.
2 OUTPUT
LOAD
EQUIVALENT
Fig.
2 OUTPUT
LOAD
EQUIVALENT
NOTES
8.
WE# is HIGH for READ cycle.
1.
All voltages referenced to VSS (GND).
9.
2.
Overshoot:
Undershoot:
Device is continuously selected. Chip enable and output enables
are held in their active state.
VIH ≤ +6.0V for t ≤ tRC /2.
VIL ≤ -2.0V for t ≤ tRC /2
3.
Icc is given with no output current. Icc increases with greater
output loading and faster cycle times.
4.
This parameter is sampled.
5.
Test conditions as specified with the output loading as shown in
Fig. 1 unless otherwise noted.
6.
Output loading is specified with CL=5pF as in Fig. 2. Transition
is measured +500mV from steady state voltage.
7.
At any given temperature and voltage condition, tHZCE is less
than tLZCE and tHZWE is less than tLZWE.
10. Address valid prior to, or coincident with, latest occurring chip
enable.
11. tRC = Read Cycle Time.
12. Chip Enable and Write Enable can initiate and terminate a
WRITE cycle.
13. Capacitance derating applies to capacitance different from the
load capacitance shown in Fig. 1.
14. Typical values are measured at 3.3V, 25oC and 20ns cycle time.
DATA RETENTION ELECTRICAL CHARACTERISTICS (L Version Only )
DESCRIPTION
CONDITIONS
SYMBOL
MIN
VDR
ICCDR
ICCDR
2
Chip Deselect to
Data Retention Tim e
tCDR
Operation Recovery Tim e
tR
Vcc for Retention Dat a
Data Retention Curren t
January 22, 199 9
Rev. 1/99
CE# >VCC -0.2;
all other inputs < VSS +0.2
or >VCC -0.2;
all inputs static; f= 0
Vcc = 2V
Vcc = 3V
5
TYP
MAX
UNITS
NOTES
2
400
uA
13
3
600
uA
13
0
ns
4
tRC
ns
4, 11
V
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
LOW VCC DATA RETENTION WAVEFORM
DATA RETENTION MODE
DATA RETENTION MODE
VCC
VCC
CE#
CE#
t t
CDR
CDR
4.5V
3.0V
4.5V
3.0V
VV
DR
DR
t t
RC
RC
VIH
V
IH
IL
VIL
V
READ CYCLE NO. 1(8, 9)
tRC
ADDR
VALID
tAA
tOH
Q
PREVIOUS DATA VALID
DATA VALID
READ CYCLE NO. 2(7, 8, 10, 12)
t
RC
CE#
tAOE
t
LZOE
OE#
t
HZCE
tACE
tHZOE
tLZCE
Q
HIGH Z
DATA VALID
DON'T CARE
UNDEFINED
January 22, 199 9
Rev. 1/99
6
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GALVANTECH,INC.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
WRITE CYCLE NO. 1(7, 12, 13)
(Write Enable Controlled with Output Enable OE# active LOW))
t WC
ADDR
tAW
t
t AH
CW
CE#
tWP2
tAS
WE#
tDS
D
tDH
DATA VALID
tHZWE
tLZWE
Q
HIGH Z
WRITE CYCLE NO. 2(12, 13)
(Write Enable Controlled with Output Enable OE# inactive HIGH)
t WC
ADDR
tAW
t
t AH
CW
CE#
tWP1
tAS
WE#
tDS
D
Q
tDH
DATA VALID
HIGH Z
DON'T CARE
UNDEFINED
January 22, 199 9
Rev. 1/99
7
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
WRITE CYCLE NO. 3(12, 13)
(Chip Enable Controlled)
t
WC
ADDR
tAW
t
tAH
t
AS
CW
CE#
tWP1
WE#
tDS
D
Q
tDH
DATA VALID
HIGH Z
DON'T CARE
January 22, 199 9
Rev. 1/99
8
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
GALVANTECH,INC.
Package Dimension s
32-pin 400 Mil Plastic SOJ (J)
.830 (21.08)
.820 (20.83)
.405 (10.29)
.395 (10.03)
PIN #1 INDEX
.445 (11.30)
.435 (11.05)
.145 (3.68)
.131 (3.33)
.050 (1.27) TYP
.095 (2.41)
.080 (2.03)
SEATING PLANE
.020 (0.51)
.015 (0.38)
.380 (9.65)
.360 (9.14)
.030 (0.76)
MIN
Note: All dimensions in inches (millimeters)
MAX
MIN
or typical, min where noted.
32-pin 300 Mil Plastic SOJ (SJ)
.825 (20.96)
.810 (20.57)
.305 (7.75)
.292 (7.42)
PIN #1 INDEX
.340 (8.64)
.330 (8.38)
.140 (3.55)
.120 (3.04)
.050 (1.27) TYP
.095 (2.41)
.080 (2.03)
SEATING PLANE
.020 (0.51)
.015 (0.38)
.274 (6.95)
.254 (6.44)
.025 (0.63)
MIN
Note: All dimensions in inches (millimeters)
January 22, 199 9
Rev. 1/99
MAX
MIN
or typical, min where noted.
9
Galvantech, Inc. reserves the right to change products or specifications without notice
.
GALVANTECH,INC.
GVT73128A8
REVOLUTIONARY PINOUT 128K X 8
Ordering Information
GVT 73128A8 XX - XX X X
Galvantech Prefix
Temperature (Blank = Commercial
I = Industrial)
Power (Blank= Standard,
L= Low Power)
Part Number
Speed (10 = 10ns, 12= 12ns
15 = 15ns, 20 = 20ns)
Package (J = 400 mil SOJ,
SJ= 300 mil SOJ)
January 22, 199 9
Rev. 1/99
10
Galvantech, Inc. reserves the right to change products or specifications without notice
.