CYPRESS CY14B256LA

CY14B256LA
256-Kbit (32 K × 8) nvSRAM
256 Kbit (32K x 8) nvSRAM
Features
Functional Description
■
25 ns and 45 ns access times
■
Internally organized as 32 K × 8 (CY14B256LA)
■
Hands off automatic STORE on power-down with only a small
capacitor
■
STORE to QuantumTrap nonvolatile elements initiated by
software, device pin, or AutoStore on power-down
■
RECALL to SRAM initiated by software or power-up
■
Infinite read, write, and recall cycles
■
1 million STORE cycles to QuantumTrap
■
20-year data retention
■
Single 3 V +20% to –10% operation
■
Industrial temperature
■
44-pin thin small outline package (TSOP) - II, 48-pin shrunk
small outline package (SSOP), and 32-pin small-outline
integrated circuit (SOIC) packages
■
Pb-free and restriction of hazardous substances (RoHS)
compliance
The Cypress CY14B256LA is a fast static RAM, with a
nonvolatile element in each memory cell. The memory is
organized as 32 K bytes of 8 bits each. The embedded
nonvolatile elements incorporate QuantumTrap technology,
producing the world’s most reliable nonvolatile memory. The
SRAM provides infinite read and write cycles, while independent
nonvolatile data resides in the highly reliable QuantumTrap cell.
Data transfers from the SRAM to the nonvolatile elements (the
STORE operation) takes place automatically at power-down. On
power-up, data is restored to the SRAM (the RECALL operation)
from the nonvolatile memory. Both the STORE and RECALL
operations are also available under software control.
Logic Block Diagram
VCC
A5
A6
A7
A8
A9
A 11
A 12
A 13
ROW DECODER
Quantum Trap
512 X 512
POWER
CONTROL
STORE
STATIC RAM
ARRAY
512 X 512
RECALL
STORE/
RECALL
CONTROL
A 14
DQ 2
DQ 3
DQ 4
DQ 5
SOFTWARE
DETECT
HSB
A13 - A 0
COLUMN I/O
INPUT BUFFERS
DQ 0
DQ 1
VCAP
COLUMN DEC
A 0 A 1 A 2 A 3 A 4 A 10
DQ 6
DQ 7
OE
CE
WE
Cypress Semiconductor Corporation
Document Number: 001-54707 Rev. *F
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised January 20, 2011
[+] Feedback
CY14B256LA
Contents
Pinouts .............................................................................. 3
Device Operation .............................................................. 5
SRAM Read ....................................................................... 5
SRAM Write ....................................................................... 5
AutoStore Operation ........................................................ 5
Hardware STORE Operation ............................................ 5
Hardware RECALL (Power-Up) ....................................... 6
Software STORE ............................................................... 6
Software RECALL ............................................................. 6
Preventing AutoStore ....................................................... 7
Data Protection ................................................................. 7
Noise Considerations ....................................................... 7
Best Practices ................................................................... 8
Maximum Ratings ............................................................. 9
Operating Range ............................................................... 9
DC Electrical Characteristics .......................................... 9
AC Test Conditions ........................................................ 10
Data Retention and Endurance ..................................... 10
Capacitance .................................................................... 10
Document Number: 001-54707 Rev. *F
Thermal Resistance ........................................................ 10
AC Switching Characteristics ....................................... 11
AutoStore/Power-Up RECALL ....................................... 13
Software Controlled STORE/RECALL Cycle ................ 14
Hardware STORE Cycle ................................................. 15
Truth Table For SRAM Operations ................................ 16
Ordering Information ...................................................... 16
Ordering Code Definition ........................................... 16
Package Diagrams .......................................................... 17
Acronyms ........................................................................ 20
Document Conventions ................................................. 20
Units of Measure ....................................................... 20
Document History Page ................................................. 21
Sales, Solutions, and Legal Information ...................... 22
Worldwide Sales and Design Support ....................... 22
Products .................................................................... 22
PSoC Solutions ......................................................... 22
Page 2 of 22
[+] Feedback
CY14B256LA
Pinouts
Figure 1. Pin Diagram - 44-Pin TSOP II/48 Pin SSOP
NC
[5]
NC
A0
A1
A2
A3
A4
CE
DQ0
DQ1
VCC
VSS
DQ2
DQ3
WE
A5
A6
A7
A8
A9
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44 - TSOP II
(x8)
Top View
(not to scale)
44
43
42
41
40
39
38
37
36
35
34
33
32
31
HSB
NC
[4]
NC
[3]
NC
[2]
NC
NC [1]
[1]
NC
OE
DQ7
DQ6
VSS
VCC
DQ5
DQ4
30
29
28
27
26
25
24
23
VCAP
A14
A13
VCAP
NC
A14
A12
A7
A6
A5
NC
A4
NC
NC
NC
VSS
NC
NC
DQ0
A3
A2
A1
A0
A12
A11
A10
DQ1
DQ2
NC
NC
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48 - SSOP
(x8)
Top View
(not to scale)
48
47
VCC
46
45
44
43
42
41
40
HSB
WE
A13
A8
A9
39
38
37
36
NC
NC
NC
VSS
NC
35
34
33
32
31
30
29
28
27
26
25
NC
NC
A11
NC
DQ6
OE
A10
CE
DQ7
DQ5
DQ4
DQ3
VCC
Figure 2. Pin Diagram - 32-Pin SOIC
VCAP
A14
A12
A7
A6
A5
A4
A3
NC
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32 - SOIC
(x8)
Top View
(not to scale)
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
VCC
HSB
WE
A13
A8
A9
A11
OE
NC
A10
CE
DQ7
DQ6
DQ5
DQ4
DQ3
Notes
1. Address expansion for 1 Mbit. NC pin not connected to die.
2. Address expansion for 2 Mbit. NC pin not connected to die.
3. Address expansion for 4 Mbit. NC pin not connected to die.
4. Address expansion for 8 Mbit. NC pin not connected to die.
5. Address expansion for 16 Mbit. NC pin not connected to die.
Document Number: 001-54707 Rev. *F
Page 3 of 22
[+] Feedback
CY14B256LA
Table 1. Pin Definitions
Pin Name
I/O Type
A0 – A14
Input
Description
Address inputs. Used to select one of the 32,768 bytes of the nvSRAM.
DQ0 – DQ7 Input/Output Bidirectional data I/O lines. Used as input or output lines depending on operation.
WE
Input
Write enable input, active LOW. When the chip is enabled and WE is LOW, data on the I/O pins is written
to the specific address location.
CE
Input
Chip enable input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
OE
Input
Output enable, active LOW. The active LOW OE input enables the data output buffers during read cycles.
I/O pins are tristated on deasserting OE HIGH.
VSS
Ground
Ground for the device. Must be connected to the ground of the system.
VCC
Power
supply
Power supply inputs to the device. 3.0 V +20%, –10%
HSB
VCAP
NC
Input/Output Hardware STORE busy (HSB). When LOW this output indicates that a Hardware STORE is in progress.
When pulled LOW external to the chip it initiates a nonvolatile STORE operation. After each Hardware
and Software STORE operation HSB is driven HIGH for a short time (tHHHD) with standard output high
current and then a weak internal pull-up resistor keeps this pin HIGH (External pull-up resistor connection
optional).
Power
supply
AutoStore capacitor. Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements.
No connect No connect. This pin is not connected to the die.
Document Number: 001-54707 Rev. *F
Page 4 of 22
[+] Feedback
CY14B256LA
The CY14B256LA nvSRAM is made up of two functional
components paired in the same physical cell. They are an SRAM
memory cell and a nonvolatile QuantumTrap cell. The SRAM
memory cell operates as a standard fast static RAM. Data in the
SRAM is transferred to the nonvolatile cell (the STORE
operation), or from the nonvolatile cell to the SRAM (the RECALL
operation). Using this unique architecture, all cells are stored and
recalled in parallel. During the STORE and RECALL operations,
SRAM read and write operations are inhibited. The
CY14B256LA supports infinite reads and writes similar to a
typical SRAM. In addition, it provides infinite RECALL operations
from the nonvolatile cells and up to 1 million STORE operations.
Refer to the Truth Table For SRAM Operations on page 16 for a
complete description of read and write modes.
SRAM Read
The CY14B256LA performs a read cycle when CE and OE are
LOW and WE and HSB are HIGH. The address specified on pins
A0-14 determines which of the 32,768 data bytes each are
accessed. When the read is initiated by an address transition,
the outputs are valid after a delay of tAA (read cycle 1). If the read
is initiated by CE or OE, the outputs are valid at tACE or at tDOE,
whichever is later (read cycle 2). The data output repeatedly
responds to address changes within the tAA access time without
the need for transitions on any control input pins. This remains
valid until another address change or until CE or OE is brought
HIGH, or WE or HSB is brought LOW.
Figure 3 shows the proper connection of the storage capacitor
(VCAP) for automatic STORE operation. Refer to DC Electrical
Characteristics on page 9 for the size of VCAP. The voltage on
the VCAP pin is driven to VCC by a regulator on the chip. Place a
pull-up on WE to hold it inactive during power-up. This pull-up is
only effective if the WE signal is tristate during power-up. Many
MPUs tristate their controls on power-up. This must be verified
when using the pull-up. When the nvSRAM comes out of
power-on-recall, the MPU must be active or the WE held inactive
until the MPU comes out of reset.
To reduce unnecessary nonvolatile stores, AutoStore and
Hardware STORE operations are ignored unless at least one
write operation has taken place since the most recent STORE or
RECALL cycle. Software-initiated STORE cycles are performed
regardless of whether a write operation has taken place. The
HSB signal is monitored by the system to detect if an AutoStore
cycle is in progress.
Figure 3. AutoStore Mode
VCC
0.1 uF
10 kOhm
Device Operation
VCC
WE
VCAP
SRAM Write
A write cycle is performed when CE and WE are LOW and HSB
is HIGH. The address inputs must be stable before entering the
write cycle and must remain stable until CE or WE goes HIGH at
the end of the cycle. The data on the common I/O pins DQ0–7 are
written into the memory if the data is valid tSD before the end of
a WE-controlled write or before the end of a CE-controlled write.
Keep OE HIGH during the entire write cycle to avoid data bus
contention on common I/O lines. If OE is left LOW, internal
circuitry turns off the output buffers tHZWE after WE goes LOW.
AutoStore Operation
The CY14B256LA stores data to the nvSRAM using one of the
following three storage operations: Hardware STORE activated
by HSB; Software STORE activated by an address sequence;
AutoStore on device power-down. The AutoStore operation is a
unique feature of QuantumTrap technology and is enabled by
default on the CY14B256LA.
During a normal operation, the device draws current from VCC to
charge a capacitor connected to the VCAP pin. This stored
charge is used by the chip to perform a single STORE operation.
If the voltage on the VCC pin drops below VSWITCH, the part
automatically disconnects the VCAP pin from VCC. A STORE
operation is initiated with power provided by the VCAP capacitor.
Note If the capacitor is not connected to VCAP pin, AutoStore
must be disabled using the soft sequence specified in Preventing
AutoStore on page 7. In case AutoStore is enabled without a
capacitor on VCAP pin, the device attempts an AutoStore
operation without sufficient charge to complete the Store. This
will corrupt the data stored in nvSRAM.
Document Number: 001-54707 Rev. *F
VCAP
VSS
Hardware STORE Operation
The CY14B256LA provides the HSB pin to control and
acknowledge the STORE operations. Use the HSB pin to
request a Hardware STORE cycle. When the HSB pin is driven
LOW, the CY14B256LA conditionally initiates a STORE
operation after tDELAY. An actual STORE cycle only begins if a
write to the SRAM has taken place since the last STORE or
RECALL cycle. The HSB pin also acts as an open drain driver
(internal 100 kΩ weak pull-up resistor) that is internally driven
LOW to indicate a busy condition when the STORE (initiated by
any means) is in progress.
Note After each Hardware and Software STORE operation HSB
is driven HIGH for a short time (tHHHD) with standard output high
current and then remains HIGH by internal 100 kΩ pull-up
resistor.
SRAM write operations that are in progress when HSB is driven
LOW by any means are given time (tDELAY) to complete before
the STORE operation is initiated. However, any SRAM write
cycles requested after HSB goes LOW are inhibited until HSB
returns HIGH. In case the write latch is not set, HSB is not driven
LOW by the CY14B256LA. But any SRAM read and write cycles
are inhibited until HSB is returned HIGH by MPU or other
external source.
Page 5 of 22
[+] Feedback
CY14B256LA
During any STORE operation, regardless of how it is initiated,
the CY14B256LA continues to drive the HSB pin LOW, releasing
it only when the STORE is complete. Upon completion of the
STORE operation, the nvSRAM memory access is inhibited for
tLZHSB time after HSB pin returns HIGH. Leave the HSB
unconnected if it is not used.
The software sequence may be clocked with CE controlled reads
or OE controlled reads, with WE kept HIGH for all the six READ
sequences. After the sixth address in the sequence is entered,
the STORE cycle commences and the chip is disabled. HSB is
driven LOW. After the tSTORE cycle time is fulfilled, the SRAM is
activated again for the read and write operation.
Hardware RECALL (Power-Up)
Software RECALL
During power-up or after any low-power condition
(VCC< VSWITCH), an internal RECALL request is latched. When
VCC again exceeds the sense voltage of VSWITCH, a RECALL
cycle is automatically initiated and takes tHRECALL to complete.
During this time, HSB is driven low by the HSB driver.
Data is transferred from nonvolatile memory to the SRAM by a
software address sequence. A Software RECALL cycle is
initiated with a sequence of read operations in a manner similar
to the Software STORE initiation. To initiate the RECALL cycle,
the following sequence of CE or OE controlled read operations
must be performed:
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0C63 initiate RECALL cycle
Software STORE
Data is transferred from SRAM to the nonvolatile memory by a
software address sequence. The CY14B256LA Software
STORE cycle is initiated by executing sequential CE or OE
controlled read cycles from six specific address locations in
exact order. During the STORE cycle an erase of the previous
nonvolatile data is first performed, followed by a program of the
nonvolatile elements. After a STORE cycle is initiated, further
input and output are disabled until the cycle is completed.
Internally, RECALL is a two step procedure. First, the SRAM data
is cleared. Next, the nonvolatile information is transferred into the
SRAM cells. After the tRECALL cycle time, the SRAM is again
ready for read and write operations. The RECALL operation
does not alter the data in the nonvolatile elements.
Because a sequence of READs from specific addresses is used
for STORE initiation, it is important that no other read or write
accesses intervene in the sequence, or the sequence is aborted
and no STORE or RECALL takes place.
To initiate the Software STORE cycle, the following read
sequence must be performed:
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0FC0 initiate STORE cycle
Table 2. Mode Selection
CE
WE
OE
A14 - A0[6]
Mode
I/O
Power
H
X
X
X
Not selected
Output high-Z
Standby
L
H
L
X
Read SRAM
Output data
Active
L
L
X
X
Write SRAM
Input data
Active
L
H
L
0x0E38
0x31C7
0x03E0
0x3C1F
0x303F
0x0B45
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
AutoStore
Disable
Output data
Output data
Output data
Output data
Output data
Output data
Active[7]
Notes
6. While there are 15 address lines on the CY14B256LA, only the lower 14 are used to control software modes.
7. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.
Document Number: 001-54707 Rev. *F
Page 6 of 22
[+] Feedback
CY14B256LA
Table 2. Mode Selection (continued)
CE
WE
OE
A14 - A0[6]
Mode
I/O
Power
L
H
L
0x0E38
0x31C7
0x03E0
0x3C1F
0x303F
0x0B46
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
AutoStore Enable
Output data
Output data
Output data
Output data
Output data
Output data
Active[7]
L
H
L
0x0E38
0x31C7
0x03E0
0x3C1F
0x303F
0x0FC0
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile
STORE
Output data
Output data
Output data
Output data
Output data
Output high-Z
Active ICC2[7]
L
H
L
0x0E38
0x31C7
0x03E0
0x3C1F
0x303F
0x0C63
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Read SRAM
Nonvolatile
Recall
Output data
Output data
Output data
Output data
Output data
Output high-Z
Active[7]
Preventing AutoStore
The AutoStore function is disabled by initiating an AutoStore
disable sequence. A sequence of read operations is performed
in a manner similar to the Software STORE initiation. To initiate
the AutoStore disable sequence, the following sequence of CE
or OE controlled read operations must be performed:
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0B45 AutoStore disable
The AutoStore is reenabled by initiating an AutoStore enable
sequence. A sequence of read operations is performed in a
manner similar to the Software RECALL initiation. To initiate the
AutoStore enable sequence, the following sequence of CE or OE
controlled read operations must be performed:
1. Read address 0x0E38 valid READ
2. Read address 0x31C7 valid READ
3. Read address 0x03E0 valid READ
4. Read address 0x3C1F valid READ
5. Read address 0x303F valid READ
6. Read address 0x0B46 AutoStore enable
Document Number: 001-54707 Rev. *F
If the AutoStore function is disabled or reenabled, a manual
STORE operation (Hardware or Software) must be issued to
save the AutoStore state through subsequent power-down
cycles. The part comes from the factory with AutoStore enabled.
Data Protection
The CY14B256LA protects data from corruption during low
voltage conditions by inhibiting all externally initiated STORE
and write operations. The low voltage condition is detected when
VCC is less than VSWITCH. If the CY14B256LA is in a write mode
(both CE and WE are LOW) at power-up, after a RECALL or
STORE, the write is inhibited until the SRAM is enabled after
tLZHSB (HSB to output active). This protects against inadvertent
writes during power-up or brown out conditions.
Noise Considerations
Refer to CY application note AN1064.
Page 7 of 22
[+] Feedback
CY14B256LA
Best Practices
nvSRAM products have been used effectively for over 27 years.
While ease-of-use is one of the product’s main system values,
experience gained working with hundreds of applications has
resulted in the following suggestions as best practices:
■
The nonvolatile cells in this nvSRAM product are delivered from
Cypress with 0x00 written in all cells. Incoming inspection
routines at customer or contract manufacturer’s sites
sometimes reprogram these values. Final NV patterns are
typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End
product’s firmware should not assume an NV array is in a set
programmed state. Routines that check memory content
values to determine first time system configuration, cold or
warm boot status, and so on should always program a unique
NV pattern (that is, complex 4-byte pattern of 46 E6 49 53 hex
or more random bytes) as part of the final system
manufacturing test to ensure these system routines work
consistently.
Document Number: 001-54707 Rev. *F
■
Power-up boot firmware routines should rewrite the nvSRAM
into the desired state (for example, AutoStore enabled). While
the nvSRAM is shipped in a preset state, best practice is to
again rewrite the nvSRAM into the desired state as a safeguard
against events that might flip the bit inadvertently such as
program bugs and incoming inspection routines.
■
The VCAP value specified in this data sheet includes a minimum
and a maximum value size. Best practice is to meet this
requirement and not exceed the maximum VCAP value because
the nvSRAM internal algorithm calculates VCAP charge and
discharge time based on this max VCAP value. Customers that
want to use a larger VCAP value to make sure there is extra store
charge and store time should discuss their VCAP size selection
with Cypress to understand any impact on the VCAP voltage level
at the end of a tRECALL period.
Page 8 of 22
[+] Feedback
CY14B256LA
Maximum Ratings
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Package power dissipation
capability (TA = 25 °C) .................................................. 1.0 W
Storage temperature ................................ –65 °C to +150 °C
Surface mount Pb soldering
temperature (3 seconds) .......................................... +260 °C
Maximum accumulated storage time:
At 150 °C ambient temperature........................ 1000 h
At 85 °C ambient temperature ...................... 20 years
Ambient temperature with power applied . –55 °C to +150 °C
Supply voltage on VCC relative to Vss .............–0.5 V to 4.1 V
Voltage applied to outputs in
high-Z state.......................................... –0.5 V to VCC + 0.5 V
Input voltage ...........................................–0.5 V to Vcc+0.5 V
DC output current (1 output at a time, 1s duration) ..... 15 mA
Static discharge voltage.......................................... > 2001 V
(per MIL-STD-883, Method 3015)
Latch up current..................................................... > 200 mA
Operating Range
Range
Ambient Temperature
VCC
–40 °C to +85 °C
2.7 V to 3.6 V
Industrial
Transient voltage (<20 ns) on
any pin to ground potential .................. –2.0 V to VCC + 2.0 V
DC Electrical Characteristics
Over the Operating Range (VCC = 2.7 V to 3.6 V)
Parameter
Description
Test Conditions
Min
Typ[8]
Max
Unit
VCC
Power supply
2.7
3.0
3.6
V
ICC1
Average VCC current
tRC = 25 ns
tRC = 45 ns
Values obtained without output loads (IOUT = 0 mA)
–
–
70
52
mA
mA
ICC2
Average VCC current
during STORE
All inputs don’t care, VCC = Max
Average current for duration tSTORE
–
–
10
mA
ICC3
Average VCC current at All inputs cycling at CMOS levels.
Values obtained without output loads (IOUT = 0 mA).
tRC= 200 ns,
VCC (Typ), 25 °C
–
35
–
mA
ICC4
Average VCAP current All inputs don’t Care. Average current for duration tSTORE
during AutoStore cycle
–
–
5
mA
ISB
VCC standby current
CE > (VCC – 0.2 V). VIN < 0.2 V or > (VCC – 0.2 V).
Standby current level after nonvolatile cycle is complete.
Inputs are static. f = 0 MHz.
–
–
5
mA
IIX[9]
Input leakage current
(except HSB)
VCC = Max, VSS < VIN < VCC
–1
–
+1
μA
Input leakage current
(for HSB)
VCC = Max, VSS < VIN < VCC
–100
–
+1
μA
IOZ
Off-state output
leakage current
VCC = Max, VSS < VOUT < VCC, CE or OE > VIH or WE < VIL
–1
–
+1
μA
VIH
Input HIGH voltage
2.0
–
VCC + 0.5
V
0.8
V
VIL
Input LOW voltage
Vss – 0.5
–
VOH
Output HIGH voltage
IOUT = –2 mA
2.4
–
VOL
Output LOW voltage
IOUT = 4 mA
–
–
0.4
V
VCAP
Storage capacitor
Between VCAP pin and VSS, rated 5 V
61
68
180
μF
V
Notes
8. Typical values are at 25 °C, VCC= VCC (Typ). Not 100% tested.
9. The HSB pin has IOUT = -2 uA for VOH of 2.4 V when both active high and low drivers are disabled. When they are enabled standard VOH and VOL are valid. This
parameter is characterized but not tested.
Document Number: 001-54707 Rev. *F
Page 9 of 22
[+] Feedback
CY14B256LA
Data Retention and Endurance
Parameter
Description
DATAR
Data retention
NVC
Nonvolatile STORE operations
Min
Unit
20
Years
1,000
K
Max
Unit
7
pF
7
pF
Capacitance
Parameter[10]
Description
CIN
Input capacitance
COUT
Output capacitance
Test Conditions
TA = 25 °C, f = 1 MHz,
VCC = VCC (Typ)
Thermal Resistance
Parameter[10]
Description
ΘJA
Thermal resistance
(Junction to ambient)
ΘJC
Thermal resistance
(Junction to case)
Test Conditions
48-SSOP 44-TSOP II
Test conditions follow standard
test methods and procedures for
measuring thermal impedance, in
accordance with EIA/JESD51.
32-SOIC
Unit
37.47
31.11
41.55
°C/W
24.71
5.56
24.43
°C/W
Figure 4. AC Test Loads
577 Ω
3.0 V
577 Ω
3.0 V
R1
For tristate specs
R1
OUTPUT
OUTPUT
30 pF
R2
789 Ω
5 pF
R2
789 Ω
AC Test Conditions
Input Pulse Levels .................................................. 0 V to 3 V
Input Rise and Fall Times (10% - 90%)........................ <3 ns
Input and Output Timing Reference Levels ................... 1.5 V
Note
10. These parameters are guaranteed by design and are not tested.
Document Number: 001-54707 Rev. *F
Page 10 of 22
[+] Feedback
CY14B256LA
AC Switching Characteristics
Parameters
Cypress
Alt
Parameters
Parameters
SRAM Read Cycle
tACS
tACE
[11]
tRC
tRC
25 ns
Description
45 ns
Unit
Min
Max
Min
Max
Chip enable access time
Read cycle time
–
25
25
–
–
45
45
–
ns
ns
tAA[12]
tAA
Address access time
–
25
–
45
ns
tDOE
tOE
Output enable to data valid
–
12
–
20
ns
tOHA[12]
tLZCE[13, 14]
tHZCE[13, 14]
tLZOE[13, 14]
tHZOE[13, 14]
tPU[13]
tPD[13]
tOH
Output hold after address change
3
–
3
–
ns
tLZ
Chip enable to output active
3
–
3
–
ns
tHZ
Chip disable to output inactive
–
10
–
15
ns
tOLZ
Output enable to output active
0
–
0
–
ns
tOHZ
Output disable to output inactive
–
10
–
15
ns
tPA
Chip enable to power active
0
–
0
–
ns
tPS
Chip disable to power standby
–
25
–
45
ns
Write cycle time
Write pulse width
Chip enable to end of write
Data setup to end of write
Data hold after end of write
Address setup to end of write
Address setup to start of write
Address hold after end of write
Write enable to output disable
25
20
20
10
0
20
0
0
–
–
–
–
–
–
–
–
10
45
30
30
15
0
30
0
0
tHZWE[13, 14,15]
tWC
tWP
tCW
tDW
tDH
tAW
tAS
tWR
tWZ
–
–
–
–
–
–
–
–
15
ns
ns
ns
ns
ns
ns
ns
ns
ns
tLZWE[13, 14]
tOW
Output active after end of write
3
–
3
–
ns
SRAM Write Cycle
tWC
tPWE
tSCE
tSD
tHD
tAW
tSA
tHA
Switching Waveforms
Figure 5. SRAM Read Cycle #1: Address Controlled [11, 12, 16]
tRC
Address
Address Valid
tAA
Data Output
Previous Data Valid
Output Data Valid
tOHA
Notes
11. WE must be HIGH during SRAM read cycles.
12. Device is continuously selected with CE and OE LOW.
13. These parameters are guaranteed by design and are not tested.
14. Measured ±200 mV from steady state output voltage.
15. If WE is low when CE goes low, the outputs remain in the high impedance state.
16. HSB must remain HIGH during READ and WRITE cycles.
Document Number: 001-54707 Rev. *F
Page 11 of 22
[+] Feedback
CY14B256LA
Figure 6. SRAM Read Cycle #2: CE and OE Controlled [17, 18]
Address
Address Valid
tRC
tACE
CE
tHZCE
tAA
tLZCE
tHZOE
tDOE
OE
tLZOE
Data Output
ICC
High Impedance
Output Data Valid
tPU
tPD
Active
Standby
Figure 7. SRAM Write Cycle #1: WE Controlled [18, 19, 20]
tWC
Address
Address Valid
tSCE
tHA
CE
tAW
tPWE
WE
tSA
tHD
tSD
Data Input
Input Data Valid
tLZWE
tHZWE
Data Output
High Impedance
Previous Data
Figure 8. SRAM Write Cycle #2: CE Controlled [18, 19, 20]
tWC
Address Valid
Address
tSA
tSCE
tHA
CE
tPWE
WE
tSD
Input Data Valid
Data Input
Data Output
tHD
High Impedance
Note
17. WE must be HIGH during SRAM read cycles.
18. HSB must remain HIGH during READ and WRITE cycles.
19. If WE is low when CE goes low, the outputs remain in the high impedance state.
20. CE or WE must be > VIH during address transitions.
Document Number: 001-54707 Rev. *F
Page 12 of 22
[+] Feedback
CY14B256LA
AutoStore/Power-Up RECALL
Parameters
CY14B256LA
Min
Max
–
20
Description
Power-up RECALL duration
tHRECALL [21]
tSTORE
[22]
STORE cycle duration
–
tDELAY
[23]
Time allowed to complete SRAM write cycle
VSWITCH
Low voltage trigger level
tVCCRISE[24]
VCC rise time
VHDIS[24]
tLZHSB[24]
tHHHD[24]
Unit
ms
8
ms
–
25
ns
–
2.65
V
150
–
µs
HSB output disable voltage
–
1.9
V
HSB to output active time
HSB high active time
–
–
5
500
µs
ns
Switching Waveforms
Figure 9. AutoStore or Power-Up RECALL[25]
VCC
VSWITCH
VHDIS
t VCCRISE
tHHHD
Note22
Note22
tSTORE
tHHHD
26
Note
HSB OUT
tSTORE
Note
26
tDELAY
tLZHSB
AutoStore
tLZHSB
tDELAY
POWERUP
RECALL
Read & Write
Inhibited
(RWI)
tHRECALL
POWER-UP
RECALL
Read & Write
tHRECALL
BROWN
OUT
AutoStore
POWER-UP
RECALL
Read & Write
POWER
DOWN
AutoStore
Notes
21. tHRECALL starts from the time VCC rises above VSWITCH.
22. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.
23. On a Hardware Store and AutoStore initiation, SRAM write operation continues to be enabled for time tDELAY.
24. These parameters are guaranteed by design and are not tested.
25. Read and Write cycles are ignored during STORE, RECALL, and while VCC is below VSWITCH.
26. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor.
Document Number: 001-54707 Rev. *F
Page 13 of 22
[+] Feedback
CY14B256LA
Software Controlled STORE/RECALL Cycle
Parameters[27, 28]
25 ns
Description
Min
25
45 ns
Max
–
Min
45
Max
–
Unit
tRC
STORE/RECALL initiation cycle time
tSA
Address setup time
0
–
0
–
ns
tCW
Clock pulse width
20
–
30
–
ns
tHA
Address hold time
0
–
0
–
ns
tRECALL
RECALL duration
–
200
–
200
µs
ns
Switching Waveforms
Figure 10. CE and OE Controlled Software STORE/RECALL Cycle[28]
tRC
Address
tRC
Address #1
tSA
Address #6
tCW
tCW
CE
tHA
tSA
tHA
tHA
tHA
OE
tHHHD
HSB (STORE only)
tHZCE
tLZCE
t DELAY
29
Note
tLZHSB
High Impedance
tSTORE/tRECALL
DQ (DATA)
RWI
Figure 11. Autostore Enable / Disable Cycle
Address
tRC
tRC
Address #1
Address #6
tSA
CE
tCW
tCW
tHA
tSA
tHA
tHA
tHA
OE
tLZCE
tHZCE
tSS
29
Note
t DELAY
DQ (DATA)
Notes
27. The software sequence is clocked with CE controlled or OE controlled reads.
28. The six consecutive addresses must be read in the order listed in Table 2 on page 6. WE must be HIGH during all six consecutive cycles.
29. DQ output data at the sixth read may be invalid since the output is disabled at tDELAY time.
Document Number: 001-54707 Rev. *F
Page 14 of 22
[+] Feedback
CY14B256LA
Hardware STORE Cycle
Parameters
CY14B256LA
Description
Min
Max
25
Unit
tDHSB
HSB to output active time when write latch is not set
–
tPHSB
Hardware STORE pulse width
15
–
ns
tSS [30, 31]
Soft sequence processing time
–
100
μs
Switching Waveforms
ns
Figure 12. Hardware STORE Cycle[32]
Write latch set
tPHSB
HSB (IN)
tSTORE
tDELAY
tHHHD
HSB (OUT)
tLZHSB
DQ (Data Out)
RWI
Write latch not set
tPHSB
HSB pin is driven high to VCC only by Internal
100 kOhm resistor,
HSB driver is disabled
SRAM is disabled as long as HSB (IN) is driven low.
HSB (IN)
HSB (OUT)
tDELAY
tDHSB
tDHSB
RWI
Figure 13. Soft Sequence Processing[30, 31]
Soft Sequence
Command
Address
Address #1
tSA
Address #6
tCW
tSS
Soft Sequence
Command
Address #1
tSS
Address #6
tCW
CE
VCC
Notes
30. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command.
31. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command.
32. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.
Document Number: 001-54707 Rev. *F
Page 15 of 22
[+] Feedback
CY14B256LA
Truth Table For SRAM Operations
HSB must remain HIGH for SRAM operations.
Table 3. Truth Table
CE
H
WE
OE
X
Inputs/Outputs
X
Mode
High-Z
Deselect/power-down
Power
Standby
L
H
L
Data out (DQ0–DQ7);
Read
Active
L
H
H
High-Z
Output disabled
Active
L
L
X
Data in (DQ0–DQ7);
Write
Active
Ordering Information
Speed
(ns)
25
45
Ordering Code
CY14B256LA-ZS25XIT
CY14B256LA-ZS25XI
CY14B256LA-SP25XIT
CY14B256LA-SP25XI
CY14B256LA-SZ25XIT
CY14B256LA-SZ25XI
CY14B256LA-SP45XIT
CY14B256LA-SP45XI
CY14B256LA-SZ45XIT
CY14B256LA-SZ45XI
Package
Diagram
51-85087
51-85087
51-85061
51-85061
51-85127
51-85127
51-85061
51-85061
51-85127
51-85127
Package Type
44-pin TSOP II
44-pin TSOP II
48-pin SSOP
48-pin SSOP
32-pin SOIC
32-pin SOIC
48-pin SSOP
48-pin SSOP
32-pin SOIC
32-pin SOIC
Operating
Range
Industrial
All the above parts are Pb-free.
Ordering Code Definition
CY 14 B 256 L A-ZS 25 X I T
Option:
T - Tape and Reel
Blank – Std.
Temperature:
I - Industrial (–40 to 85 °C)
Pb-free
Die revision:
Blank – No Rev
A – 1st Rev
Voltage:
B – 3.0 V
Package:
ZS - 44-pin TSOP II
SP - 48-pin SSOP
SZ - 32-pin SOIC
Speed:
25 – 25 ns
45 – 45 ns
Data Bus:
L – ×8
Density:
256 – 256 Kb
14 – nvSRAM
Cypress
Document Number: 001-54707 Rev. *F
Page 16 of 22
[+] Feedback
CY14B256LA
Package Diagrams
Figure 14. 44-Pin TSOP II (51-85087)
51-85087 *C
Document Number: 001-54707 Rev. *F
Page 17 of 22
[+] Feedback
CY14B256LA
Package Diagrams
(continued)
Figure 15. 48-Pin SSOP (51-85061)
51-85061 *D
Document Number: 001-54707 Rev. *F
Page 18 of 22
[+] Feedback
CY14B256LA
Package Diagrams
(continued)
Figure 16. 32-Pin SOIC (51-85127)
51-85127 *B
51-85127 *B
Document Number: 001-54707 Rev. *F
Page 19 of 22
[+] Feedback
CY14B256LA
Acronyms
Document Conventions
Description
Units of Measure
CMOS
Complementary metal oxide semiconductor
Symbol
EIA
Electronic Industries Alliance
°C
degrees Celsius
I/O
Input/output
Hz
Hertz
nvSRAM
Nonvolatile static random access memory
kbit
1024 bits
RoHS
Restriction of Hazardous Substances
kHz
kilohertz
RWI
Read and write inhibited
KΩ
kilo ohms
SSOP
Shrink small-outline package
μA
microamperes
SOIC
Small-outline integrated circuit
mA
milliampere
TSOP
Thin small outline package
μF
microfarads
MHz
megahertz
Acronym
Document Number: 001-54707 Rev. *F
Unit of Measure
μs
microseconds
ms
millisecond
ns
nanoseconds
pF
picofarads
V
volts
Ω
ohms
W
watts
Page 20 of 22
[+] Feedback
CY14B256LA
Document History Page
Document Title: CY14B256LA 256-Kbit (32 K × 8) nvSRAM
Document Number: 001-54707
Orig. of
Submission
Rev. ECN No.
Description of Change
Change
Date
**
2746918 GVCH/AESA
07/31/2009 New Datasheet
*A 2772059 GVCH/PYRS 09/30/2009 Updated Software STORE, RECALL and Autostore Enable, Disable soft sequence
*B 2829117
GVCH
12/16/09
Updated STORE cycles to QuantumTrap from 200K to 1 Million
Updated 48-pin SSOP package diagram
Added Contents. Moved to external web
*C 2894560
GVCH
03/18/10
Added more clarity on HSB pin operation
Updated HSB pin operation in Figure 9 and updated footnote 21
Removed from ordering information table.
CY14B256LA-ZS25XIT, CY14B256LA-ZS25XI, CY14B256LA-ZS45XIT,
CY14B256LA-ZS45XI
Updated package diagram for spec 51-85061 and 51-85087.
Updated copyright section.
Updated links under section sales, solutions, and legal information.
*D 2995066
GVCH
07/28/2010 Added CY14B256LA-ZS25XI part to ordering information table.
*E 3074570
GVCH
10/29/10
Added CY14B256LA-ZS25XIT part to ordering information table.
Added Document Conventions table
*F 3143330
GVCH
01/17/2011 Fixed typo in Figure 9.
Document Number: 001-54707 Rev. *F
Page 21 of 22
[+] Feedback
CY14B256LA
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office
closest to you, visit us at Cypress Locations.
Products
Automotive
Clocks & Buffers
Interface
Lighting & Power Control
PSoC Solutions
cypress.com/go/automotive
psoc.cypress.com/solutions
cypress.com/go/clocks
PSoC 1 | PSoC 3 | PSoC 5
cypress.com/go/interface
cypress.com/go/powerpsoc
cypress.com/go/plc
Memory
Optical & Image Sensing
PSoC
Touch Sensing
USB Controllers
Wireless/RF
cypress.com/go/memory
cypress.com/go/image
cypress.com/go/psoc
cypress.com/go/touch
cypress.com/go/USB
cypress.com/go/wireless
© Cypress Semiconductor Corporation, 2009-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of
any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for
medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as
critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems
application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-54707 Rev. *F
Revised January 20, 2011
Page 22 of 22
All products and company names mentioned in this document may be the trademarks of their respective holders.
[+] Feedback