LINER LTC3548AEMSEPBF

LTC3548A
Dual Synchronous
400mA/800mA, 2.25MHz
Step-Down DC/DC Regulator
DESCRIPTION
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
n
n
High Efficiency: Up to 95%
Low Ripple (<35mVP-P) Burst Mode Operation;
IQ = 40μA
2.25MHz Constant Frequency Operation
High Switch Current: 0.7A and 1.2A
No Schottky Diodes Required
Low RDS(ON) Internal Switches: 0.35Ω
Current Mode Operation for Excellent Line
and Load Transient Response
Short-Circuit Protected
Low Dropout Operation: 100% Duty Cycle
Ultralow Shutdown Current: IQ <1μA
Output Voltages from 5V down to 0.6V
Power-On Reset Output
Externally Synchronizable Oscillator
Optional External Soft-Start
Small Thermally Enhanced MSOP and 3mm × 3mm
DFN Packages
APPLICATIONS
n
n
n
n
The LTC®3548A is a dual, constant frequency, synchronous
step-down DC/DC converter. Intended for low power applications, it operates from a 2.5V to 5.5V input voltage
range and has a constant 2.25MHz switching frequency,
enabling the use of tiny, low cost capacitors and inductors
1mm or less in height. Each output voltage is adjustable
from 0.6V to 5V. Internal synchronous 0.35Ω, 0.7A/1.2A
power switches provide high efficiency without the need
for external Schottky diodes.
A user-selectable mode input is provided to allow the user
to trade-off ripple noise for low power efficiency. Burst
Mode® operation provides the highest efficiency at light
loads, while pulse-skipping mode provides the lowest
ripple noise at light loads.
To further maximize battery life, the P-channel MOSFETs
are turned on continuously in dropout (100% duty cycle),
and both channels draw a total quiescent current of only
40μA. In shutdown, the device draws <1μA.
L, LT, LTC, LTM, Linear Technology, the Linear logo and Burst Mode are registered trademarks
of Linear Technology Corporation. All other trademarks are the property of their respective
owners. Protected by U.S. Patents including 5481178, 6580258, 6304066, 6127815, 6498466,
6611131.
PDAs/Palmtop PCs
Digital Cameras
Cellular Phones
Wireless and DSL Modems
TYPICAL APPLICATION
Efficiency/Power Loss Curves
2.5V/1.8V at 400mA/800mA Step-Down Regulators
MODE/SYNC
POR
SW2
SW1
4.7μH
100k
RESET
2.2μH
22pF
LTC3548A
22pF
VOUT1
1.8V
800mA
0.1
70
60
0.01
50
40
30
0.001
20
4.7μF
887k
VFB1
VFB2
280k
GND
442k
887k
VIN = 3.3V
Burst Mode OPERATION
NO LOAD ON OTHER CHANNEL
10
10μF
3548A TA01
POWER LOSS (W)
RUN/SS2 VIN RUN/SS1
VOUT2
2.5V
400mA
1.8V
80
10μF
1
2.5V
90
EFFICIENCY (%)
VIN
2.5V TO 5.5V
100
0
1
10
100
LOAD CURRENT (mA)
0.0001
1000
3548A TA02
3548af
1
LTC3548A
ABSOLUTE MAXIMUM RATINGS (Note 1)
VIN Voltage ...................................................– 0.3V to 6V
VFB1, VFB2 Voltages ................................... –0.3V to 1.5V
RUN/SS1, RUN/SS2 Voltages ...........–0.3V to VIN + 0.3V
MODE/SYNC Voltage.........................–0.3V to VIN + 0.3V
SW1, SW2 Voltages ......................... –0.3V to VIN + 0.3V
POR Voltage ................................................. –0.3V to 6V
Operating Junction Temperature Range (Note 2)
LTC3548AE .......................................... –40°C to 85°C
LTC3548AI ......................................... –40°C to 125°C
Storage Temperature Range................... –65°C to 150°C
Lead Temperature (Soldering, 10 sec)
MSOP ............................................................... 300°C
PIN CONFIGURATION
TOP VIEW
VFB1
1
10 VFB2
RUN/SS1
2
9 RUN/SS2
11
TOP VIEW
VFB1
RUN/SS1
VIN
SW1
NC
8 POR
VIN
3
SW1
4
7 SW2
NC
5
6 MODE/SYNC
DD PACKAGE
10-LEAD (3mm s 3mm) PLASTIC DFN
TJMAX = 125°C, θJA = 45°C/W, θJC = 10°C/W
EXPOSED PAD (PIN 11) IS PGND, MUST BE SOLDERED TO GND
1
2
3
4
5
11
10
9
8
7
6
VFB2
RUN/SS2
POR
SW2
MODE/SYNC
MSE PACKAGE
10-LEAD PLASTIC MSOP
TJMAX = 125°C, θJA = 45°C/W, θJC = 10°C/W
EXPOSED PAD (PIN 11) IS PGND, MUST BE SOLDERED TO GND
ORDER INFORMATION
LEAD FREE FINISH
TAPE AND REEL
PART MARKING*
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LTC3548AEDD#PBF
LTC3548AEDD#TRPBF
LFKV
10-Lead (3mm × 3mm) Plastic DFN
–40°C to 85°C
LTC3548AEMSE#PBF
LTC3548AEMSE#TRPBF
LTFKW
10-Lead Plastic MSOP
–40°C to 85°C
LTC3548AIDD#PBF
LTC3548AIDD#TRPBF
LFKV
10-Lead (3mm × 3mm) Plastic DFN
–40°C to 125°C
LTC3548AIMSE#PBF
LTC3548AIMSE#TRPBF
LTFKW
10-Lead Plastic MSOP
–40°C to 125°C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
3548af
2
LTC3548A
ELECTRICAL CHARACTERISTICS
The l denotes the specifications which apply over the full operating
junction temperature range, otherwise specifications are at TA = 25°C. VIN = 3.6V, unless otherwise specified. (Note 2)
SYMBOL
PARAMETER
VIN
Operating Voltage Range
IFB
Feedback Pin Input Current
VFB
Feedback Voltage (Note 3)
CONDITIONS
MIN
●
TYP
2.5
●
0°C ≤ TA ≤ 85°C
–40°C ≤ TA ≤ 125°C (Note 2)
●
0.588
0.585
MAX
UNITS
5.5
V
30
nA
0.6
0.6
0.612
0.612
V
V
0.5
ΔVLINE REG
Reference Voltage Line Regulation
VIN = 2.5V to 5.5V (Note 3)
0.3
ΔVLOAD REG
Output Voltage Load Regulation
MODE/SYNC = 0V (Note 3)
0.5
IS
Input DC Supply Current
Active Mode
Sleep Mode
Shutdown
(Note 4)
VFB1 = VFB2 = 0.5V
VFB1 = VFB2 = 0.63V, MODE/SYNC = 3.6V
RUN = 0V, VIN = 5.5V, MODE/SYNC = 0V
700
40
0.1
950
60
1
μA
μA
μA
fOSC
Oscillator Frequency
VFBX = 0.6V
2.25
2.7
MHz
fSYNC
Synchronization Frequency
ILIM
Peak Switch Current Limit Channel 1
Peak Switch Current Limit Channel 2
VIN = 3V, VFBX = 0.5V, Duty Cycle < 35%
VIN = 3V, VFBX = 0.5V, Duty Cycle < 35%
RDS(ON)
Top Switch On-Resistance
Bottom Switch On-Resistance
ISW(LKG)
POR
●
1.8
%
2.25
1
0.6
%/V
MHz
1.2
0.7
1.6
0.9
A
A
(Note 6)
(Note 6)
0.35
0.30
0.45
0.45
Ω
Ω
Switch Leakage Current
VIN = 5V, VRUN = 0V, VFBX = 0V
0.01
1
μA
Power-On Reset Threshold
VFBX Ramping Up, MODE/SYNC = 0V
VFBX Ramping Down, MODE/SYNC = 0V
8.5
–8.5
Power-On Reset On-Resistance
100
Power-On Reset Delay
200
65,536
VRUN
RUN/SS Threshold Low
RUN/SS Threshold High
●
●
IRUN
RUN/SS Leakage Current
●
VMODE
MODE Threshold Low
MODE Threshold High
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: The LTC3548AE is guaranteed to meet specified performance from
0°C to 85°C. Specifications over the –40°C and 85°C operating junction
temperature range are assured by design, characterization and correlation
with statistical process controls. The LTC3548AI is guaranteed over the full
–40°C to 125°C operating junction temperature range.
%
%
0.3
1
0.01
0
VIN – 0.5
Ω
Cycles
1.5
2
V
V
1
μA
0.5
VIN
V
V
Note 3: The LTC3548A is tested in a proprietary test mode that connects
VFB to the output of the error amplifier.
Note 4: Dynamic supply current is higher due to the internal gate charge
being delivered at the switching frequency.
Note 5: TJ is calculated from the ambient, TA, and power dissipation, PD,
according to the following formula:
TJ = TA + (PD • θJA).
Note 6: The DFN switch on-resistance is guaranteed by correlation to
wafer level measurements.
3548af
3
LTC3548A
TYPICAL PERFORMANCE CHARACTERISTICS
TA = 25°C unless otherwise specified.
Burst Mode Operation
Pulse-Skipping Mode
SW
5V/DIV
SW
5V/DIV
VOUT
50mV/DIV
VOUT
10mV/DIV
IL
200mA/DIV
IL
100mA/DIV
3548A G01
2μs/DIV
VIN = 3.6V
VOUT = 1.8V
ILOAD = 50mA
FIGURE 3 CIRCUIT
3548A G02
1μs/DIV
VIN = 3.6V
VOUT = 1.8V
ILOAD = 50mA
FIGURE 3 CIRCUIT
Load Step
Soft-Start
VOUT1
200mV/DIV
VIN
2V/DIV
VOUT2
100mV/DIV
IL
500mA/DIV
VOUT1
1V/DIV
ILOAD
500mA/DIV
IL
500mA/DIV
3548A G03
20μs/DIV
VIN = 3.6V
VOUT = 1.8V
ILOAD = 50mA TO 600mA
FIGURE 3 CIRCUIT
Oscillator Frequency
vs Temperature
Efficiency vs Input Voltage
2.5
100mA
90
10
VIN = 3.6V
8
1mA
2.4
10mA
60
50
40
30
FREQUENCY DEVIATION (%)
EFFICIENCY (%)
70
Oscillator Frequency
vs Supply Voltage
800mA
80
FREQUENCY (MHz)
100
2.3
2.2
20
2.1
10 VOUT = 1.8V
CIRCUIT OF FIGURE 3
0
4
2
3
5
INPUT VOLTAGE (V)
2.0
–50 –25
3548A G04
1ms/DIV
VIN = 3.6V
VOUT = 1.8V
ILOAD = 500mA
FIGURE 4 CIRCUIT
6
4
2
0
–2
–4
–6
–8
6
3548A G05
–10
50
25
75
0
TEMPERATURE (°C)
100
125
2
3
4
5
6
SUPPLY VOLTAGE (V)
3548A G06
3548A G07
3548af
4
LTC3548A
TYPICAL PERFORMANCE CHARACTERISTICS
Reference Voltage
vs Temperature
RDS(ON) vs Input Voltage
VIN = 3.6V
0.605
400
0.600
0.595
MAIN
SWITCH
350
100
250
150
1
125
2
3
4
VIN (V)
5
6
100
–50 –25
7
Efficiency vs Load Current
Efficiency vs Load Current
2.7V
3.3V
Load Regulation
Burst Mode OPERATION
3
80
60
50
40
2
70
VOUT ERROR(%)
EFFICIENCY (%)
70
60
PULSE-SKIPPING MODE
50
40
30
30
20 V
OUT = 2.5V
10 Burst Mode OPERATION
FIGURE 3 CIRCUIT
0
10
100
1
LOAD CURRENT (mA)
20
10
1000
1
Efficiency vs Load Current
90
2.7V
80
4.2V
EFFICIENCY (%)
40
Line Regulation
70
VOUT = 1.8V
0.4 IOUT = 200mA
3.3V
2.7V
0.3
4.2V
60
50
40
0.2
0.1
0
–0.1
–0.2
30
30
20
20
–0.3
10 VOUT = 1.5V
Burst Mode OPERATION
0
10
100
1
LOAD CURRENT (mA)
–0.4
VOUT = 1.2V
Burst Mode OPERATION
10
0
1
10
100
LOAD CURRENT (mA)
1000
3548A G14
1000
0.5
VOUT ERROR (%)
3.3V
50
10
100
LOAD CURRENT (mA)
3548A G13
100
60
VIN = 3.6V
VOUT = 1.8V
NO LOAD ON OTHER CHANNEL
3548A G12
Efficiency vs Load Current
70
PULSE-SKIPPING MODE
–1
–4
10
100
LOAD CURRENT (mA)
1
100
80
0
–3
0
1000
1 Burst Mode OPERATION
–2
VIN = 3.6V
VOUT = 1.8V
NO LOAD ON OTHER CHANNEL
3548A G11
90
25 50 75 100 125 150
TEMPERATURE (°C)
4
90
80
0
3548A G10
100
4.2V
MAIN SWITCH
SYNCHRONOUS SWITCH
3548A G09
100
EFFICIENCY (%)
300
200
3548A G08
EFFICIENCY (%)
350
SYNCHRONOUS
SWITCH
200
50
25
75
0
TEMPERATURE (°C)
VIN = 3.6V
400
300
250
0.590
VIN = 4.2V
450
RDS(ON) (mΩ)
450
90
VIN = 2.7V
500
0.610
0.585
–50 –25
RDS(ON) vs Temperature
550
500
RDS(ON) (mΩ)
REFERENCE VOLTAGE (V)
0.615
TA = 25°C unless otherwise specified.
–0.5
1000
3548A G15
2
3
4
VIN (V)
5
6
3548A G16
3548af
5
LTC3548A
PIN FUNCTIONS
VFB1 (Pin 1): Output Feedback. Receives the feedback voltage from the external resistive divider across the output.
Nominal voltage for this pin is 0.6V.
RUN/SS1 (Pin 2): Regulator 1 Enable and Soft-Start Input.
Forcing this pin to VIN enables regulator 1, while forcing it
to GND causes regulator 1 to shut down. Connect external
RC network with desired time-constant to enable soft-start
feature. This pin must be driven; do not float.
VIN (Pin 3): Main Power Supply. Must be closely decoupled
to GND.
SW1 (Pin 4): Regulator 1 Switch Node Connection to the
Inductor. This pin swings from VIN to GND.
NC (Pin 5): No Connect. This pin is not connected internally. Connect to ground on PCB for shielding purposes.
MODE/SYNC (Pin 6): Combination Mode Selection and
Oscillator Synchronization. This pin controls the operation of the device. When tied to VIN or GND, Burst Mode
operation or pulse-skipping mode is selected, respectively.
Do not float this pin. The oscillation frequency can be
synchronized to an external oscillator applied to this pin
and pulse-skipping mode is automatically selected.
SW2 (Pin 7): Regulator 2 Switch Node Connection to the
Inductor. This pin swings from VIN to GND.
POR (Pin 8): Power-On Reset. This common-drain logic
output is pulled to GND when the output voltage is not
within ±8.5% of regulation and goes high after 216 clock
cycles when both channels are within regulation.
RUN/SS2 (Pin 9): Regulator 2 Enable and Soft-Start Input.
Forcing this pin to VIN enables regulator 2, while forcing it
to GND causes regulator 2 to shut down. Connect external
RC network with desired time-constant to enable soft-start
feature. This pin must be driven; do not float.
VFB2 (Pin 10): Output Feedback. Receives the feedback
voltage from the external resistive divider across the output.
Nominal voltage for this pin is 0.6V.
Exposed Pad (GND) (Pin 11): Power Ground. Connect to
the (–) terminal of COUT, and (–) terminal of CIN. Must be
soldered to electrical ground on PCB.
3548af
6
LTC3548A
BLOCK DIAGRAM
REGULATOR 1
MODE/SYNC
6
BURST
CLAMP
VIN
SLOPE
COMP
0.6V
EA
VFB1
SLEEP
ITH
–
UVDET
57
UV
R
OVDET
Q
SWITCHING
LOGIC
AND
BLANKING
CIRCUIT
ANTI
SHOOTTHRU
4 SW1
OV
+
+
Q
RS
LATCH
+
0.65V
+
BURST
S
0.55V
–
ICOMP
+
0.65V
–
1
EN
–
+
–
IRCMP
–
11 GND
SHUTDOWN
PGOOD1
3 VIN
8 POR
RUN/SS1 2
0.6V REF
RUN/SS2 9
VIN
OSC
OSC
POR
COUNTER
5 GND
PGOOD2
REGULATOR 2 (IDENTICAL TO REGULATOR 1)
VFB2 10
7 SW2
3548A BD
3548af
7
LTC3548A
OPERATION
The LTC3548A uses a constant frequency, current mode
architecture. The operating frequency is set at 2.25MHz
and can be synchronized to an external oscillator. Both
channels share the same clock and run in phase. To suit
a variety of applications, the selectable MODE/SYNC pin
allows the user to trade-off noise for efficiency.
The output voltage is set by an external divider returned
to the VFB pins. An error amplifier compares the divided
output voltage with a reference voltage of 0.6V and adjusts
the peak inductor current accordingly. Overvoltage and
undervoltage comparators will pull the POR output low if
the output voltage is not within ±8.5%. The POR output
will go high after 65,536 clock cycles (about 29ms in
pulse-skipping mode) of achieving regulation.
Main Control Loop
During normal operation, the top power switch (P-channel
MOSFET) is turned on at the beginning of a clock cycle when
the VFB voltage is below the reference voltage. The current
into the inductor and the load increases until the current
limit is reached. The switch turns off and energy stored in
the inductor flows through the bottom switch (N-channel
MOSFET) into the load until the next clock cycle.
The peak inductor current is controlled by the internally
compensated ITH voltage, which is the output of the error amplifier. This amplifier compares the VFB pin to the
0.6V reference. When the load current increases, the
VFB voltage decreases slightly below the reference. This
decrease causes the error amplifier to increase the ITH
voltage until the average inductor current matches the
new load current.
automatically switches into Burst Mode operation in which
the PMOS switch operates intermittently based on load
demand with a fixed peak inductor current. By running
cycles periodically, the switching losses which are dominated by the gate charge losses of the power MOSFETs
are minimized. The main control loop is interrupted when
the output voltage reaches the desired regulated value. A
voltage comparator trips when ITH is below 0.65V, shutting
off the switch and reducing the power. The output capacitor and the inductor supply the power to the load until ITH
exceeds 0.65V, turning on the switch and the main control
loop which starts another cycle.
For lower ripple noise at low currents, the pulse-skipping
mode can be used. In this mode, the LTC3548A continues
to switch at a constant frequency down to very low currents, where it will begin skipping pulses.
Dropout Operation
When the input supply voltage decreases toward the
output voltage, the duty cycle increases to 100% which
is the dropout condition. In dropout, the PMOS switch is
turned on continuously with the output voltage being equal
to the input voltage minus the voltage drops across the
internal P-channel MOSFET and the inductor.
An important design consideration is that the RDS(ON)
of the P-channel switch increases with decreasing input
supply voltage (See Typical Performance Characteristics).
Therefore, the user should calculate the power dissipation
when the LTC3548A is used at 100% duty cycle with low
input voltage (See Thermal Considerations in the Applications Information Section).
The main control loop is shut down by pulling the RUN/SS
pin to ground.
Low Supply Operation
Low Current Operation
The LTC3548A incorporates an undervoltage lockout circuit
which shuts down the part when the input voltage drops
below about 1.65V to prevent unstable operation.
Two modes are available to control the operation of the
LTC3548A at low currents. Both modes automatically
switch from continuous operation to the selected mode
when the load current is low.
To optimize efficiency, the Burst Mode operation can be
selected. When the load is relatively light, the LTC3548A
A general LTC3548A application circuit is shown in Figure 1.
External component selection is driven by the load requirement, and begins with the selection of the inductor L. Once
the inductor is chosen, CIN and COUT can be selected.
3548af
8
LTC3548A
OPERATION
VIN = 2.5V TO 5.5V
CIN
R7
VIN
BURST*
R6
PULSE SKIP*
RUN/SS2
POWER-ON
RESET
POR
MODE/SYNC
R5
RUN/SS1
C4
C3
LTC3548A
L1
L2
VOUT2
VOUT1
SW1
SW2
C2
COUT2
R4
C1
VFB1
VFB2
R3
GND
R1
R2
COUT1
3548A F01
*MODE/SYNC = 0V: PULSE SKIP
MODE/SYNC = VIN: Burst Mode OPERATION
Figure 1. LTC3548A General Schematic
APPLICATIONS INFORMATION
Inductor Selection
Although the inductor does not influence the operating frequency, the inductor value has a direct effect on
ripple current. The inductor ripple current ΔIL decreases
with higher inductance and increases with higher VIN or
VOUT :
ΔIL =
VOUT
fO • L
⎛ V ⎞
• ⎜ 1– OUT ⎟
VIN ⎠
⎝
Accepting larger values of ΔIL allows the use of low
inductances, but results in higher output voltage ripple,
greater core losses, and lower output current capability. A
reasonable starting point for setting ripple current is ΔIL =
0.3 • ILIM, where ILIM is the peak switch current limit. The
largest ripple current ΔIL occurs at the maximum input
voltage. To guarantee that the ripple current stays below a
specified maximum, the inductor value should be chosen
according to the following equation:
L≥
⎞
VOUT ⎛
V
• ⎜ 1– OUT ⎟
fO • ΔIL ⎝ VIN(MAX) ⎠
The inductor value will also have an effect on Burst Mode
operation. The transition from low current operation
begins when the peak inductor current falls below a level
set by the burst clamp. Lower inductor values result in
higher ripple current which causes this transition to occur
at lower load currents. This causes a dip in efficiency in
the upper range of low current operation. In Burst Mode
operation, lower inductance values will cause the burst
frequency to increase.
Inductor Core Selection
Different core materials and shapes will change the size/
current and price/current relationship of an inductor. Toroid
or shielded pot cores in ferrite or permalloy materials are
small and don’t radiate much energy, but generally cost
more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor
to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on
what the LTC3548A requires to operate. Table 1 shows
some typical surface mount inductors that work well in
LTC3548A applications.
3548af
9
LTC3548A
APPLICATIONS INFORMATION
Table 1. Representative Surface Mount Inductors
MANUFACTURER
PART NUMBER
MAX DC
VALUE CURRENT
DCR
HEIGHT
Taiyo
Yuden
CB2016T2R2M
CB2012T2R2M
CB2016T3R3M
2.2μH
2.2μH
3.3μH
510mA
530mA
410mA
0.13Ω
0.33Ω
0.27Ω
1.6mm
1.25mm
1.6mm
Panasonic
ELT5KT4R7M
4.7μH
950mA
0.2Ω
1.2mm
Sumida
CDRH2D18/LD
4.7μH
630mA
0.086Ω
2mm
Murata
LQH32CN4R7M23
4.7μH
450mA
0.2Ω
2mm
Taiyo
Yuden
NR30102R2M
NR30104R7M
2.2μH
4.7μH
1100mA
750mA
0.1Ω
0.19Ω
1mm
1mm
FDK
FDKMIPF2520D
FDKMIPF2520D
FDKMIPF2520D
4.7μH
3.3μH
2.2μH
1100mA
1200mA
1300mA
0.11Ω
0.1Ω
0.08Ω
1mm
1mm
1mm
TDK
VLF3010AT4R7MR70
VLF3010AT3R3MR87
VLF3010AT2R2M1R0
4.7μH
700mA
0.28Ω
1mm
3.3μH
870mA
0.17Ω
1mm
2.2μH
1000mA
0.12Ω
1mm
Input Capacitor (CIN) Selection
In continuous mode, the input current of the converter is a
square wave with a duty cycle of approximately VOUT/VIN.
To prevent large voltage transients, a low equivalent series
resistance (ESR) input capacitor sized for the maximum
RMS current must be used. The maximum RMS capacitor
current is given by:
⎛
⎞
1
ΔVOUT ≈ ΔIL ⎜ ESR +
8fO COUT ⎟⎠
⎝
where the maximum average output current IMAX equals
the peak current minus half the peak-to-peak ripple current, IMAX = ILIM – ΔIL/2.
This formula has a maximum at VIN = 2VOUT , where IRMS
= IOUT/2. This simple worst-case is commonly used to
design because even significant deviations do not offer
much relief. Note that capacitor manufacturer’s ripple current ratings are often based on only 2000 hours lifetime.
This makes it advisable to further derate the capacitor,
or choose a capacitor rated at a higher temperature than
required. Several capacitors may also be paralleled to meet
the size or height requirements of the design. An additional
0.1μF to 1μF ceramic capacitor is also recommended on
VIN for high frequency decoupling, when not using an all
ceramic capacitor solution.
Output Capacitor (COUT) Selection
The selection of COUT is driven by the required ESR to
minimize voltage ripple and load step transients. Typically,
once the ESR requirement is satisfied, the capacitance
is adequate for filtering. The output ripple (ΔVOUT) is
determined by:
⎛
⎞
1
ΔVOUT ≈ ΔIL ⎜ ESR +
8fO COUT ⎟⎠
⎝
where fO = operating frequency, COUT = output capacitance
and ΔIL = ripple current in the inductor. The output ripple
is highest at maximum input voltage since ΔIL increases
with input voltage. With ΔIL = 0.3 • ILIM the output ripple
will be less than 100mV at maximum VIN and fO = 2.25MHz
with:
ESRCOUT < 150mΩ
Once the ESR requirements for COUT have been met, the
RMS current rating generally far exceeds the IRIPPLE(P-P)
requirement, except for an all ceramic solution.
In surface mount applications, multiple capacitors may
have to be paralleled to meet the capacitance, ESR or
RMS current handling requirement of the application.
Aluminum electrolytic, special polymer, ceramic and dry
tantulum capacitors are all available in surface mount
packages. The OS-CON semiconductor dielectric capacitor
available from Sanyo has the lowest ESR (size) product
of any aluminum electrolytic at a somewhat higher price.
Special polymer capacitors, such as Sanyo POSCAP, offer very low ESR, but have a lower capacitance density
than other types. Tantalum capacitors have the highest
capacitance density. However, they also have a larger
ESR and it is critical that they are surge tested for use
in switching power supplies. An excellent choice is the
3548af
10
LTC3548A
APPLICATIONS INFORMATION
AVX TPS series of surface mount tantalums, available
in case heights ranging from 2mm to 4mm. Aluminum
electrolytic capacitors have a significantly larger ESR, and
are often used in extremely cost-sensitive applications
provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have the
lowest ESR and cost, but also have the lowest capacitance
density, a high voltage and temperature coefficient, and
exhibit audible piezoelectric effects. In addition, the high
Q of ceramic capacitors along with trace inductance can
lead to significant ringing. Other capacitor types include
the Panasonic Special Polymer (SP) capacitors.
In most cases, 0.1μF to 1μF of ceramic capacitors should
also be placed close to the LTC3548A in parallel with the
main capacitors for high frequency decoupling.
Ceramic Input and Output Capacitors
Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. These are tempting
for switching regulator use because of their very low ESR.
Unfortunately, the ESR is so low that it can cause loop
stability problems. Solid tantalum capacitor ESR generates
a loop zero at 5kHz to 50kHz that is instrumental in giving
acceptable loop-phase margin. Ceramic capacitors remain
capacitive to beyond 300kHz and usually resonate with
their ESL before ESR becomes effective. Also, ceramic
capacitors are prone to temperature effects which require
the designer to check loop stability over the operating
temperature range. To minimize their large temperature and
voltage coefficients, only X5R or X7R ceramic capacitors
should be used. A good selection of ceramic capacitors
is available from Taiyo Yuden, TDK, and Murata.
Great care must be taken when using only ceramic input
and output capacitors. When a ceramic capacitor is used
at the input and the power is being supplied through long
wires, such as from a wall adapter, a load step at the output
can induce ringing at the VIN pin. At best, this ringing can
couple to the output and be mistaken as loop instability.
At worst, the ringing at the input can be large enough to
damage the part.
Since the ESR of a ceramic capacitor is so low, the input
and output capacitor must instead fulfill a charge storage
requirement. During a load step, the output capacitor must
instantaneously supply the current to support the load
until the feedback loop raises the switch current enough
to support the load. The time required for the feedback
loop to respond is dependent on the compensation and
the output capacitor size. Typically, 3-4 cycles are required
to respond to a load step, but only in the first cycle does
the output drop linearly. The output droop, VDROOP , is
usually about 3 times the linear drop of the first cycle.
Thus, a good place to start is with the output capacitor
size of approximately:
COUT ≈ 3
ΔIOUT
fO • VDROOP
More capacitance may be required depending on the duty
cycle and load step requirements.
In most applications, the input capacitor is merely required
to supply high frequency bypassing, since the impedance
to the supply is very low. A 10μF ceramic capacitor is
usually enough for these conditions.
Setting the Output Voltage
The LTC3548A develops a 0.6V reference voltage between
the feedback pin, VFB, and ground as shown in Figure 1.
The output voltage is set by a resistive divider according
to the following formula:
⎛ R2 ⎞
VOUT = 0.6V ⎜ 1+ ⎟
⎝ R1⎠
Keeping the current small (<5μA) in these resistors maximizes efficiency, but making them too small may allow
stray capacitance to cause noise problems and reduce the
phase margin of the error amp loop.
To improve the frequency response, a feedforward capacitor, CF , may also be used. Great care should be taken to
route the VFB line away from noise sources, such as the
inductor or the SW line.
3548af
11
LTC3548A
APPLICATIONS INFORMATION
Power-On Reset
The POR pin is an open-drain output which pulls low when
either regulator is out of regulation. When both output
voltages are within ±8.5% of regulation, a timer is started
which releases POR after 216 clock cycles (about 29ms
in pulse-skipping mode). This delay can be significantly
longer in Burst Mode operation with low load currents,
since the clock cycles only occur during a burst and there
could be milliseconds of time between bursts. This can
be bypassed by tying the POR output to the MODE/SYNC
input, to force pulse-skipping mode during a reset. In
addition, if the output voltage faults during Burst Mode
sleep, POR could have a slight delay for an undervoltage
output condition and may not respond to an overvoltage
output. This can be avoided by using pulse-skipping mode
instead. When either channel is shut down, the POR output
is pulled low, since one or both of the channels are not
in regulation.
Mode Selection and Frequency Synchronization
The MODE/SYNC pin is a multipurpose pin which provides
mode selection and frequency synchronization. Connecting this pin to VIN enables Burst Mode operation, which
provides the best low current efficiency at the cost of a
higher output voltage ripple. When this pin is connected
to ground, pulse-skipping operation is selected which
provides the lowest output ripple, at the cost of low current efficiency.
The LTC3548A can also be synchronized to another
LTC3548A by the MODE/SYNC pin. During synchronization, the mode is set to pulse-skipping and the top switch
turn-on is synchronized to the rising edge of the external
clock.
Checking Transient Response
The regulator loop response can be checked by looking
at the load transient response. Switching regulators take
several cycles to respond to a step in load current. When
a load step occurs, VOUT immediately shifts by an amount
equal to ΔILOAD • ESR, where ESR is the effective series
resistance of COUT . ΔILOAD also begins to charge or discharge COUT generating a feedback error signal used by the
regulator to return VOUT to its steady-state value. During
this recovery time, VOUT can be monitored for overshoot
or ringing that would indicate a stability problem.
The initial output voltage step may not be within the
bandwidth of the feedback loop, so the standard secondorder overshoot/DC ratio cannot be used to determine
phase margin. In addition, a feedforward capacitor can be
added to improve the high frequency response, as shown
in Figure 1. Capacitors C1 and C2 provide phase lead by
creating high frequency zeros with R2 and R4 respectively,
which improve the phase margin.
The output voltage settling behavior is related to the stability
of the closed-loop system and will demonstrate the actual
overall supply performance. For a detailed explanation of
optimizing the compensation components, including a review of control loop theory, refer to Application Note 76.
In some applications, a more severe transient can be caused
by switching in loads with large (>1μF) input capacitors.
The discharged input capacitors are effectively put in parallel with COUT , causing a rapid drop in VOUT . No regulator
can deliver enough current to prevent this problem, if the
switch connecting the load has low resistance and is driven
quickly. The solution is to limit the turn-on speed of the
load switch driver. A Hot Swap™ controller is designed
specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting.
Soft-Start
The RUN/SS pins provide a means to separately run or
shut down the two regulators. In addition, they can optionally be used to externally control the rate at which each
regulator starts up and shuts down. Pulling the RUN/SS1
pin below 1V shuts down regulator 1 on the LTC3548A.
Forcing this pin to VIN enables regulator 1. In order to
control the rate at which each regulator turns on and off,
connect a resistor and capacitor to the RUN/SS pins as
shown in Figure 1. The soft-start duration can be calculated
by using the following formula:
⎛ V −1 ⎞
t SS = RSSCSSIn ⎜ IN
(s)
⎝ VIN − 1.6 ⎟⎠
Hot Swap is a registered trademark of Linear Technology Corporation.
3548af
12
LTC3548A
APPLICATIONS INFORMATION
For approximately a 1ms ramp time, use RSS = 4.7M and
CSS = 680pF at VIN = 3.3V.
Efficiency Considerations
The percent efficiency of a switching regulator is equal to
the output power divided by the input power times 100%.
It is often useful to analyze individual losses to determine
what is limiting the efficiency and which change would
produce the most improvement. Percent efficiency can
be expressed as:
%Efficiency = 100% - (L1 + L2 + L3 + ...)
where L1, L2, etc. are the individual losses as a percentage of input power.
Although all dissipative elements in the circuit produce
losses, 4 main sources usually account for most of the
losses in LTC3548A circuits: 1. VIN quiescent current, 2.
switching losses, 3. I2R losses, 4. other losses.
1. The VIN current is the DC supply current given in
the Electrical Characteristics section which excludes
MOSFET driver and control currents. VIN current results
in a small (<0.1%) loss that increases with VIN, even at
no load.
2. The switching current is the sum of the MOSFET driver
and control currents. The MOSFET driver current results from switching the gate capacitance of the power
MOSFETs. Each time a MOSFET gate is switched from
low to high to low again, a packet of charge dQ moves
from VIN to ground. The resulting dQ/dt is a current
out of VIN that is typically much larger than the DC bias
current. In continuous mode, IGATECHG = fO(QT + QB),
where QT and QB are the gate charges of the internal
top and bottom MOSFET switches. The gate charge
losses are proportional to VIN and thus their effects
will be more pronounced at higher supply voltages.
3. I2R losses are calculated from the DC resistances of
the internal switches, RSW, and external inductor, RL.
In continuous mode, the average output current flows
through inductor L, but is chopped between the internal
top and bottom switches. Thus, the series resistance
looking into the SW pin is a function of both top and
bottom MOSFET RDS(ON) and the duty cycle (D) as
follows:
RSW = (RDS(ON)TOP)(D) + (RDS(ON)BOT)(1 – D)
The RDS(ON) for both the top and bottom MOSFETs can be
obtained from the Typical Performance Characteristics
curves. Thus, to obtain I2R losses:
I2R losses = IOUT2(RSW + RL)
4. Other hidden losses such as copper trace and internal
battery resistances can account for additional efficiency
degradations in portable systems. It is very important
to include these system level losses in the design of a
system. The internal battery and fuse resistance losses
can be minimized by making sure that CIN has adequate
charge storage and very low ESR at the switching frequency. Other losses including diode conduction losses
during dead time and inductor core losses generally
account for less than 2% total additional loss.
Thermal Considerations
In a majority of applications, the LTC3548A does not
dissipate much heat due to its high efficiency. However,
in applications where the LTC3548A is running at high
ambient temperature with low supply voltage and high
duty cycles, such as in dropout, the heat dissipated may
exceed the maximum junction temperature of the part. If
the junction temperature reaches approximately 150°C,
both power switches will be turned off and the SW node
will become high impedance.
3548af
13
LTC3548A
APPLICATIONS INFORMATION
To prevent the LTC3548A from exceeding the maximum
junction temperature, the user will need to do some thermal
analysis. The goal of the thermal analysis is to determine
whether the power dissipated exceeds the maximum
junction temperature of the part. The temperature rise is
given by:
TRISE = PD • θJA
where PD is the power dissipated by the regulator and θJA
is the thermal resistance from the junction of the die to
the ambient temperature.
The junction temperature, TJ, is given by:
TJ = TRISE + TAMBIENT
As an example, consider the case when the LTC3548A is
in dropout on both channels at an input voltage of 2.7V
with a load current of 400mA and 800mA and an ambient temperature of 70°C. From the Typical Performance
Characteristics graph of Switch Resistance, the RDS(ON)
resistance of the main switch is 0.425Ω. Therefore, power
dissipated by each channel is:
PD = I2 • RDS(ON) = 272mW and 68mW
The MS package junction-to-ambient thermal resistance,
θJA, is 45°C/W. Therefore, the junction temperature of
the regulator operating in a 70°C ambient temperature is
approximately:
TJ = (0.272 + 0.068) • 45 + 70 = 85.3°C
which is below the absolute maximum junction temperature of 125°C.
Design Example
As a design example, consider using the LTC3548A in a
portable application with a Li-Ion battery. The battery provides a VIN = 2.8V to 4.2V. The load requires a maximum
of 800mA in active mode and 2mA in standby mode. The
output voltage is VOUT = 2.5V. Since the load still needs
power in standby, Burst Mode operation is selected for
good low load efficiency.
First, calculate the inductor value for about 30% ripple
current at maximum VIN:
L≥
2.5V
⎛ 2.5V ⎞
• ⎜ 1–
⎟ = 1.25µH
2.25MHz • 360mA ⎝ 4.2V ⎠
Choosing the next highest standardized inductor value of
2.2μH, results in a maximum ripple current of:
ΔIL =
2.5V
⎛ 2.5V ⎞
• ⎜ 1−
⎟ = 204mA
2.25MHz • 2.2µH ⎝ 4.2V ⎠
For cost reasons, a ceramic capacitor will be used. COUT
selection is then based on load step droop instead of ESR
requirements. For a 5% output droop:
COUT ≈ 2.5
800mA
= 7.1µF
2.25MHz • (5% • 2.5V)
The closest standard value is 10μF. Since the output impedance of a Li-Ion battery is very low, CIN is typically 10μF.
The output voltage can now be programmed by choosing
the values of R1 and R2. To maintain high efficiency, the
current in these resistors should be kept small. Choosing
2μA with the 0.6V feedback voltage makes R1~300k. A close
standard 1% resistor is 280k, and R2 is then 887k.
The POR pin is a common drain output and requires a pullup resistor. A 100k resistor is used for adequate speed.
Figure 3 shows the complete schematic for this design
example. The specific passive components chosen allow
for a 1mm height power supply that maintains a high
efficiency across load.
3548af
14
LTC3548A
APPLICATIONS INFORMATION
Board Layout Considerations
4. Keep sensitive components away from the SW pins.
The input capacitor, CIN, and the resistors R1 to R4
should be routed away from the SW traces and the
inductors.
When laying out the printed circuit board, the following
checklist should be used to ensure proper operation of
the LTC3548A. These items are also illustrated graphically
in the layout diagram of Figure 2. Check the following in
your layout:
5. A ground plane is preferred, but if not available keep
the signal and power grounds segregated with smallsignal components returning to the GND pin at one
point. Additionally the two grounds should not share
the high current paths of CIN or COUT .
1. Does the capacitor CIN connect to the power VIN (Pin 3)
and GND (Exposed Pad) as closely as possible? This
capacitor provides the AC current to the internal power
MOSFETs and their drivers.
6. Flood all unused areas on all layers with copper. Flooding
with copper will reduce the temperature rise of power
components. These copper areas should be connected
to VIN or GND.
2. Are COUT and L1 closely connected? The (–) plate of
COUT returns current to GND and the (–) plate of CIN.
3. The resistor divider formed by R1 and R2 must be
connected between the (+) plate of COUT and a ground
sense line terminated near GND (Exposed Pad). The
feedback signals VFB1 and VFB2 should be routed away
from noisy components and traces, such as the SW lines
(Pins 4 and 7), and their traces should be minimized.
VIN
CIN
RUN/SS2 VIN RUN/SS1
L2
VOUT2
MODE/SYNC
POR
SW2
SW1
C5
VFB1
VFB2
GND
R3
VOUT1
C4
LTC3548A
R4
COUT2
L1
R2
R1
COUT1
3548A F02
BOLD LINES INDICATE HIGH CURRENT PATHS
Figure 2. LTC3548A Layout Diagram (See Board Layout Checklist)
3548af
15
LTC3548A
TYPICAL APPLICATIONS
VIN
2.5V TO 5.5V
C1
10μF
RUN/SS2
VIN
MODE/SYNC
VOUT2
2.5V
400mA
C3
4.7μF
R5
100k
RUN/SS1
POR
L2
4.7μH
L1
2.2μH
SW2
LTC3548A
POWER-ON
RESET
SW1
C5 22pF
C4 22pF
VFB1
VFB2
R4
887k
VOUT1
1.8V
800mA
R3
280k
R1
301k
GND
R2
604k
C2
10μF
3548 F03a
C1, C2, C3: TAIYO YUDEN JMK316BJ106MD
L1: TDK VLF3010AT-2R2M1R0-1
L2: TDK VLF3010AT-4R7MR70-1
Figure 3. 1mm Height Core Supply
Efficiency vs Load Current
100
2.5V
90
1.8V
EFFICIENCY (%)
80
70
60
50
40
30
20
VIN = 3.3V
Burst Mode OPERATION
NO LOAD ON OTHER CHANNEL
10
0
1
10
100
LOAD CURRENT (mA)
1000
3548A F03b
3548af
16
LTC3548A
TYPICAL APPLICATIONS
VIN = 2.5V TO 5.5V
CIN
10μF
R6
4.7M
R7
100k
VIN
POR
RUN/SS2
COUT2
10μF
L2
10μH
RUN/SS1
L1
4.7μH
LTC3548A
SW2
SW1
C2 22pF
C1 22pF
R3
280k
C3
VOUT1 680pF
1.2V
800mA
VFB1
VFB2
R4
887k
MODE/SYNC
R2
R1
604k 604k
GND
COUT1
10μF
3548A F04a
L1: TDK VLF3012ST-4R7MR91
L2: TDK VLF3012ST-100MR59
CIN, COUT1, COUT2: TAIYO YUDEN JMK316BJ106ML
Figure 4. Low Ripple Buck Regulators with Soft-Start
Efficiency vs Load Current
100
2.5V
90
80
EFFICIENCY (%)
C4
680pF V
OUT2
2.5V
400mA
R5
4.7M
POWER-ON
RESET
1.2V
70
60
50
40
30
20
VIN = 3.3V
Burst Mode OPERATION
NO LOAD ON OTHER CHANNEL
10
0
1
10
100
LOAD CURRENT (mA)
1000
3548A F04b
3548af
17
LTC3548A
PACKAGE DESCRIPTION
DD Package
10-Lead Plastic DFN (3mm × 3mm)
(Reference LTC DWG # 05-08-1699 Rev B)
0.70 p0.05
3.55 p0.05
1.65 p0.05
2.15 p0.05 (2 SIDES)
PACKAGE
OUTLINE
0.25 p 0.05
0.50
BSC
2.38 p0.05
(2 SIDES)
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
3.00 p0.10
(4 SIDES)
R = 0.125
TYP
6
0.40 p 0.10
10
1.65 p 0.10
(2 SIDES)
PIN 1
TOP MARK
(SEE NOTE 6)
(DD) DFN REV B 0309
5
0.200 REF
1
0.25 p 0.05
0.50 BSC
0.75 p0.05
0.00 – 0.05
2.38 p0.10
(2 SIDES)
BOTTOM VIEW—EXPOSED PAD
NOTE:
1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-2).
CHECK THE LTC WEBSITE DATA SHEET FOR CURRENT STATUS OF VARIATION ASSIGNMENT
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE
TOP AND BOTTOM OF PACKAGE
3548af
18
LTC3548A
PACKAGE DESCRIPTION
MSE Package
10-Lead Plastic MSOP, Exposed Die Pad
(Reference LTC DWG # 05-08-1664 Rev C)
BOTTOM VIEW OF
EXPOSED PAD OPTION
2.794 p 0.102
(.110 p .004)
5.23
(.206)
MIN
0.889 p 0.127
(.035 p .005)
1
0.05 REF
10
3.00 p 0.102
(.118 p .004)
(NOTE 3)
DETAIL “B”
CORNER TAIL IS PART OF
DETAIL “B” THE LEADFRAME FEATURE.
FOR REFERENCE ONLY
NO MEASUREMENT PURPOSE
10 9 8 7 6
DETAIL “A”
0o – 6o TYP
1 2 3 4 5
GAUGE PLANE
0.53 p 0.152
(.021 p .006)
DETAIL “A”
0.18
(.007)
0.497 p 0.076
(.0196 p .003)
REF
3.00 p 0.102
(.118 p .004)
(NOTE 4)
4.90 p 0.152
(.193 p .006)
0.254
(.010)
0.29
REF
1.83 p 0.102
(.072 p .004)
2.083 p 0.102 3.20 – 3.45
(.082 p .004) (.126 – .136)
0.50
0.305 p 0.038
(.0197)
(.0120 p .0015)
BSC
TYP
RECOMMENDED SOLDER PAD LAYOUT
2.06 p 0.102
(.081 p .004)
SEATING
PLANE
0.86
(.034)
REF
1.10
(.043)
MAX
0.17 – 0.27
(.007 – .011)
TYP
0.50
(.0197)
BSC
NOTE:
1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
0.1016 p 0.0508
(.004 p .002)
MSOP (MSE) 0908 REV C
3548af
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
19
LTC3548A
TYPICAL APPLICATION
2mm Height Lithium-Ion Single Inductor Buck-Boost Regulator and a Buck Regulator
VIN
2.8V TO 4.2V
C1
10μF
R5
100k
RUN/SS2 VIN RUN/SS1
VOUT2
3.3V
200mA
D1
+
SW2
C6
22μF
POWER-ON
RESET
L1
2.2μH
POR
MODE/SYNC
L2
15μH
LTC3548A
SW1
C4 22pF
M1
C3
4.7μF
R4
887k
VFB1
VFB2
R3
196k
VOUT1
1.8V
800mA
R2
R1
442k 887k
GND
C2
10μF
3548A TA03a
C1, C2, C3: TAIYO YUDEN JMK316BJ106ML L1: TDK VLF3012ST-2R2M1R4
L2: TDK VLF3012ST-150MR49
C6: SANYO 6TPB47M
M1: SILICONIX Si2302
D1: B0540W SCHOTTKY DIODE
Efficiency vs Load Current
Efficiency vs Load Current
100
80
4.2V
2.8V
4.2V
80
3.6V
EFFICIENCY (%)
EFFICIENCY (%)
60
2.8V
90
70
50
40
30
3.6V
70
60
50
40
30
20
20
VOUT = 3.3V
Burst Mode OPERATION
NO LOAD ON OTHER CHANNEL
10
0
1
VOUT = 1.8V
Burst Mode OPERATION
NO LOAD ON OTHER CHANNEL
10
0
10
100
LOAD CURRENT (mA)
1
1000
10
100
LOAD CURRENT (mA)
1000
3548A TA03c
3548A TA03b
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
LTC3405/LTC3405A
300mA (IOUT), 1.5MHz,
Synchronous Step-Down DC/DC Converter
96% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.8V, IQ = 20μA,
ISD <1μA, ThinSOT Package
LTC3406/LTC3406B
600mA (IOUT), 1.5MHz,
Synchronous Step-Down DC/DC Converter
96% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.6V, IQ = 20μA,
ISD <1μA, ThinSOT Package
LTC3407/LTC3407-2
LTC3407-3/LTC3407-4/
LTC3407A/LTC3407A-2
600mA/800mA (IOUT), 1.5MHz/2.25MHz,
Dual Synchronous Step-Down DC/DC Converter
96% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.6V, IQ = 40μA,
ISD <1μA, MS10E Package, DFN Package
LTC3410/LTC3410B
300mA (IOUT), 2.25MHz,
Synchronous Step-Down DC/DC Converter in SC70
96% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.8V, IQ = 26μA,
ISD <1μA, SC70 Package
LTC3411
1.25A (IOUT), 4MHz,
Synchronous Step-Down DC/DC Converter
95% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.8V, IQ = 60μA,
ISD <1μA, MSOP-10 Package
LTC3412/LTC3412A
2.5A (IOUT), 4MHz,
Synchronous Step-Down DC/DC Converter
95% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.8V, IQ = 60μA,
ISD <1μA, TSSOP-16E Package
LTC3414
4A (IOUT), 4MHz,
Synchronous Step-Down DC/DC Converter
95% Efficiency, VIN: 2.25V to 5.5V, VOUT(MIN) = 0.8V, IQ = 64μA,
ISD <1μA, TSSOP-28E Package
LTC3440/LTC3441
600mA/1.2A (IOUT), 2MHz/1MHz,
Synchronous Buck-Boost DC/DC Converter
95% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 2.5V, IQ = 25μA,
ISD <1μA, MSOP-10 Package/DFN Package
LTC3548/
LTC3548-1/LTC3548-2
400mA/800mA (IOUT), 2.25MHz,
Dual Synchronous Step-Down DC/DC Converter
95% Efficiency, VIN: 2.5V to 5.5V, VOUT(MIN) = 0.6V, IQ = 40μA,
ISD <1μA, MS10E Package/DFN Package
3548af
20 Linear Technology Corporation
LT 0809 • PRINTED IN USA
1630 McCarthy Blvd., Milpitas, CA 95035-7417
(408) 432-1900 ● FAX: (408) 434-0507
●
www.linear.com
© LINEAR TECHNOLOGY CORPORATION 2009