OKI MSM6946

E2A0009-16-X1
¡ Semiconductor
MSM6926/6946
¡ Semiconductor
This version:
Jan. 1998
MSM6926/6946
Previous version: Nov. 1996
300 bps Single Chip FSK MODEM
GENERAL DESCRIPTION
The MSM6926 and the MSM6946 are OKI's 300 bps single chip modem series which transmit and
receive serial, binary data over a switched telephone network using frequency shift keying (FSK).
The MSM6926 is compatible with ITU-T V.21 series data sets, while the MSM6946 is compatible
with Bell 103 series data sets.
These devices provide all the necessary modulation, demodulation, and filtering required to
implement a serial, asynchronous communication link.
OKI's single chip modem series is designed for users who are not telecommunication experts and
are easy to use cost effective alternative to standard discrete modem design.
CMOS LSI technology provides the advantages of small size, low power, and increased
reliability.
The design of the integrated circuit assures compatibility with a broad base of installed low speed
modems and acoustic couplers. Applications include interactive terminals, desk top computers,
point of sale equipment, and credit verification systems.
FEATURES
• Compatible with ITU-T V.21 (MSM6926)
• Compatible with BELL 103 (MSM6946)
• CMOS silicon gate process
• Switched capacitor and advanced CMOS analog technology
• Data rate from 0 to 300 bps
• Full duplex (2-Wire)
• Originate and Answer modes
• Selectable built-in timers and external delay timers possible
• All filtering, modulation, demodulation, and DTE interface on chip
• TTL compatible digital interface
• Low power dissipation: 90 mW Typ.
• Package options:
28-pin plastic DIP
(DIP28-P-600-2.54)
(Product name: MSM6926RS)
(Product name: MSM6946RS)
44-pin plastic QFP
(QFP44-P-910-0.80-K)
(Product name: MSM6926GS-K)
(Product name: MSM6946GS-K)
(QFP44-P-910-0.80-2K) (Product name: MSM6926GS-2K)
(Product name: MSM6946GS-2K)
1/25
¡ Semiconductor
MSM6926/6946
BLOCK DIAGRAM
SG1
VA
SG2
VA
AG
SG1
SG2
VREF
CDR2
VD
CDR1
AG
Carrier Detect
CD1
Demodulator
RD1
DG
AIN
Receive Filter
M
SW
Cont.
RD2
ROM
CD2
FT
AO
Transmit Filter
Modulator
DTE
Interface
RD
XD
RS1
X1
OSC
X2
Clock Gen.
Loop
Test
RS2
CLK
CS
TS1
CC
Delay
TS2
LT
2/25
¡ Semiconductor
MSM6926/6946
PIN CONFIGURATION (TOP VIEW)
X1 1
28 TS2
X2 2
27 TS1
CLK 3
26 VD
LT 4
25 AO
CC 5
24 VA
CS 6
23 FT
RS1 7
22 M
RS2 8
21 AIN
XD 9
20 SG1
RD 10
19 AG
CD1 11
18 SG2
CD2 12
17 CDR2
RD1 13
16 CDR1
RD2 14
15 DG
34 AO
36 TS1
35 VD
38 TS2
37 NC
39 VA*
40 NC
42 X2
41 X1
44 LT
43 CLK
28-Pin Plastic DIP
RS1 4
30 NC
NC 5
29 NC
NC 6
28 NC
NC 7
27 NC
RS2 8
26 AIN
XD 9
25 NC
RD 10
24 SG1
NC 11
23 AG
SG2 22
31 M
CDR1 20
CDR2 21
CS 3
NC 18
DG 19
32 FT
RD2 16
VA* 17
CC 2
CD2 13
RD1 14
NC 15
33 VA
CD1 12
NC 1
44-Pin Plastic QFP
Note:
*: Both No. 17 pin and No. 39 pin are set to be at VA level by setting No. 33 pin at VA
level.
NC: No connect pin
3/25
¡ Semiconductor
MSM6926/6946
PIN DESCRIPTIONS
Power
Name
Pin No.
RS GS-K
I/O
Description
DG
15
19
—
Ground reference of VD (digital ground)
AG
19
23
—
Ground reference of VA (digital ground)
VA
24
33
—
Supply voltage (+12 V nominal)
VD
26
35
—
Supply voltage (+5 V nominal)
Clocks
Name
Pin No.
RS GS-K
I/O
X1
1
41
—
X2
2
42
—
CLK
3
43
O
Description
Master clock timing is provided by either a series resonant crystal (3.579545 MHz
±0.01%) connected across X1 and X2, or by an external TTL/CMOS clock driving
X2 with AC coupling. In this latter case, X1 is left unconnected.
See Fig. 10.
873.9 Hz clock output. This clock is used to implement external delay circuits etc.
4/25
¡ Semiconductor
MSM6926/6946
Control
Name
Pin No.
RS GS-K
I/O
Description
Digital loop back test. During digital "High", any data sent on the XD pin will appear
on the RD pin, and any data sent on the RS1 pin will immediately appear on the
CS pin. Any data demodulated from the received carrier on the AIN pin will be the
modulated data to implement the transmitted carrier. In this case, sending the
transmitted carrier to the phone line depends on the CC, but never on RS1.
During digital loop back test, the data on this pin becomes a control signal for sending
the transmitted carrier to the phone line in place of RS1.
LT
4
44
I
CC
5
2
I
RS2
8
8
I
When an external circuit gives the RS/CS delay time which is not within the device
as required, this pin should be connected to the external circuit output.
See Fig. 11.
O
The fast carrier detection output. This pin is internally connected to the input of
the built-in carrier detect delay circuit. When an external delay circuit provides
the delay time which is not within the device as required, the CD1 should be
connected to the external circuit input. See Fig. 11.
When an external circuit gives the carrier detect delay time which is not within
the device as required, this pin becomes the input pin for the external circuit
output signal. In other cases (when using the delay time within the device, the
data on the TS1 or TS2 is not digital "High"), this pin becomes the Carrier detect
signal output.
CD1
11
12
CD2
12
13
I/O
RD1
13
14
O
RD2
14
16
I
CDR1
16
20
O
CDR2
17
21
I
M
22
31
I
FT
23
32
I
TS1
27
36
I
TS2
28
38
I
The RD1 data is demodulated data from the received carrier and the RD2 is the
input of the following logic circuits referred to in Fig. 12. Usually, the RD1 data
is input directly to RD2. In some cases, as input data to RD2, the data that is
controlled by NCU (Network control unit) etc. may be required in stead of the
RD1 data.
These two pins are the output (CRD1) and inverting input (CDR2) of the buffer
operational amplifier of which the noninverting input is connected to the built-in
voltage reference, stabilized to variations in the supply voltage and temperature.
See Fig. 13. An adequate carrier-detect level can be set by selecting the ratio of
R8 to R9. Therefore, the loss in the received carrier level by phone-line
transformer can be compensated by adjusting the ratio of R8 to R9. R8 + R9
should be greater than 50 kW.
Answer/Originate mode select. During digital "High", the originate mode is
selected. A low input selects the answer mode.
This pin may be used for device tests only. During digital "High", the AO pin will
be connected to receiving filter output instead of transmitting filter output.
RS/CS delay and carrier detect delay options referred to chapter about timing
characteristics are selected by TS1 and TS2 inputs. Be careful that each delay
can not be individually selected. If another delay time than the ones within the
device are required as an option, input a digital "High" to the TS1 and TS2 pin
and implement the external delay circuits to obtain the desired delay
characteristics. In this case, the CD2 pin becomes not only the input for the
external circuit output signal, but also the Carrier detect output. See Fig. 11.
5/25
¡ Semiconductor
MSM6926/6946
Input/Output
Name
CS
Pin No.
RS GS-K
6
3
I/O
O
Description
Clear to send signal output. The digital "High" level indicates the "OFF" state and
digital "Low" indicates the "ON" state. This output goes "Low" at the end of a delay
(RS/CS delay) initiated when RS1 (Request to send) goes "Low".
Request to send signal input. The digital "High" level indicates the "OFF" state.
The digital "Low" level indicates the "ON" state and instructs the modem to enter
the transmit mode. This input must remain "Low" for the duration of data
transmission. "High" turns the transmitter off.
This is digital data to be modulated and transmitted via AO. Digital "High" will be
transmitted as "Mark". Digital "Low" will be transmitted as "Space". No signal
appears at AO unless RS1 is "Low".
Digital data demodulated from AIN is serially available at this output. Digital
"High" indicates "Mark" and digital "Low" indicates "Space". For example, under
the following condition, this output is forced to be "Mark" state because the data
may be invalid.
• When CD2 (Carrier detect) is in the "OFF" state.
The SG1 and ST2 are built-in analog signal grounds. SG2 is used only for
Carrier detect function. The DC voltage of SG1 is approximately 6 V, so the
analog line interface must be implemented by AC coupling. See Fig. 9. To make
impedance lower and ensure the device performance, it is necessary to put
bypass capacitors on SG1 and SG2 in close physical proximity to the device.
RS1
7
4
I
XD
9
9
I
RD
10
10
O
SG2
18
22
O
SG1
20
24
O
AIN
21
26
I
This is the input for the analog signal from the phone line. The modem extracts
the information in this modulated carrier and converts it into a serial data stream
for presentation at RD output.
AO
25
34
O
This analog output is the modulated carrier to be conditioned and sent over the
phone line.
6/25
¡ Semiconductor
MSM6926/6946
ABSOLUTE MAXIMUM RATINGS
Parameter
Symbol
Condition
VD
Analog Input Voltage
*1
VIA
Digital Input Voltage
*2
VID
Unit
–0.3 to 15
VA
Power Supply Voltage
Rating
Ta = 25°C
With respect
to AG or DG
–0.3 to 7
–0.3 to VA + 0.3
–0.3 to VD + 0.3
Operating Temperature
Top
—
0 to +70
Storage Temperature
TSTG
—
–55 to 150
*1
*2
CDR2, AIN
*3
X1, LT, CC, RS1, RS2, XD, CD2, RD2, M, FT, TS1, TS2
*3
CD2 is I/O terminal
V
°C
7/25
¡ Semiconductor
MSM6926/6946
RECOMMENDED OPERATING CONDITIONS
Parameter
Power Supply Voltage
Symbol
Condition
Min.
Typ.
Max.
VA
With respect to AG
10.8
12.0
13.2
VD
With respect to DG
4.75
5.00
5.25
Unit
V
AG, DG
—
—
0
—
Operating Temperature
Top
—
0
—
70
°C
CRYSTAL
—
—
—
3.579545
—
MHz
R1
—
Transformer
impedance = 600 W
—
600
—
W
R2
—
—
51
—
R3
—
—
51
—
R4
—
—
51
—
R5
—
—
51
—
R6
—
—
51
—
R7
—
—
51
—
R8
—
—
33
—
R9
—
—
51
—
C0, C1
—
—
—
0.047
—
C2
—
2.2
—
C3
—
C4
—
C5
C6
—
22
—
—
0.01
—
—
—
—
10
—
—
—
10
—
—
kW
mF
Application circuits using above conditions are provided in Fig. 8.
8/25
¡ Semiconductor
MSM6926/6946
ELECTRICAL CHARACTERISTICS
DC and Digital Interface Characteristics
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
Power Supply Current
Input Leakage Currnet
*1
Input Voltage
*1
Output Voltage
*2
Symbol
Condition
Min.
Typ.
Max.
IA
ID
Ordinary
operation
—
7.5
15.0
—
1.0
2.0
IIL
VI = 0 V
–10
—
10
IIH
VI = VD
–10
—
10
VIL
—
0
—
0.8
VIH
—
2.2
—
VD
VOL
IOL = 1.6 mA
0
—
0.4
VOH
IOH = 400 mA
0.8 ¥ VD
—
VD
Unit
mA
mA
V
*3
*1 LT, CC, RS1, RS2, XD, CD2, RD2, M, FT, TS1, TS2
*3
*2 CLK, CS, RD, CD1, CD2, RD1
*3 CD2 is I/O terminal.
9/25
¡ Semiconductor
MSM6926/6946
Analog Interface Characteristics
1. MSM6926
Transmit carrier out (AO)
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
ORIGINATE MODE
Carrier Frequency
ANSWER MODE
Carrier Frequency
Symbol
Mark
1
Space
0
Mark
1
Space
0
Condition
Min.
Typ.
Max.
974
980
986
1174
1180
1186
fAM
1644
1650
1656
fAS
1844
1850
1856
—
—
200
W
fOM
fOS
fCRYSTAL = 3.579545 MHz
Unit
Hz
Output Resistance
ROXA
Load Resistance
RLXA
—
50
—
—
kW
Load Capacitance
CLXA
—
—
—
100
pF
Transmit Level
VOXA
—
4
6
8
*1 dBm
VA
–1
2
VA
2
VA
+1
2
V
—
Output Offset Voltage
VOSX
—
Out-of-Band Energy
(Referred to Carrier Level)
EOX
C1 = 0.047 mF
Symbol
Condition
Min.
Typ.
Max.
Unit
Input Resistance
RIRA
—
100
—
—
kW
Receive Signal Level Range
VIRA
—
–48
—
–6
dB
Refer to Fig. 1
Receive carrier input (AIN)
Parameter
Carrier Detect Level
Carrier Detect Hysteresis
ON
VCD ON
OFF VCD OFF
HYS
R8 = 33 kW *2
R9 = 51 kW
—
—
–43
–48
—
—
VCD ON – VCD OFF
2
—
—
dB
Min.
Typ.
Max.
Unit
—
800
—
*1 dBm
Receive filter
Parameter
Group Delay Distortion
Adjacent Channel Rejection
Symbol
DDL
Condition
ORIG.
MODE
1600 to 1900 Hz
ANS.
MODE
930 to 1230 Hz
LAC
ms
VAIN = –6 dBm
—
850
—
50
—
—
dB
Notes: *1 0 dBm = 0.775 Vrms
*2 The resistor values are typical
10/25
¡ Semiconductor
MSM6926/6946
0 2
4
6
8 10 12 14 16
kHz
0
–20
–40
–60
dB
Figure 1 MSM6926 Out-of-Band Energy Referred to Carrier Level (C1 = 0.047 mF)
11/25
¡ Semiconductor
MSM6926/6946
500
1000
1500
0
Frequency (Hz)
–10
–20
Gain (dB)
–30
–40
–50
–60
–70
–80
Figure 2 MSM6926 Low Band Filter
1500
2000
Frequency (Hz)
0
–10
–20
Gain (dB)
–30
–40
–50
–60
–70
–80
Figure 3 MSM6926 High Band Filter
12/25
¡ Semiconductor
MSM6926/6946
2. MSM6946
Transmit carrier out (AO)
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
ORIGINATE MODE
Carrier Frequency
ANSWER MODE
Carrier Frequency
Symbol
Mark
1
Space
0
Mark
1
Space
0
Condition
Min.
Typ.
Max.
1264
1270
1276
1064
1070
1076
fAM
2219
2225
2231
fAS
2019
2025
2031
fOM
fOS
fCRYSTAL = 3.579545 MHz
Unit
Hz
Output Resistance
ROXA
—
—
—
200
W
Load Resistance
RLXA
—
50
—
—
kW
Load Capacitance
CLXA
—
—
—
100
pF
Transmit Level
VOXA
—
4
6
8
*1 dBm
Output Offset Voltage
VOSX
—
VA
–1
2
VA
2
VA
+1
2
V
Out-of-Band Energy
(Referred to Carrier Level)
EOX
C1 = 0.047 mF
Symbol
Condition
Min.
Typ.
Max.
Unit
RIRA
—
100
—
—
kW
—
–48
—
–6
—
—
–43
dB
Refer to Fig. 4
Receive carrier input (AIN)
Parameter
Input Resistance
Receive Signal Level Range
Carrier Detect Level
Carrier Detect Hysteresis
VIRA
ON
VCD ON
OFF VCD OFF
HYS
R8 = 33 kW *2
R9 = 51 kW
–48
—
—
VCD ON – VCD OFF
1.5
—
—
dB
Min.
Typ.
Max.
Unit
1975 to 2275 Hz
—
650
—
1020 to 1320 Hz
—
750
—
50
—
—
*1 dBm
Receive Filter
Parameter
Group Delay Distortion
Adjacent Channel Rejection
Symbol
DDL
Condition
ORIG.
MODE
ANS.
MODE
LAC
ms
VAIN = –6 dBm
dB
Notes: *1 0 dBm = 0.775 Vrms
*2 The resistor values are typical
13/25
¡ Semiconductor
MSM6926/6946
0
2
3.4
4
6
8 10 12 14 16
200
kHz
0
–20
–25
dB/
OC
–40
–60
15
TAV
E
–55
dB
Figure 4 MSM6946 Out-of-Band Energy Referred to Carrier Level (C1 = 0.047 mF)
14/25
¡ Semiconductor
MSM6926/6946
500
1000
1500
2000
2500
0
Frequency (Hz)
–10
Gain (dB)
–20
–30
–40
–50
–60
–70
–80
Figure 5 MSM6946 Low Band Filter
1000
1500
2000
2500
3000
0
Frequency (Hz)
–10
Gain (dB)
–20
–30
–40
–50
–60
–70
–80
Figure 6 MSM6946 High Band Filter
15/25
¡ Semiconductor
MSM6926/6946
Demodulated Bit Characteristics
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
Peak Intersymbol Distortion
Bit Error Rate
Symbol
Condition
Min.
Typ.
Max.
Unit
ID
Back-to-back over input
signal range –6 to –40 dBm.
511-bit test pattern.
—
6
—
%
BER
Back-to-back with 0.3 to
3.4 kHz flat noise.
Receive signal level –25 dBm.
511-bit test pattern
5 dB
S/N
—
—
10–5
—
Timing Characteristics
1. MSM6926
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
Symbol
TRC ON
RS/CS Delay Time
TRC OFF
CD/ON Delay Time
CD/OFF Delay Time
Soft Turn-OFF Time
Condition
RS1 = "0"
Æ CS = "0"
RS1 = "1"
Æ CS = "1"
TCD ON
TCD OF
TST
—
—
—
TS2 TS1
Min.
Typ.
Max.
395
400
405
0
0
0
1
25
30
35
1
0
345
350
355
1
1
*
*
0
—
0.5
0
0
300
—
320
0
1
5
—
20
1
0
150
—
170
1
1
0
0
20
—
70
0
1
20
—
70
1
0
10
—
40
1
1
*
*
Unit
External delay timer
ms
External delay timer
External delay timer
—
10
—
Refer to Fig. 7
Notes: *: Irrespective of I/O condition
16/25
¡ Semiconductor
MSM6926/6946
2. MSM6946
(VA = 12 V ±10%, VD = 5 V ±5%, Ta = 0 to 70°C)
Parameter
Symbol
TRC ON
RS/CS Delay Time
TRC OFF
CD/ON Delay Time
CD/OFF Delay Time
Soft Turn-OFF Time
Condition
RS1 = "0"
Æ CS = "0"
RS1 = "1"
Æ CS = "1"
TCD ON
TCD OF
TST
—
—
—
TS2 TS1
Min.
Typ.
Max.
0
0
195
200
205
0
1
—
+
—
1
0
—
+
—
1
1
*
*
0
—
0.5
0
0
100
—
120
0
1
—
+
—
1
0
—
+
—
1
1
0
0
10
—
50
0
1
—
+
—
1
0
—
+
—
1
1
*
*
Unit
External delay timer
ms
External delay timer
External delay timer
—
10
—
Refer to Fig. 8
Notes: *: Irrespective of I/O condition
+: Reserved
17/25
¡ Semiconductor
MSM6926/6946
TIMING DIAGRAM
RS1
CS
TRCON
TRCOFF
AO
TST
AIN
TCDON
TCDOFF
CD2
Figure 7 MSM6926/6946 Timing Diagram
18/25
¡ Semiconductor
MSM6926/6946
C1
Notes: 1.
2.
3.
4.
CD
XD
RD
CS
RS
Test
Data
ANS. MODE
ORIG. MODE
VD
Crystal
1
2
VD
3
4
5
Control
6
7
8
9
10
11
12
13
14
X1
X2
CLK
LT
CC
CS
RS1
RS2
XD
RD
CD1
CD2
RD1
RD2
TS2 28
TS1 27
VD 26
AO 25
VA 24
FT 23
+
M 22
–
AIN 21
SG1 20
C3
AG 19
C4
SG2 18
R8
CDR2 17
R9
CDR1 16
DG 15
DG AG
C5
VA
VD
DG or VD
+
–
C6
R7
R6
R4
C0
–
+
R3
–
+
R5
R2
R1
C2
Phone
Line
APPLICATION CIRCUIT
The crystal should be wired in close physical proximity to the device.
High level signals should not be routed next to low level signals.
Bypass capacitors on VA, SG1, and SG2 should be as close to the device as possible.
AG and DG should be connected as close to the system ground as possible.
Figure 8 Application Circuit Using MSM6926RS/MSM6946RS
19/25
¡ Semiconductor
MSM6926/6946
+6 dBm
R5
R4
AO 25
–
+
SG1 20
C3
AIN 21
AG 19
0 dBm
R2
R3
R7
–6 dBm
R1 C2
–
+
600 W : 600 W
Phone
Line
C1
R6 C0
–6 dBm
0 dBm
Figure 9 MSM6926RS/MSM6946RS Application
C0, C1
0.047 mF
R2
C2
2.2 mF
C3
1 mF
R1
600 W
51 kW
R6
R3
51 kW
R7
51 kW
R4
51 kW
R8
(33 kW) Carrier detect level
R5
(51 kW) Transmit signal level
R9
51 kW
(51 kW) Receive signal level
Note: The signal level on the AIN pin should not exceed –6 dBm.
VD
External
Oscillator
*1
200 pF
X2
GATE
*2
X1
3.58 MHz
*1 TTL or Hi-Speed CMOS GATE
*2 Left unconnected
External Oscillator Connection
Figure 10
20/25
¡ Semiconductor
MSM6926/6946
RS
RS1
RS2
R
*
CK
4020
(A)
VD
TS1
VD
TS2
CD
Q
Q
R
R
*
CK
4020
*
CK
4020
CK
CD1
D
CD2
(B)
873.9 Hz
(C)
CLK
(A) RS/CS delay, (B) CD/ON delay, (C) CD/OFF delay
Note: Supply voltage equals VD for all gates.
*: The desired delay can be realized by selecting the appropriate bits from 4020's outputs.
The number of the bits is not always 3. Each delay can be set differently from built-in delays.
Figure 11 External Delays Connection
21/25
¡ Semiconductor
TS1
TS2
MSM6926/6946
SW Control
LT
RS1
CS
RS2
RS/CS Delay
CC
XD
RD
Modulator
Transmit
Filter
AO
DeModulator
Receive
Filter
AIN
CD2
CD1
CD ON
CD OFF
Delay
Carrier
Detect
RD2 RD1
Figure 12 Equivalent Logic Interface of the Integrated Modem
Carrier
COMP
Carrier Detect
AC/DC Converter
CD1
SG2
+
–
CDR1
VREF
R9
CDR2
R8
SG2
(R8 + R9) ≥ 50 kW
Figure 13 External Resistor Connection for the Setting of Carrier Detect Level
22/25
¡ Semiconductor
MSM6926/6946
PACKAGE DIMENSIONS
(Unit : mm)
DIP28-P-600-2.54
Package material
Lead frame material
Pin treatment
Solder plate thickness
Package weight (g)
Epoxy resin
42 alloy
Solder plating
5 mm or more
4.30 TYP.
23/25
¡ Semiconductor
MSM6926/6946
(Unit : mm)
QFP44-P-910-0.80-K
Mirror finish
Package material
Lead frame material
Pin treatment
Solder plate thickness
Package weight (g)
Epoxy resin
42 alloy
Solder plating
5 mm or more
0.35 TYP.
Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which
are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki’s responsible sales person for the
product name, package name, pin number, package code and desired mounting conditions
(reflow method, temperature and times).
24/25
¡ Semiconductor
MSM6926/6946
(Unit : mm)
QFP44-P-910-0.80-2K
Mirror finish
Package material
Lead frame material
Pin treatment
Solder plate thickness
Epoxy resin
42 alloy
Solder plating
5 mm or more
Package weight (g)
0.41 TYP.
Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which
are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki’s responsible sales person for the
product name, package name, pin number, package code and desired mounting conditions
(reflow method, temperature and times).
25/25