19-5959; Rev 1; 7/12 KIT ATION EVALU E L B A AVAIL Complete Direct-Conversion L-Band Tuner Applications VSATs Ordering Information PART MAX2121ETI+ TEMP RANGE PIN-PACKAGE -40°C to +85°C 28 TQFN-EP* *EP = Exposed pad. +Denotes a lead(Pb)-free/RoHS-compliant package. VCC_RF2 VCC_BB QDC- QDC+ IDC- + SDA Functional Diagram SCL The device directly converts the satellite signals from the LNB to baseband using a broadband I/Q downconverter. The operating frequency range extends from 925MHz to 2175MHz. The device includes an LNA and an RF variable-gain amplifier, I and Q downconverting mixers, and baseband lowpass filters and digitally controlled baseband variable-gain amplifiers. Together, the RF and baseband variable-gain amplifiers provide more than 80dB of gain control range. The device includes fully monolithic VCOs, as well as a complete fractional-N frequency synthesizer. Additionally, an on-chip crystal oscillator is provided along with a buffered output for driving additional tuners and demodulators. Synthesizer programming and device configuration are accomplished with a 2-wire serial interface. The IC features a VCO autoselect (VAS) function that automatically selects the proper VCO. For multituner applications, the device can be configured to have one of two 2-wire interface addresses. A low-power standby mode is available whereupon the signal path is shut down while leaving the reference oscillator, digital interface, and buffer circuits active, providing a method to reduce power in single and multituner applications. The device is the most advanced broadband/VSAT DBS tuner available. The low noise figure eliminates the need for an external LNA. A small number of passive components are needed to form a complete broadband satellite tuner DVB-S2 RF front-end solution. The tuner is available in a very small, 5mm x 5mm, 28-pin thin QFN package. o 925MHz to 2175MHz Frequency Range o Monolithic VCO Low Phase Noise: -97dBc/Hz at 10kHz No Calibration Required o High Dynamic Range: -75dBm to 0dBm o Integrated LP Filters: 123.75MHz o Single +3.3V ±5% Supply o Low-Power Standby Mode o Address Pin for Multituner Applications o Differential I/Q Interface o I2C 2-Wire Serial Interface o Very Small, 5mm x 5mm, 28-Pin TQFN Package ADDR The MAX2121 low-cost, direct-conversion tuner IC is designed for satellite set-top and VSAT applications. Features 28 27 26 25 24 23 22 1 DC OFFSET CORRECTION INTERFACE LOGIC AND CONTROL 21 IDC+ MAX2121 VCC_RF1 2 20 IOUT- GND 3 19 IOUT+ RFIN 4 18 QOUT- GC1 5 17 QOUT+ VCC_LO 6 16 VCC_DIG VCC_VCO 7 15 REFOUT FREQUENCY SYNTHESIZER DIV2/DIV4 8 9 10 11 12 13 14 BYPVCO TUNEVCO GNDTUNE GNDSYN CPOUT VCC_SYN XTAL EP For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com. 1 MAX2121 General Description MAX2121 Complete Direct-Conversion L-Band Tuner ABSOLUTE MAXIMUM RATINGS VCC_ to GND .........................................................-0.3V to +3.9V All Other Pins to GND.................................-0.3V to (VCC + 0.3V) RF Input Power: RFIN .....................................................+10dBm BYPVCO, CPOUT, XTAL, REFOUT, IOUT_, QOUT_ , IDC_, QDC_ to GND Short-Circuit Protection...............................10s Continuous Power Dissipation (TA = +70°C) TQFN (derate 34.5mW/°C above +70°C) ......................2.75W Operating Temperature Range .............................-40°C to +85°C Junction Temperature ......................................................+150°C Storage Temperature Range .............................-65°C to +160°C Lead Temperature (soldering, 10s) .................................+300°C Soldering Temperature (reflow) .......................................+260°C Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. CAUTION! ESD SENSITIVE DEVICE DC ELECTRICAL CHARACTERISTICS (MAX2121 Evaluation Kit: VCC_ = +3.13V to +3.47V, fXTAL = 27MHz, TA = -40°C to +85°C, VGC1 = +0.5V (max gain), default register settings except BBG[3:0] = 1011. No input signals at RF, baseband I/Os are open circuited. Typical values measured at VCC = +3.3V, TA = +25°C, unless otherwise noted.) (Note 1) PARAMETER CONDITIONS MIN TYP MAX UNITS V SUPPLY Supply Voltage (VCC_) Supply Current 3.3 3.47 Receive mode, bit STBY = 0 3.13 148 200 Standby mode, bit STBY = 1 3 mA ADDRESS SELECT INPUT (ADDR) Digital Input-Voltage High, VIH 2.4 V Digital Input-Voltage Low, VIL 0.5 V Digital Input-Current High, IIH 50 µA Digital Input-Current Low, I IL ANALOG GAIN-CONTROL INPUT (GC1) Input Voltage Range Maximum gain = 0.5V Input Bias Current -50 µA 0.5 2.7 V -50 +50 µA 0.4 2.3 V 400 kHz VCO TUNING VOLTAGE INPUT (TUNEVCO) Input Voltage Range 2-WIRE SERIAL INPUTS (SCL, SDA) Clock Frequency 0.7 x VCC Input Logic-Level High V Input Logic-Level Low Input Leakage Current Digital inputs = GND or VCC ±0.1 0.3 x VCC V ±1 µA 0.4 V 2-WIRE SERIAL OUTPUT (SDA) Output Logic-Level Low 2 I SINK = 1mA (Note 2) Complete Direct-Conversion L-Band Tuner (MAX2121 Evaluation Kit: VCC = +3.13V to +3.47V, TA = -40°C to +85°C, default register settings except BBG[3:0] = 1111. Typical values measured at VCC = +3.3V, TA = +25°C, unless otherwise noted.) (Note 1) PARAMETER CONDITIONS MIN TYP 72 78 MAX UNITS MAIN SIGNAL PATH PERFORMANCE Minimum Gain f IN = 2175MHz Gain Flatness 925MHz to 2175MHz (Note 2) Input Frequency Range (Note 3) RF Gain-Control Range (GC1) Baseband Gain-Control Range 0.5V < VGC1 < 2.7V Bits BBG[3:0] = 1111 to 0000 In-Band Input IP3 (Note 4) 4 925 dB 6 dB 2175 MHz 65 73 dB 11.5 13.5 dB +2 dBm Out-of-Band Input IP3 (Note 5) +15 dBm Input IP2 (Note 6) +40 dBm 8 Noise Figure VGC1 is set to 0.5V (maximum RF gain) and BBG[3:0] is adjusted to give a 1VP-P baseband output level for a -75dBm CW input tone at 1500MHz Starting with the same BBG[3:0] setting as above, VGC1 is adjusted to back off RF gain by 10dB (Note 2) 9 dB Minimum RF Input Return Loss 925MHz < fRF < 2175MHz, in 75 system BASEBAND OUTPUT CHARACTERISTICS 12 12 0.5 dB Nominal Output Voltage Swing RLOAD = 200//5pF I/Q Amplitude Imbalance Measured at 500kHz 1 ±1 VP-P dB I/Q Quadrature Phase Imbalance Measured at 500kHz 3.5 Degrees Single-Ended I/Q Output Impedance Real Z O, from 1MHz to 140MHz 24 Output 1dB Compression Voltage Differential 3 VP-P Baseband Highpass -3dB Frequency Corner 47nF capacitors at IDC_, QDC_ 400 Hz BASEBAND LOWPASS FILTERS (5th-Order Butterworth with 1st-Order Group Delay Compensation) Filter Bandwidth (-3dB) 123.75 MHz Rejection Ratio At 247.5MHz 31 dB Group Delay Up to 0.5dB bandwidth 1.0 ns 3dB Bandwidth Tolerance ±10 % 925 2175 MHz RF-Divider Range (N) 19 251 Reference-Divider Frequency Range 12 30 Reference-Divider Range (R) 1 1 Phase-Detector Comparison Frequency 12 30 FREQUENCY SYNTHESIZER RF-Divider Frequency Range MHz MHz 3 MAX2121 AC ELECTRICAL CHARACTERISTICS MAX2121 Complete Direct-Conversion L-Band Tuner AC ELECTRICAL CHARACTERISTICS (continued) (MAX2121 Evaluation Kit: VCC = +3.13V to +3.47V, TA = -40°C to +85°C, default register settings except BBG[3:0] = 1111. Typical values measured at VCC = +3.3V, TA = +25°C, unless otherwise noted.) (Note 1) PARAMETER CONDITIONS MIN TYP MAX UNITS 2175 MHz VOLTAGE-CONTROLLED OSCILLATOR AND LO GENERATION Guaranteed LO Frequency Range LO Phase Noise 925 f OFFSET = 10kHz -97 f OFFSET = 100kHz -100 f OFFSET = 1MHz -122 dBc/Hz XTAL/REFERENCE OSCILLATOR INPUT AND OUTPUT BUFFER XTAL Oscillator Frequency Range f XTAL Parallel-resonance-mode crystal (Note 7) 12 Input Overdrive Level AC-coupled sine-wave input 0.5 XTAL Output-Buffer Divider Range XTAL Output Voltage Swing XTAL Output Duty Cycle 1 1 12MHz to 30MHz, CLOAD = 10pF 1 30 MHz 2.0 VP-P 8 1.5 50 2 VP-P % Note 1: Min/max values are production tested at TA = +25°C. Min/max limits at TA = -40°C and TA = +85°C are guaranteed by design and characterization. Note 2: Guaranteed by design and characterization at TA = +25°C. Note 3: Input gain range specifications met over this band. Note 4: In-band IIP3 test conditions: GC1 set to provide the nominal baseband output drive when mixing down a -23dBm tone at 2175MHz to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at -26dBm each are applied at 2174MHz and 2175MHz. The IM3 tone at 3MHz is measured at baseband, but is referred to the RF input. Note 5: Out-of-band IIP3 test conditions: GC1 set to provide nominal baseband output drive when mixing down a -23dBm tone at 2175MHz to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at -20dBm each are applied at 1919MHz and 1663MHz. The IM3 tone at 5MHz is measured at baseband, but is referred to the RF input. Note 6: Input IP2 test conditions: GC1 set to provide nominal baseband output drive when mixing down a -23dBm tone at 2175MHz to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at -20dBm each are applied at 925MHz and 1250MHz. The IM2 tone at 5MHz is measured at baseband, but is referred to the RF input. Note 7: See Table 16 for crystal ESR requirements. 4 Complete Direct-Conversion L-Band Tuner 150 145 140 TA = -40°C 135 TA = +85°C 2.0 TA = -40°C 1.5 130 1.0 125 3.3 3.4 MAX2121 toc03 -45 -50 -55 3.2 3.3 3.4 3.5 1.0 1.5 2.0 3.0 2.5 QUADRATURE PHASE ERROR vs. BASEBAND FREQUENCY 1.0 TA = +85°C 0.8 TA = +25°C 0.6 0.4 TA = +85°C 0.2 TA = -40°C 3.5 0 1150 1400 1650 1900 2150 TA = +85°C TA = -40°C 0 1 10 BASEBAND FREQUENCY (MHz) 100 1150 1400 1650 1900 1.0 0.5 2150 0.1 1 100 10 BASEBAND FREQUENCY (MHz) 0 -5 -10 -15 -20 -25 -30 -35 -40 -45 -50 -55 -60 -65 MAX2121 toc08 BASEBAND OUTPUT LEVEL (dB) MAX2121 toc07 0.4 0.2 TA = +25°C 1.5 BASEBAND FILTER FREQUENCY RESPONSE BASEBAND FILTER FREQUENCY RESPONSE TA = +25°C 0.6 TA = +85°C 2.0 LO FREQUENCY (MHz) QUADRATURE MAGNITUDE MATCHING vs. BASEBAND FREQUENCY 0.8 TA = -40°C 2.5 0 900 LO FREQUENCY (MHz) fLO = 1425MHz fLO = 1425MHz 3.0 1 MAX2121 toc09 TA = +25°C 0.5 fBASEBAND = 50MHz QUADRATURE PHASE ERROR (DEG) 1.5 1.0 MAX2121 toc05 QUADRATURE MAGNITUDE MATCHING vs. LO FREQUENCY 0 QUADRATURE MAGNITUDE MATCHING (dB) -40 QUADRATURE PHASE ERROR vs. LO FREQUENCY TA = -40°C 0.1 -35 VOUT (VP-P) 2.5 1.0 -30 SUPPLY VOLTAGE (V) 3.0 900 -25 SUPPLY VOLTAGE (V) fBASEBAND = 50MHz 2.0 -20 -60 3.1 3.5 QUADRATURE MAGNITUDE MATCHING (dB) QUADRATURE PHASE ERROR (DEG) 3.5 3.2 MAX2121 toc04 3.1 -15 MAX2121 toc06 TA = +25°C BASEBAND 3RD-ORDER HARMONIC (dBc) 155 2.5 -10 0 BASEBAND OUTPUT LEVEL (dB) SUPPLY CURRENT (mA) 160 MAX2121 toc02 TA = +85°C 165 3.0 STANDBY SUPPLY CURRENT (mA) 170 MAX2121 toc01 175 -1 -2 -3 -4 -5 TA = +25°C -6 -7 -8 -9 -10 0 100 200 300 400 BASEBAND FREQUENCY (MHz) 500 0 25 50 75 100 125 150 BASEBAND FREQUENCY (MHz) 5 MAX2121 Typical Operating Characteristics (MAX2121 Evaluation Kit: VCC = +3.3V, TA = +25°C, baseband output frequency = 5MHz, VGC1 = +1.2V, default register settings except BBG[3:0] = 1011, unless otherwise noted.) STANDBY SUPPLY CURRENT SUPPLY CURRENT vs. SUPPLY VOLTAGE vs. SUPPLY VOLTAGE HD3 vs. VOUT Typical Operating Characteristics (continued) (MAX2121 Evaluation Kit: VCC = +3.3V, TA = +25°C, baseband output frequency = 5MHz, VGC1 = +1.2V, default register settings except BBG[3:0] = 1011, unless otherwise noted.) 0 -0.25 -0.50 -0.75 MAX2121 toc11 -2 -3 -4 -5 -6 -7 0 20 40 60 10 0 100 80 9.5 10dB BACKED OFF GAIN 8.5 30 ADJUST BBG[3:0] for 1VP-P BASEBAND OUTPUT WITH PIN = -75dBm AND VGC1 = -0.5V, fLO = 1500MHz 7.0 25 20 15 2150 10 0 -10 -20 -30 -65 -75 LO FREQUENCY (MHz) -55 -45 -75 -35 -65 IN-BAND IIP3 vs. INPUT POWER IIP2 vs. INPUT POWER SEE NOTE 6 ON PAGE 4 FOR CONDITIONS INPUT RETURN LOSS (dB) 30 0 25 IIP2 (dBm) -10 -20 -30 20 15 10 5 -40 0 -50 -35 -25 -15 0 MAX2121 toc17 35 -45 -5 INPUT RETURN LOSS vs. FREQUENCY 40 MAX2121 toc16 SEE NOTE 4 ON PAGE 4 FOR CONDITIONS 10 -55 INPUT POWER (dBm) INPUT POWER (dBm) 20 3.0 2.5 20 5 1900 2.0 SEE NOTE 5 ON PAGE 4 FOR CONDITIONS 10 7.5 1650 1.5 OUT-OF-BAND IIP3 vs. INPUT POWER 8.0 1400 1.0 30 OUT-OF-BAND IIP3 (dBm) MAX2121 toc13 35 NOISE FIGURE (dB) NOISE FIGURE (dB) ADJUST BBG[3:0] FOR 1VP-P BASEBAND OUTPUT WITH PIN = -75dBm AND VGC1 = 0.5V 1150 0.5 VGC1 (V) NOISE FIGURE vs. INPUT POWER 11.0 -5 VGC1 = 0.5V -10 -15 -20 -5 -60 -10 -75 -65 -55 -45 -35 -25 INPUT POWER (dBm) 6 0 10,000 1000 BASEBAND FREQUENCY (Hz) NOISE FIGURE vs. LO FREQUENCY (TA = +25°C) 900 30 20 TEMPERATURE (°C) 9.0 40 MAX2121 toc18 -20 50 -8 -10 -40 10.0 BBG[3:0] = 1111 60 -9 -1.00 10.5 70 MAX2121 toc15 0.25 -1 VOLTAGE GAIN (dB) 0.50 80 MAX2121 toc14 BASEBAND GAIN ERROR AT f-3dB (dB) NORMALIZED AT TA = +25°C 0.75 VOLTAGE GAIN vs. VGC1 0 BASEBAND OUTPUT LEVEL (dB) MAX2121 toc10 1.00 BASEBAND FILTER HIGHPASS FREQUENCY RESPONSE MAX2121 toc12 BASEBAND FILTER 3dB FREQUENCY vs. TEMPERATURE IN-BAND IIP3 (dBm) MAX2121 Complete Direct-Conversion L-Band Tuner -15 -5 VGC1 = 2.7V -25 -75 -65 -55 -45 -35 -25 INPUT POWER (dBm) -15 -5 900 1125 1350 1575 1800 FREQUENCY (MHz) 2025 2250 Complete Direct-Conversion L-Band Tuner PHASE NOISE AT 10kHz OFFSET vs. CHANNEL FREQUENCY PHASE NOISE vs. OFFSET FREQUENCY PHASE NOISE (dBc/Hz) -95 -100 MAX2121 toc20 -90 MAX2121 toc19 PHASE NOISE AT 10kHz OFFSET (dBc/Hz) -90 -100 -110 -120 fLO = 1800MHz -130 1.0E+03 -105 925 1115 1305 1495 1685 1875 2065 2255 CHANNEL FREQUENCY (MHz) 1.0E+04 LO LEAKAGE vs. LO FREQUENCY 400 350 -75 SUB-BAND 23 300 KV (MHz/V) LO LEAKAGE (dBm) MAX2121 toc22 MEASURED AT RF INPUT VCO: KV vs. VTUNE 450 MAX2121 toc21 -70 1.0E+06 1.0E+05 OFFSET FREQUENCY (Hz) -80 250 200 SUB-BAND 12 150 -85 100 50 -90 SUB-BAND 0 0 925 1175 1425 1675 1925 LO FREQUENCY (MHz) 2175 0 0.5 1.0 1.5 2.0 VTUNE (V) 2.5 3.0 7 MAX2121 Typical Operating Characteristics (continued) (MAX2121 Evaluation Kit: VCC = +3.3V, TA = +25°C, baseband output frequency = 5MHz, VGC1 = +1.2V, default register settings except BBG[3:0] = 1011, unless otherwise noted.) Complete Direct-Conversion L-Band Tuner SCL SDA VCC_BB QDC- QDC+ IDC- TOP VIEW ADDR MAX2121 Pin Configuration 28 27 26 25 24 23 22 21 IDC+ 2 20 IOUT- 3 19 IOUT+ VCC_RF2 1 VCC_RF1 GND + MAX2121 RFIN 4 18 QOUT- GC1 5 17 QOUT+ VCC_LO 6 16 VCC_DIG VCC_VCO 7 15 REFOUT 8 9 10 11 12 13 14 BYPVCO TUNEVCO GNDTUNE GNDSYN CPOUT VCC_SYN XTAL EP TQFN (5mm x 5mm) Pin Description PIN 8 NAME FUNCTION 1 VCC_RF2 DC Power Supply for LNA. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 2 VCC_RF1 DC Power Supply for LNA. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 3 GND Ground. Connect to board’s ground plane for proper operation. 4 RFIN Wideband 75 RF Input. Connect to an RF source through a DC-blocking capacitor. 5 GC1 RF Gain-Control Input. High-impedance analog input with a 0.5V to 2.7V operating range. VGC1 = 0.5V corresponds to the maximum gain setting. 6 VCC_LO DC Power Supply for LO Generation Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 7 VCC_VCO DC Power Supply for VCO Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. Complete Direct-Conversion L-Band Tuner PIN NAME FUNCTION 8 BYPVCO Internal VCO Bias Bypass. Bypass to GND with a 100nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 9 TUNEVCO High-Impedance VCO Tune Input. Connect the PLL loop filter output directly to this pin with as short of a connection as possible. 10 GNDTUNE Ground for TUNEVCO. Connect to the PCB ground plane. 11 GNDSYN Ground for Synthesizer. Connect to the PCB ground plane. 12 CPOUT Charge-Pump Output. Connect this output to the PLL loop filter input with the shortest connection possible. 13 VCC_SYN DC Power Supply for Synthesizer Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 14 XTAL 15 REFOUT Crystal-Oscillator Buffer Output. A DC-blocking capacitor must be used when driving external circuitry. 16 VCC_DIG DC Power Supply for Digital Logic Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. 17 QOUT+ 18 QOUT- 19 IOUT+ 20 IOUT- 21 IDC+ 22 IDC- 23 QDC+ 24 QDC- 25 VCC_BB 26 SDA 2-Wire Serial-Data Interface. Requires 1k pullup resistor to VCC. 27 SCL 2-Wire Serial-Clock Interface. Requires 1k pullup resistor to VCC. 28 ADDR — EP Crystal-Oscillator Interface. Use with an external parallel-resonance-mode crystal through a series 1nF capacitor. See the Typical Application Circuit. Quadrature Baseband Differential Output. AC-couple with 47nF capacitors to the demodulator input. In-Phase Baseband Differential Output. AC-couple with 47nF capacitors to the demodulator input. I-Channel Baseband DC Offset Correction. Connect a 47nF ceramic chip capacitor from IDC- to IDC+. Q-Channel Baseband DC Offset Correction. Connect a 47nF ceramic chip capacitor from QDC- to QDC+. DC Power Supply for Baseband Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other ground connections. Address. Must be connected to either ground (logic 0) or supply (logic 1). Exposed Pad. Solder evenly to the board’s ground plane for proper operation. 9 MAX2121 Pin Description (continued) MAX2121 Complete Direct-Conversion L-Band Tuner Detailed Description shows each bit name and the bit usage information for all registers. Note that all registers must be written after and no earlier than 100µs after the device is powered up. The VCO autoselection circuit is triggered by writing to register 5. Thus register 5 should be the last register to be written in order to ensure proper PLL lock. Register Description The MAX2121 includes 12 user-programmable registers and two read-only registers. See Table 1 for register configurations. The register configuration of Table 1 Table 1. Register Configuration MSB LSB REG REGISTER READ/ REG NUMBER NAME WRITE ADDRESS D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] 1 N-Divider MSB Write 0x00 FRAC 1 N[14] N[13] N[12] N[11] N[10] N[9] N[8] 2 N-Divider LSB Write 0x01 N[7] N[6] N[5] N[4] N[3] N[2] N[1] N[0] 3 Charge Pump Write 0x02 CPMP[1] 0 CPMP[0] 0 CPLIN[1] 0 CPLIN[0] 1 F[19] F[18] F[17] F[16] 4 F-Divider MSB Write 0x03 F[15] F[14] F[13] F[12] F[11] F[10] F[9] F[8] 5 F-Divider LSB Write 0x04 F[7] F[6] F[5] F[4] F[3] F[2] F[1] F[0] 6 XTAL Buffer and Reference Divider Write 0x05 XD[2] XD[1] XD[0] R[4] R[3] R[2] R[1] R[0] 7 PLL Write 0x06 D24 CPS ICP X X X X X 8 VCO Write 0x07 VCO[4] VCO[3] VCO[2] VCO[1] VCO[0] VAS ADL ADE 9 Lowpass Filter Write 0x08 10 Control Write 0x09 STBY X PWDN 0 X BBG[3] 11 Shutdown Write 0x0A X PLL 0 DIV 0 VCO 0 BB 0 12 Test Write 0x0B CPTST[2] 0 CPTST[1] 0 CPTST[0] 0 X TURBO 1 13 Status Byte-1 Read 0x0C POR VASA VASE LD X 14 Status Byte-2 Read 0x0D X = Don’t care. 10 DATA BYTE 10010111 BBG[2] BBG[1] BBG[0] RFMIX RFVGA 0 0 FE 0 LD LD LD MUX[2] MUX[1] MUX[0] 0 0 0 X X X VCOSBR[4] VCOSBR[3] VCOSBR[2] VCOSBR[1] VCOSBR[0] ADC[2] ADC[1] ADC[0] 0 = Set to 0 for factory-tested operation. 1 = Set to 1 for factory-tested operation. Complete Direct-Conversion L-Band Tuner BIT NAME BIT LOCATION (0 = LSB) DEFAULT FRAC 7 1 N[14:8] 6–0 0000000 MAX2121 Table 2. N-Divider MSB Register (Address: 0x00) FUNCTION Users must program to 1 upon powering up the device. Sets the most significant bits of the PLL integer-divide number (N). N can range from 19 to 251. Table 3. N-Divider LSB Register (Address: 0x01) BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION N[7:0] 7–0 00100011 Sets the least significant bits of the PLL integer-divide number. N can range from 19 to 251. Table 4. Charge-Pump Register (Address: 0x02) BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION CPMP[1:0] 7–6 00 Charge-pump minimum pulse width. Users must program to 00 upon powering up the device. CPLIN[1:0] 5–4 00 Controls charge-pump linearity. Users must program to 01 upon powering up the device. F[19:16] 3–0 0010 Sets the 4 most significant bits of the PLL fractional divide number. Default value is F = 194,180 decimal. Table 5. F-Divider MSB Register (Address: 0x03) BIT NAME BIT LOCATION (0 = LSB) DEFAULT F[15:8] 7–0 11110110 FUNCTION Sets the most significant bits of the PLL fractional-divide number (F). Default value is F = 194,180 decimal. Table 6. F-Divider LSB Register (Address: 0x04) BIT NAME BIT LOCATION (0 = LSB) DEFAULT F[7:0] 7–0 10000100 FUNCTION Sets the least significant bits of the PLL fractional-divide number (F). Default value is F = 194,180 decimal. Table 7. XTAL Buffer and Reference Divider Register (Address: 0x05) BIT NAME BIT LOCATION (0 = LSB) DEFAULT XD[2:0] 7–5 000 R[4:0] 4–0 00001 FUNCTION Sets the crystal-divider setting. 000 = Divide by 1. 001 = Divide by 2. 011 = Divide by 3. 100 = Divide by 4. 101 through 110 = All divide values from 5 (101) to 7 (110). 111 = Divide by 8. Sets the PLL reference-divider (R) number. Users must program to 00001 upon powering up the device. 00001 = Divide by 1; other values are not tested. 11 MAX2121 Complete Direct-Conversion L-Band Tuner Table 8. PLL Register (Address: 0x06) BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION D24 7 1 VCO divider setting. 0 = Divide by 2. Use for LO frequencies 1125MHz. 1 = Divide by 4. Use for LO frequencies < 1125MHz. CPS 6 1 Charge-pump current mode. 0 = Charge-pump current controlled by ICP bit. 1 = Charge-pump current controlled by VCO autoselect (VAS). ICP 5 0 Charge-pump current. 0 = 600µA typical. 1 = 1200µA typical. X 4–0 X Don’t care. Table 9. VCO Register (Address: 0x07) BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION VCO[4:0] 7–3 11001 Controls which VCO is activated when using manual VCO programming mode. This also serves as the starting point for the VCO autoselection (VAS) mode. VAS 2 1 VCO autoselection (VAS) circuit. 0 = Disable VCO selection must be programmed through I2C. 1 = Enable VCO selection controlled by autoselection circuit. 0 Enables or disables the VCO tuning voltage ADC latch when the VCO autoselect mode (VAS) is disabled. 0 = Disables the ADC latch. 1 = Latches the ADC value. 0 Enables or disables VCO tuning voltage ADC read when the VCO autoselect mode (VAS) is disabled. 0 = Disables ADC read. 1 = Enables ADC read. ADL ADE 1 0 Table 10. Lowpass Filter Register (Address: 0x08) BIT NAME BIT LOCATION (0 = LSB) Reserved 7–0 12 DEFAULT FUNCTION 01001011 User must program to 10010111 (97h) upon powering up the device. Complete Direct-Conversion L-Band Tuner BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION Software standby control. 0 = Normal operation. 1 = Disables the signal path and frequency synthesizer leaving only the 2-wire bus, crystal oscillator, XTALOUT buffer, and XTALOUT buffer divider active. STBY 7 0 X 6 X Don’t care. PWDN 5 0 Factory use only. 0 = Normal operation; other value is not tested. X 4 X Don’t care. BBG[3:0] 3–0 0000 MAX2121 Table 11. Control Register (Address: 0x09) Baseband gain setting (1dB typical per step). 0000 = Minimum gain (0dB, default). … 1111 = Maximum gain (15dB typical). Table 12. Shutdown Register (Address: 0x0A) BIT NAME BIT LOCATION (0 = LSB) DEFAULT X 7 X Don’t care. FUNCTION PLL 6 0 PLL enable. 0 = Normal operation. 1 = Shuts down the PLL. Value not tested. DIV 5 0 Divider enable. 0 = Normal operation. 1 = Shuts down the divider. Value not tested. VCO 4 0 VCO enable. 0 = Normal operation. 1 = Shuts down the VCO. Value not tested. BB 3 0 Baseband enable. 0 = Normal operation. 1 = Shuts down the baseband. Value not tested. RFMIX 2 0 RF mixer enable. 0 = Normal operation. 1 = Shuts down the RF mixer. Value not tested. RFVGA 1 0 RF VGA enable. 0 = Normal operation. 1 = Shuts down the RF VGA. Value not tested. FE 0 0 Front-end enable. 0 = Normal operation. 1 = Shuts down the front-end. Value not tested. 13 MAX2121 Complete Direct-Conversion L-Band Tuner Table 13. Test Register (Address: 0x0B) BIT NAME BIT LOCATION (0 = LSB) DEFAULT CPTST[2:0] 7–5 000 X 4 X Don’t care. Charge-pump fast lock. Users must program to 1 after powering up the device. TURBO 3 1 LDMUX[2:0] 2–0 000 FUNCTION Charge-pump test modes. 000 = Normal operation (default). REFOUT output. 000 = Normal operation; other values are not tested. Table 14. Status Byte-1 Register (Address: 0x0C) BIT NAME BIT LOCATION (0 = LSB) FUNCTION POR 7 Power-on reset status. 0 = Chip status register has been read with a stop condition since last power-on. 1 = Power-on reset (power cycle) has occurred. Default values have been loaded in registers. VASA 6 Indicates whether VCO autoselection was successful. 0 = Indicates the autoselect function is disabled or unsuccessful VCO selection. 1 = Indicates successful VCO autoselection. VASE 5 Status indicator for the autoselect function. 0 = Indicates the autoselect function is active. 1 = Indicates the autoselect process is inactive. LD 4 PLL lock detector. TURBO bit must be programmed to 1 for valid LD reading. 0 = Unlocked. 1 = Locked. X 3–0 Don’t care. Table 15. Status Byte-2 Register (Address: 0x0D) BIT NAME BIT LOCATION (0 = LSB) VCOSBR[4:0] 7–3 VCO band readback. 2–0 VAS ADC output readback. 000 = Out of lock. 001 = Locked. 010 = VAS locked. 101 = VAS locked. 110 = Locked. 111 = Out of lock. ADC[2:0] 14 FUNCTION Complete Direct-Conversion L-Band Tuner START and STOP Conditions The master initiates a transmission with a START condition (S), which is a high-to-low transition on SDA while SCL is high. The master terminates a transmission with a STOP condition (P), which is a low-to-high transition on SDA while SCL is high. Acknowledge and Not-Acknowledge Conditions Data transfers are framed with an acknowledge bit (ACK) or a not-acknowledge bit (NACK). Both the master and the MAX2121 (slave) generate acknowledge bits. To generate an acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse. To generate a not-acknowledge condition, the receiver allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse, and leaves SDA high during the high period of the clock pulse. Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer happens if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master must reattempt communication at a later time. START Slave Address The MAX2121 has a 7-bit slave address that must be sent to the device following a START condition to initiate communication. The slave address is internally programmed to 1100000. The eighth bit (R/W) following the 7-bit address determines whether a read or write operation occurs. The MAX2121 continuously awaits a START condition followed by its slave address. When the device recognizes its slave address, it acknowledges by pulling the SDA line low for one clock period; it is ready to accept or send data depending on the R/W bit (Figure 1). The write/read address is C0/C1 if ADDR pin is connected to ground. The write/read address is C2/C3 if the ADDR pin is connected to VCC. SLAVE ADDRESS 1 S 1 0 0 0 0 0 SDA SCL 1 2 3 4 5 6 R/W ACK 8 9 7 Figure 1. MAX2121 Slave Address Byte with ADDR Pin Connected to Ground Write Cycle When addressed with a write command, the MAX2121 allows the master to write to a single register or to multiple successive registers. A write cycle begins with the bus master issuing a START condition followed by the seven slave address bits and a write bit (R/W = 0). The MAX2121 issues an ACK if the slave address byte is successfully received. The bus master must then send to the slave the address of the first register it wishes to write to (see Table 1 for register addresses). If the slave acknowledges the address, the master can then write one byte to the register at the specified address. Data is written beginning with the most significant bit. The MAX2121 again issues an ACK if the data is successfully written to the register. The master can continue to write data to the successive internal registers with the MAX2121 acknowledging each successful transfer, or it can terminate transmission by issuing a STOP condition. The write cycle does not terminate until the master issues a STOP condition. WRITE DEVICE ADDRESS R/W ACK WRITE REGISTER ADDRESS ACK WRITE DATA TO REGISTER 0x00 ACK WRITE DATA TO REGISTER 0x01 ACK WRITE DATA TO REGISTER 0x02 ACK 1100000 0 — 0x00 — 0x0E — 0xD8 — 0xE1 — STOP Figure 2. Example: Write Registers 0, 1, and 2 with 0x0E, 0xD8, and 0xE1, respectively. 15 MAX2121 2-Wire Serial Interface The MAX2121 uses a 2-wire I2C-compatible serial interface consisting of a serial-data line (SDA) and a serialclock line (SCL). SDA and SCL facilitate bidirectional communication between the MAX2121 and the master at clock frequencies up to 400kHz. The master initiates a data transfer on the bus and generates the SCL signal to permit data transfer. The MAX2121 behaves as a slave device that transfers and receives data to and from the master. SDA and SCL must be pulled high with external pullup resistors (1kΩ or greater) for proper bus operation. Pullup resistors should be referenced to the MAX2121’s VCC. One bit is transferred during each SCL clock cycle. A minimum of nine clock cycles is required to transfer a byte in or out of the MAX2121 (8 bits and an ACK/NACK). The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high and stable are considered control signals (see the START and STOP Conditions section). Both SDA and SCL remain high when the bus is not busy. MAX2121 Complete Direct-Conversion L-Band Tuner START WRITE DEVICE ADDRESS R/W ACK READ FROM STATUS BYTE-1 REGISTER ACK READ FROM STATUS BYTE-2 REGISTER ACK/ NACK 1100000 1 — — — — — STOP Figure 3. Example: Receive Data from Read Registers Read Cycle When addressed with a read command, the MAX2121 allows the master to read back a single register, or multiple successive registers. A read cycle begins with the bus master issuing a START condition followed by the seven slave address bits and a write bit (R/W = 0). The MAX2121 issues an ACK if the slave address byte is successfully received. The bus master must then send the address of the first register it wishes to read (see Table 1 for register addresses). The slave acknowledges the address. Then, a START condition is issued by the master, followed by the seven slave address bits and a read bit (R/W = 1). The MAX2121 issues an ACK if the slave address byte is successfully received. The MAX2121 starts sending data MSB first with each SCL clock cycle. At the 9th clock cycle, the master can issue an ACK and continue to read successive registers, or the master can terminate the transmission by issuing a NACK. The read cycle does not terminate until the master issues a STOP condition. Figure 3 illustrates an example in which registers 0, 1, and 2 are read back. Application Information The MAX2121 downconverts RF signals in the 925MHz to 2175MHz range directly to the baseband I/Q signals. RF Input The RF input of the MAX2121 is internally matched to 75Ω. Only a DC-blocking capacitor is needed. See the Typical Application Circuit. RF Gain Control The MAX2121 features a variable-gain low-noise amplifier providing 73dB of RF gain range. The voltage control (VGC) range is 0.5V (minimum attenuation) to 2.7V (maximum attenuation). Baseband Variable-Gain Amplifier The receiver baseband variable-gain amplifiers provide 15dB of gain control range programmable in 1dB steps. The VGA gain can be serially programmed through the I2C interface by setting bits BBG[3:0] in the Control register. 16 Table 16. Maximum Crystal ESR Requirement ESRMAX () XTAL FREQUENCY (MHz) 80 12 < f XTAL 14 14 < f XTAL 30 60 Baseband Lowpass Filter The MAX2121 includes an on-chip 5th-order Butterworth filter with 1st-order group delay compensation. DC Offset Cancellation The DC offset cancellation is required to maintain the I/Q output dynamic range. Connecting an external capacitor between IDC+ and IDC- forms a highpass filter for the I channel and an external capacitor between QDC+ and QDC- forms a highpass filter for the Q channel. Keep the value of the external capacitor less than 47nF to form a typical highpass corner of 250Hz. XTAL Oscillator The MAX2121 contains an internal reference oscillator, reference output divider, and output buffer. All that is required is to connect a crystal through a series 1nF capacitor. To minimize parasitics, place the crystal and series capacitor as close as possible to pin 14 (XTAL). See Table 16 for crystal (XTAL) ESR (equivalent series resistance) requirements. Programming the Fractional N- Synthesizer The MAX2121 utilizes a fractional-N type synthesizer for LO frequency programming. To program the frequency synthesizer, the N and F values are encoded as straight binary numbers. Determination of these values is illustrated by the following example: fLO is 2170MHz fXTAL is 27 MHz Phase-detector comparison frequency is from 12MHz and 30MHz R divider = R[4:0] = 1 fCOMP = 27MHz/1 = 27MHz D = fLO/fCOMP = 2170/27 = 80.37470 Complete Direct-Conversion L-Band Tuner Table 17. ADC Trip Points and Lock Status N[7:0] = 0101 0000 Fractional portion: F = 0.370370 x 220 = 388,361 (round up the decimal portion) F = 0101 1110 1101 0000 1001 Note: When changing LO frequencies, all the divider registers (integer and fractional) must be programmed to activate the VAS function regardless of whether individual registers are changed. VCO Autoselect (VAS) The MAX2121 includes 24 VCOs. The local oscillator frequency can be manually selected by programming the VCO[4:0] bits in the VCO register. The selected VCO is reported in the Status Byte-2 register (see Table 15). Alternatively, the MAX2121 can be set to autonomously choose a VCO by setting the VAS bit in the VCO register to logic-high. The VAS routine is initiated once the F-Divider LSB register word (register 5) is loaded. Thus it is important to write register 5 after any of the following PLL related bits have been changed: N-Divider bits (registers 1 and/or 2) F-Divider bits (registers 3 and/or 4) Reference Divider bits (register 6) D24, CPS, or ICP bits (register 7) This will ensure all intended bits have been programmed before the VAS is initiated and the PLL is locked. The VCO value programmed in the VCO[4:0] register serves as the starting point for the automatic VCO selection process. During the selection process, the VASE bit in the Status Byte-1 register is cleared to indicate the autoselection function is active. Upon successful completion, bits VASE and VASA are set and the VCO selected is reported in the Status Byte-2 register (see Table 15). If the search is unsuccessful, VASA is cleared and VASE is set. This indicates that searching has ended but no good VCO has been found, and occurs when trying to tune to a frequency outside the VCO’s specified frequency range. Refer to Application Note 4256: Extended Characterization for the MAX2112/MAX2120 Satellite Tuners. ADC[2:0] LOCK STATUS 000 Out of lock 001 Locked 010 VAS locked 101 VAS locked 110 Locked 111 Out of lock Table 17 summarizes the ADC output bits and the VCO lock indication. The VCO autoselect routine only selects a VCO in the “VAS locked” range. This allows room for a VCO to drift over temperature and remain in a valid “locked” range. The ADC must first be enabled by setting the ADE bit in the VCO register. The ADC reading is latched by a subsequent programming of the ADC latch bit (ADL = 1). The ADC value is reported in the Status Byte-2 register (see Table 15). Standby Mode The MAX2121 features normal operating mode and standby mode using the I2C interface. Setting a logichigh to the STBY bit in the Control register puts the device into standby mode, during which only the 2wire-compatible bus, the crystal oscillator, the XTAL buffer, and the XTAL buffer divider are active. In all cases, register settings loaded prior to entering shutdown are saved upon transition back to active mode. Default register values are provided for the user’s convenience only. It is the user’s responsibility to load all the registers no sooner than 100µs after the device is powered up. Layout Considerations The MAX2121 EV kit serves as a guide for PCB layout. Keep RF signal lines as short as possible to minimize losses and radiation. Use controlled impedance on all high-frequency traces. For proper operation, the exposed paddle must be soldered evenly to the board’s ground plane. Use abundant vias beneath the exposed paddle for maximum heat dissipation. Use abundant ground vias between RF traces to minimize undesired coupling. Bypass each VCC pin to ground with a 1nF capacitor placed as close as possible to the pin. 3-Bit ADC The MAX2121 has an internal 3-bit ADC connected to the VCO tune pin (TUNEVCO). This ADC can be used for checking the lock status of the VCOs. 17 MAX2121 Integer portion: N = 80 N[14:8] = 0 Complete Direct-Conversion L-Band Tuner MAX2121 Typical Application Circuit SERIAL-DATA INPUT/OUTPUT VCC VCC_RF2 + 28 27 26 25 24 23 1 VCC 22 IDC+ 21 DC OFFSET CORRECTION INTERFACE LOGIC AND CONTROL VCC_RF1 IDC- QDC+ QDC- VCC_BB VCC SDA SCL ADDR SERIAL-CLOCK INPUT IOUT- MAX2121 2 20 3 19 4 18 5 17 IOUT+ GND QOUT- RF INPUT RFIN VGC GC1 QOUT+ VCC FREQUENCY SYNTHESIZER DIV2 /DIV4 VCC_LO 6 VCC BASEBAND OUTPUTS 16 VCC VCC_DIG EP REFOUT VCC_VCO 15 7 13 VCC_SYN 14 XTAL 12 CPOUT 11 GNDSYN 10 GNDTUNE 9 TUNEVCO BYPVCO 8 VCC Chip Information PROCESS: BiCMOS 18 Package Information For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a “+”, “#”, or “-” in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. PACKAGE TYPE PACKAGE CODE OUTLINE NO. LAND PATTERN NO. 28 TQFN-EP T2855+3 21-0140 90-0023 Complete Direct-Conversion L-Band Tuner REVISION NUMBER REVISION DATE 0 6/11 Initial release 1 7/12 Corrected 2-tone frequencies, added new TOCs, added text to Register Description section, corrected incorrect symbol in Table 8, corrected VCO Autoselect (VAS) section DESCRIPTION PAGES CHANGED — 4, 6, 10, 17 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical. Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. Maxim Integrated Products, 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000 ____________________ 19 © 2012 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc. MAX2121 Revision History