ONSEMI NCP45524

NCP45524, NCP45525
ecoSWITCHt
Advanced Load Management
Controlled Load Switch with Low RON
The NCP4552x series of load switches provide a component and
area-reducing solution for efficient power domain switching with
inrush current limit via soft start. These devices are designed to
integrate control and driver functionality with a high performance low
on−resistance power MOSFET in a single package. This cost effective
solution is ideal for power management and hot-swap applications
requiring low power consumption in a small footprint.
Features
•
•
•
•
•
•
•
•
•
Advanced Controller with Charge Pump
Integrated N-Channel MOSFET with Low RON
Input Voltage Range 0.5 V to 13.5 V
Soft-Start via Controlled Slew Rate
Adjustable Slew Rate Control (NCP45525)
Power Good Signal (NCP45524)
Extremely Low Standby Current
Load Bleed (Quick Discharge)
This is a Pb−Free Device
http://onsemi.com
RON TYP
VCC
VIN
18.0 mW
3.3 V
1.8 V
18.8 mW
3.3 V
5.0 V
21.9 mW
3.3 V
12 V
DFN8, 2x2
CASE 506CC
MARKING DIAGRAM
Portable Electronics and Systems
Notebook and Tablet Computers
Telecom, Networking, Medical, and Industrial Equipment
Set−Top Boxes, Servers, and Gateways
Hot Swap Devices and Peripheral Ports
VCC
6A
1
Typical Applications
•
•
•
•
•
IMAX
EN
1
XX = 4H for NCP45524−H
= 4L for NCP45524−L
= 5H for NCP45525−H
= 5L for NCP45525−L
M = Date Code
G
= Pb−Free Package
VIN
PG*
XX MG
G
(Note: Microdot may be in either location)
Bandgap
&
Biases
Charge
Pump
Control
Logic
PIN CONFIGURATION
Delay and
Slew Rate
Control
VIN
1
8
VOUT
EN
2
7
VOUT
VCC
3
6
PG or SR
GND
4
5
BLEED
9: VIN
SR*
GND
BLEED
VOUT
Figure 1. Block Diagram
(*Note: either PG or SR available for each part)
(Top View)
ORDERING INFORMATION
See detailed ordering and shipping information on page 10 of
this data sheet.
© Semiconductor Components Industries, LLC, 2013
January, 2013 − Rev. 0
1
Publication Order Number:
NCP45524/D
NCP45524, NCP45525
Table 1. PIN DESCRIPTION
Pin
Name
Function
1, 9
VIN
Drain of MOSFET (0.5 V – 13.5 V), Pin 1 must be connected to Pin 9
2
EN
NCP45524−H & NCP45525−H − Active−high digital input used to turn on the MOSFET, pin
has an internal pull down resistor to GND
NCP45524−L & NCP45525−L − Active−low digital input used to turn on the MOSFET, pin has
an internal pull up resistor to VCC
3
VCC
Supply voltage to controller (3.0 V − 5.5 V)
4
GND
Controller ground
5
BLEED
6
PG
NCP45524 − Active−high, open−drain output that indicates when the gate of the MOSFET is
fully charged, external pull up resistor ≥ 1 kW to an external voltage source required; tie to
GND if not used
SR
NCP45525 − Slew rate adjustment; float if not used
7, 8
VOUT
Load bleed connection; tie to GND if not used
Source of MOSFET connected to load
Table 2. ABSOLUTE MAXIMUM RATINGS
Rating
Symbol
Value
Unit
Supply Voltage Range
VCC
−0.3 to 6
V
Input Voltage Range
VIN
−0.3 to 18
V
Output Voltage Range
VOUT
−0.3 to 18
V
EN Digital Input Range
VEN
−0.3 to (VCC + 0.3)
V
PG Output Voltage Range (Note 1)
VPG
−0.3 to 6
V
Thermal Resistance, Junction−to−Ambient, Steady State (Note 2)
RθJA
40.0
°C/W
Thermal Resistance, Junction−to−Ambient, Steady State (Note 3)
RθJA
72.7
°C/W
Thermal Resistance, Junction−to−Case (VIN Paddle)
RθJC
5.3
°C/W
Continuous MOSFET Current @ TA = 25°C
IMAX
6.0
A
Total Power Dissipation @ TA = 25°C (Notes 2 and 4)
Derate above TA = 25°C
PD
2.50
24.9
W
mW/°C
Total Power Dissipation @ TA = 25°C (Notes 3 and 4)
Derate above TA = 25°C
PD
1.37
13.8
W
mW/°C
Storage Temperature Range
TSTG
−40 to 150
°C
Lead Temperature, Soldering (10 sec.)
TSLD
260
°C
ESD Capability, Human Body Model (Notes 5 and 6)
ESDHBM
3.0
kV
ESD Capability, Machine Model (Note 5)
ESDMM
200
V
ESD Capability, Charged Device Model (Note 5)
ESDCDM
1.0
kV
LU
100
mA
Latch−up Current Immunity (Notes 5 and 6)
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
1. NCP45524 only. PG is an open−drain output that requires an external pull up resistor ≥ 1 kW to an external voltage source.
2. Surface−mounted on FR4 board using 1 sq−in pad, 1 oz Cu.
3. Surface−mounted on FR4 board using the minimum recommended pad size, 1 oz Cu.
4. Specified for derating purposes only, ensure that IMAX is never exceeded.
5. Tested by the following methods @ TA = 25°C:
ESD Human Body Model tested per JESD22−A114
ESD Machine Model tested per JESD22−A115
ESD Charged Device Model tested per JESD22−C101
Latch−up Current tested per JESD78
6. Rating is for all pins except for VIN and VOUT which are tied to the internal MOSFET’s Drain and Source. Typical MOSFET ESD performance
for VIN and VOUT should be expected and these devices should be treated as ESD sensitive.
http://onsemi.com
2
NCP45524, NCP45525
Table 3. OPERATING RANGES
Rating
Symbol
Min
Max
Unit
Supply Voltage
VCC
3
5.5
V
Input Voltage
VIN
0.5
13.5
V
0
V
Ground
GND
Ambient Temperature
TA
−40
85
°C
Junction Temperature
TJ
−40
125
°C
Table 4. ELECTRICAL CHARACTERISTICS (TJ = 25°C unless otherwise specified)
Parameter
Conditions (Note 7)
Symbol
Min
Typ
Max
Unit
18.0
24.0
mW
VCC = 3.3 V; VIN = 5 V
18.8
25.0
VCC = 3.3 V; VIN = 12 V
21.9
31.7
MOSFET
On−Resistance
Leakage Current (Note 8)
VCC = 3.3 V; VIN = 1.8 V
RON
VEN = 0 V; VIN = 13.5 V
ILEAK
0.1
1
mA
VEN = 0 V; VCC = 3 V
ISTBY
0.65
2
mA
3.2
4.5
IDYN
180
300
475
680
86
115
144
72
97
121
CONTROLLER
Supply Standby Current (Note 9)
VEN = 0 V; VCC = 5.5 V
Supply Dynamic Current (Note 10)
VEN = VCC = 3 V; VIN = 12 V
VEN = VCC = 5.5 V; VIN = 1.8 V
Bleed Resistance
RBLEED
VEN = 0 V; VCC = 3 V
VEN = 0 V; VCC = 5.5 V
2
mA
W
EN Input High Voltage
VCC = 3 V − 5.5 V
VIH
V
EN Input Low Voltage
VCC = 3 V − 5.5 V
VIL
0.8
V
EN Input Leakage Current
NCP45524−H; NCP45525−H; VEN = 0 V
IIL
90
500
nA
NCP45524−L; NCP45525−L; VEN = 5.5 V
IIH
90
500
EN Pull Down Resistance
NCP45524−H; NCP45525−H
RPD
76
100
124
kW
EN Pull Up Resistance
NCP45524−L; NCP45525−L
RPU
76
100
124
kW
PG Output Low Voltage (Note 11)
NCP45524; VCC = 3 V; ISINK = 5 mA
VOL
0.2
V
PG Output Leakage Current (Note 12)
NCP45524; VCC = 3 V; VTERM = 3.3 V
IOH
5
100
nA
Slew Rate Control Constant (Note 13)
NCP45525; VCC = 3 V
KSR
31
38
mA
24
7. VEN shown only for NCP45524−H, NCP45525−H (EN Active−High) unless otherwise specified.
8. Average current from VIN to VOUT with MOSFET turned off.
9. Average current from VCC to GND with MOSFET turned off.
10. Average current from VCC to GND after charge up time of MOSFET.
11. PG is an open-drain output that is pulled low when the MOSFET is disabled.
12. PG is an open-drain output that is not driven when the gate of the MOSFET is fully charged, requires an external pull up resistor ≥ 1 kW to
an external voltage source, VTERM.
13. See Applications Information section for details on how to adjust the slew rate.
http://onsemi.com
3
NCP45524, NCP45525
Table 5. SWITCHING CHARACTERISTICS (TJ = 25°C unless otherwise specified) (Notes 14 and 15)
Conditions
Parameter
Symbol
Min
Typ
VCC = 3.3 V; VIN = 1.8 V
Output Turn−off Delay (Note 16)
Power Good Turn−on Time (Note 17)
Power Good Turn−off Time (Note 17)
12.1
SR
VCC = 3.3 V; VIN = 12 V
Output Turn−on Delay (Note 16)
13.5
VCC = 5.0 V; VIN = 12 V
13.9
VCC = 3.3 V; VIN = 1.8 V
220
VCC = 5.0 V; VIN = 1.8 V
185
TON
VCC = 3.3 V; VIN = 12 V
270
VCC = 5.0 V; VIN = 12 V
260
VCC = 3.3 V; VIN = 1.8 V
1.2
VCC = 5.0 V; VIN = 1.8 V
0.9
TOFF
VCC = 3.3 V; VIN = 12 V
0.4
VCC = 5.0 V; VIN = 12 V
0.2
VCC = 3.3 V; VIN = 1.8 V
0.91
VCC = 5.0 V; VIN = 1.8 V
0.93
TPG,ON
VCC = 3.3 V; VIN = 12 V
1.33
VCC = 5.0 V; VIN = 12 V
1.21
VCC = 3.3 V; VIN = 1.8 V
21
VCC = 5.0 V; VIN = 1.8 V
15
TPG,OFF
VCC = 3.3 V; VIN = 12 V
21
VCC = 5.0 V; VIN = 12 V
15
14. See below figure for Test Circuit and Timing Diagram.
15. Tested with the following conditions: VTERM = VCC; RPG = 100 kW; RL = 10 W; CL = 0.1 mF.
16. Applies to NCP45524 and NCP45525.
17. Applies only to NCP45524.
OFF ON
EN
VIN
VCC
GND
VEN
Dt
CL
TOFF
10%
DV
SR =
TPG,ON
VPG
RL
SR
50%
90%
VOUT
VOUT
BLEED
50%
TON
VTERM
RPG
PG
NCP4552x−H
DV
90%
Dt
TPG,OFF
50%
50%
Figure 2. Switching Characteristics Test Circuit and Timing Diagram
http://onsemi.com
4
Unit
11.9
VCC = 5.0 V; VIN = 1.8 V
Output Slew Rate (Note 16)
Max
kV/s
ms
ms
ms
ns
NCP45524, NCP45525
APPLICATIONS INFORMATION
Enable Control
decrease the amount of power dissipated across RBLEED. If
the load bleed function is not desired, the BLEED pin should
be tied to GND.
Both the NCP45524 and the NCP45525 have two part
numbers, NCP4552x-H and NCP4552x-L, that only differ
in the polarity of the enable control.
The NCP4552x-H devices allow for enabling the
MOSFET in an active-high configuration. When the VCC
supply pin has an adequate voltage applied and the EN pin
is at a logic high level, the MOSFET will be enabled.
Similarly, when the EN pin is at a logic low level, the
MOSFET will be disabled. An internal pull down resistor to
ground on the EN pin ensures that the MOSFET will be
disabled when not being driven.
The NCP4552x-L devices allow for enabling the
MOSFET in an active-low configuration. When the VCC
supply pin has an adequate voltage applied and the EN pin
is at a logic low level, the MOSFET will be enabled.
Similarly, when the EN pin is at a logic high level, the
MOSFET will be disabled. An internal pull up resistor to
VCC on the EN pin ensures that the MOSFET will be
disabled when not being driven.
Power Good
The NCP45524 devices have a power good output (PG)
that can be used to indicate when the gate of the MOSFET
is fully charged. The PG pin is an active-high, open-drain
output that requires an external pull up resistor, RPG, greater
than or equal to 1 kW to an external voltage source, VTERM,
that is compatible with input levels of all devices connected
to this pin (as shown in Figures 3 and 4).
The power good output can be used as the enable signal for
other active−high devices in the system (as shown in
Figure 5). This allows for guaranteed by design power
sequencing and reduces the number of enable signals needed
from the system controller. If the power good feature is not
used in the application, the PG pin should be tied to GND.
Slew Rate Control
The NCP4552x devices are equipped with controlled
output slew rate which provides soft start functionality. This
limits the inrush current caused by capacitor charging and
enables these devices to be used in hot swap applications.
The slew rate of the NCP45525 can be decreased with an
external capacitor added between the SR pin and ground (as
shown in Figures 6 and 7). With an external capacitor
present, the slew rate can be determined by the following
equation:
Power Sequencing
The NCP4552x devices will function with any power
sequence, but the output turn−on delay performance may
vary from what is specified. To achieve the specified
performance, there are two recommended power sequences:
1) VCC → VIN → VEN
2) VIN → VCC → VEN
Load Bleed (Quick Discharge)
Slew Rate +
The NCP4552x devices have an internal bleed resistor,
RBLEED, which is used to bleed the charge off of the load to
ground after the MOSFET has been disabled. In series with
the bleed resistor is a bleed switch that is enabled whenever
the MOSFET is disabled. The MOSFET and the bleed
switch are never concurrently active.
In order to realize this functionality, the BLEED pin must
be connected to VOUT either directly (as shown in Figures
4 and 7) or through an external resistor, REXT (as shown in
Figures 3 and 6). REXT should not exceed 1 kW and can be
used to increase the total bleed resistance.
Care must be taken to ensure that the power dissipated
across RBLEED is kept at a safe level. REXT can be used to
K SR
[Vńs]
C SR
(eq. 1)
where KSR is the specified slew rate control constant, found
in Table 4, and CSR is the slew rate control capacitor added
between the SR pin and ground. The slew rate of the device
will always be the lower of the default slew rate and the
adjusted slew rate. Therefore, if the CSR is not large enough
to decrease the slew rate more than the specified default
value, the slew rate of the device will be the default value.
The SR pin can be left floating if the slew rate does not need
to be decreased.
http://onsemi.com
5
NCP45524, NCP45525
VTERM = 3.3 V
3.0 V − 5.5 V
VCC
RPG
100 kW
Controller
EN
Power Supply
or Battery
0.5 V − 13.5 V
VIN
PG
Bandgap
&
Biases
Control
Logic
Charge
Pump
Delay and
Slew Rate
Control
GND
BLEED
VOUT
REXT
Load
Figure 3. NCP45524 Typical Application Diagram − Load Switch
VCC
3.0 V − 5.5 V
PG VTERM
EN
GND
VIN
0.5 V − 13.5 V
RPG
BACKPLANE
REMOVABLE
CARD
VCC
EN
Bandgap
&
Biases
Control
Logic
Charge
Pump
Delay and
Slew Rate
Control
VIN
PG
GND
BLEED
VOUT
Load
Figure 4. NCP45524 Typical Application Diagram − Hot Swap
http://onsemi.com
6
NCP45524, NCP45525
VTERM = 3.3 V
EN
PG
EN
PG
RPG
10 kW
Controller
RPD
100 kW
RPD
100 kW
PG
PG
NCP45524−H
NCP45524−H
Figure 5. NCP45524 Simplified Application Diagram − Power Sequencing with PG Output
Power Supply
or Battery
3.0 V − 5.5 V
Controller
VCC
0.5 V − 13.5 V
EN
VIN
Bandgap
&
Biases
Control
Logic
Charge
Pump
Delay and
Slew Rate
Control
SR
GND
BLEED
CSR
VOUT
REXT
Load
Figure 6. NCP45525 Typical Application Diagram − Load Switch
http://onsemi.com
7
NCP45524, NCP45525
VCC
3.0 V − 5.5 V
GND
EN
VIN
0.5 V − 13.5 V
BACKPLANE
REMOVABLE
CARD
VCC
EN
Bandgap
&
Biases
Control
Logic
Charge
Pump
Delay and
Slew Rate
Control
VIN
SR
GND
BLEED
VOUT
CSR
Load
Figure 7. NCP45525 Typical Application Diagram − Hot Swap
http://onsemi.com
8
NCP45524, NCP45525
PACKAGE DIMENSIONS
DFN8 2x2, 0.5P
CASE 506CC
ISSUE O
A
D
2X
L
E
DETAIL A
ALTERNATE
CONSTRUCTIONS
0.10 C
2X
0.10 C
TOP VIEW
DETAIL B
NOTE 4
A
A1
A1
SIDE VIEW
C
D2
1
8X
4
ÇÇ
ÉÉ
ÉÉ
EXPOSED Cu
A3
DETAIL A
SEATING
PLANE
DETAIL B
8
5
e
e/2
A3
ALTERNATE
CONSTRUCTION
MILLIMETERS
MIN
MAX
0.80
1.00
0.00
0.05
0.20 REF
0.20
0.30
2.00 BSC
1.50
1.70
2.00 BSC
0.80
1.00
0.50 BSC
0.27 REF
0.18
0.38
−−−
0.15
L
RECOMMENDED
SOLDERING FOOTPRINT*
E2
K
DIM
A
A1
A3
b
D
D2
E
E2
e
K
L
L1
MOLD CMPD
0.10 C
0.08 C
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.15 AND 0.30 MM FROM TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
L
L1
ÇÇ
ÇÇ
PIN ONE
REFERENCE
B
8X
PACKAGE
OUTLINE
1.70
8X
0.50
b
0.20
0.10 C A B
0.05 C
NOTE 3
2.30
1.00
BOTTOM VIEW
1
0.50
PITCH
8X
0.30
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
http://onsemi.com
9
NCP45524, NCP45525
ORDERING INFORMATION
Device
Pin 6 Functionality
EN Polarity
NCP45524IMNTWG−H
PG
Active−High
NCP45524IMNTWG−L
PG
Active−Low
NCP45525IMNTWG−H
SR
Active−High
NCP45525IMNTWG−L
SR
Active−Low
Package
Shipping†
DFN8
(Pb−Free)
3000 / Tape & Reel
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
ecoSWITCH is a trademark of Semiconductor Components Industries, LLC (SCILLC).
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks,
copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC
reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any
particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without
limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications
and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC
does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where
personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and
its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly,
any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture
of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
http://onsemi.com
10
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
NCP45524/D