Analog Power AM30N10-50D N-Channel 100-V (D-S) MOSFET PRODUCT SUMMARY rDS(on) (mΩ) VDS (V) 50 @ VGS = 10V 100 59 @ VGS = 4.5V Key Features: • Low rDS(on) trench technology • Low thermal impedance • Fast switching speed ID(A) 26 24 Typical Applications: • PoE Power Sourcing Equipment • PoE Powered Devices • Telecom DC/DC converters • White LED boost converters ABSOLUTE MAXIMUM RATINGS (TA = 25°C UNLESS OTHERWISE NOTED) Parameter Symbol Limit VDS Drain-Source Voltage 100 VGS Gate-Source Voltage ±20 TC=25°C ID Continuous Drain Current 26 IDM Pulsed Drain Current b 100 IS Continuous Source Current (Diode Conduction) 49 TC=25°C PD Power Dissipation 50 TJ, Tstg -55 to 175 Operating Junction and Storage Temperature Range THERMAL RESISTANCE RATINGS Parameter Maximum Junction-to-Ambient Maximum Junction-to-Case a Symbol Maximum RθJA 40 RθJC 3 Units V A A W °C Units °C/W Notes a. Surface Mounted on 1” x 1” FR4 Board. b. Pulse width limited by maximum junction temperature © Preliminary 1 Publication Order Number: DS_AM30N10-50D_1A Analog Power AM30N10-50D Typical Electrical Characteristics Parameter Symbol Gate-Source Threshold Voltage Gate-Body Leakage VGS(th) IGSS Zero Gate Voltage Drain Current IDSS On-State Drain Current ID(on) Drain-Source On-Resistance rDS(on) Forward Transconductance Diode Forward Voltage gfs VSD Total Gate Charge Gate-Source Charge Gate-Drain Charge Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Input Capacitance Output Capacitance Reverse Transfer Capacitance Qg Qgs Qgd td(on) tr td(off) tf Ciss Coss Crss Test Conditions Static VDS = VGS, ID = 250 uA VDS = 0 V, VGS = ±20 V VDS = 80 V, VGS = 0 V VDS = 80 V, VGS = 0 V, TJ = 55°C VDS = 5 V, VGS = 10 V VGS = 10 V, ID = 13 A VGS = 4.5 V, ID = 12 A VDS = 15 V, ID = 13 A IS = 24 A, VGS = 0 V Dynamic VDS = 50 V, VGS = 10 V, ID = 13 A VDD = 50 V, RL = 3.8 Ω , ID = 13 A, VGEN = 10 V, RGEN = 6 Ω VDS = 15 V, VGS = 0 V, f =1 MHz Min Typ Max 1 ±100 1 10 13 Unit V nA uA A 50 59 8 0.9 15 3.9 9 5 11 43 24 1067 118 107 mΩ S V nC ns pF Notes a. Pulse test: PW <= 300us duty cycle <= 2%. b. Guaranteed by design, not subject to production testing. Analog Power (APL) reserves the right to make changes without further notice to any products herein. APL makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does APL assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in APL data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. APL does not convey any license under its patent rights nor the rights of others. APL products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the APL product could create a situation where personal injury or death may occur. Should Buyer purchase or use APL products for any such unintended or unauthorized application, Buyer shall indemnify and hold APL and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that APL was negligent regarding the design or manufacture of the part. APL is an Equal Opportunity/Affirmative Action Employer. © Preliminary 2 Publication Order Number: DS_AM30N10-50D_1A Analog Power AM30N10-50D 0.16 10 0.14 9 TJ = 25°C 8 0.12 ID - Drain Current (A) RDS(on) - On-Resistance (Ω) Typical Electrical Characteristics 0.1 3.5V 0.08 4.0V 0.06 4.5V, 6V,8V,10V 0.04 7 6 5 4 3 2 0.02 1 0 0 0 10 20 0 30 ID-Drain Current (A) 2 3 4 VGS - Gate-to-Source Voltage (V) 1. On-Resistance vs. Drain Current 2. Transfer Characteristics 0.18 10 TJ = 25°C 0.16 TJ = 25°C ID = 13A 0.14 IS - Source Current (A) RDS(on) - On-Resistance (Ω) 1 0.12 0.1 0.08 0.06 0.04 1 0.1 0.02 0 0.01 0 2 4 6 8 10 0 VGS - Gate-to-Source Voltage (V) 0.3 0.6 0.9 1.2 VSD - Source-to-Drain Voltage (V) 3. On-Resistance vs. Gate-to-Source Voltage 4. Drain-to-Source Forward Voltage 30 2500 F = 1Mhz 10V,8V,6V,4.5V 2000 4.0V 20 Capacitance (pf) ID - Drain Current (A) 25 3.5V 15 10 1500 Ciss 1000 500 5 Coss Crss 0 0 0 1 2 3 0 10 15 20 VDS-Drain-to-Source Voltage (V) VDS - Drain-to-Source Voltage (V) 5. Output Characteristics © Preliminary 5 6. Capacitance 3 Publication Order Number: DS_AM30N10-50D_1A Analog Power AM30N10-50D Typical Electrical Characteristics 2.5 VDS = 50V 9 ID = 13A 8 RDS(on) - On-Resistance (Normalized) VGS-Gate-to-Source Voltage (V) 10 7 6 5 4 3 2 2 1.5 1 1 0 0.5 0 10 20 30 -50 -25 Qg - Total Gate Charge (nC) 25 50 75 100 125 150 175 TJ - Junction Temperature (°C) 7. Gate Charge 8. Normalized On-Resistance Vs Junction Temperature 1000 PEAKTRANSIENT POWER (W) 200 10 uS 100 100 uS 1 mS ID Current (A) 0 10 mS 10 100 mS 1 SEC 1 10 SEC 100 SEC DC 0.1 IDM Limit limited by RDS 0.01 0.1 1 10 100 180 160 140 120 100 80 60 40 20 0 0.001 1000 0.01 0.1 VDS Drain to Source Voltage (V) 1 10 100 1000 t1 TIME (SEC) 9. Safe Operating Area 10. Single Pulse Maximum Power Dissipation 1 D = 0.5 0.2 0.1 RθJA(t) = r(t) x RθJA RθJA = 40 °C /W 0.1 0.05 P(pk) 0.02 t1 t2 0.01 Single Pulse TJ - TA = P * RθJA(t) Duty Cycle, D = t1 / t2 0.001 0.0001 0.001 0.01 0.1 1 10 100 1000 t1 TIME (sec) 11. Normalized Thermal Transient Junction to Ambient © Preliminary 4 Publication Order Number: DS_AM30N10-50D_1A Analog Power AM30N10-50D Package Information Note: 1. All Dimension Are In mm. 2. Package Body Sizes Exclude Mold Flash, Protrusion Or Gate Burrs. Mold Flash, Protrusion Or Gate Burrs Shall Not Exceed 0.10 mm Per Side. 3. Package Body Sizes Determined At The Outermost Extremes Of The Plastic Body Exclusive Of Mold Flash, Gate Burrs And Interlead Flash, But Including Any Mismatch Between The Top And Bottom Of The Plastic Body. © Preliminary 5 Publication Order Number: DS_AM30N10-50D_1A