MICROCHIP 24LCS22A

24LCS22A
2K VESA® E-EDID™ Serial EEPROM
Features
PDIP/SOIC
*NC
1
*NC
2
WP
3
VSS
4
 2003 Microchip Technology Inc.
8
VCC
7
VCLK
6
SCL
5
SDA
* Pins labeled ‘NC’ have no internal connection
Block Diagram
WP
HV Generator
I/O
Control
Logic
Description
The Microchip Technology Inc. 24LCS22A is a 256 x 8-bit
dual-mode Electrically Erasable PROM (EEPROM). This
device is designed for use in applications requiring
storage and serial transmission of configuration and
control information. Two modes of operation have been
implemented: Transmit-only mode (1K-bit) and
Bidirectional mode (2K-bit). Upon power-up, the device
will be in the Transmit-only mode, sending a serial bit
stream of the memory array from 00h to 7Fh, clocked by
the VCLK pin. A valid high-to-low transition on the SCL pin
will cause the device to enter the Transition mode, and
look for a valid control byte on the I2C bus. If it detects a
valid control byte from the master, it will switch into
Bidirectional mode, with byte selectable read/write
capability of the entire 2K memory array using SCL. If no
control byte is received, the device will revert to the
Transmit-only mode after it receives 128 consecutive
VCLK pulses while the SCL pin is idle. The 24LCS22A is
available in standard 8-pin DIP and SOIC packages. The
24LCS22A features a flexible Write-Protect pin which is
enabled by writing to address 7Fh (usually the checksum
in VESA® applications.
24LCS22A
• Single supply with operation down to 2.5V
• Supports Enhanced EDID™ (E-EDID™) 1.3
• Completely implements DDC1/DDC2™ interface
for monitor identification, including recovery to
DDC1
• 2K-bit Serial EEPROM Low-power CMOS
technology:
- 1 mA typical active current
- 10 µA standby current typical at 5.5V
• 2-wire serial interface bus, I2C™ compatible
• 100 kHz (2.5V) and 400 kHz (5V) compatibility
• Self timed write cycle (including auto-erase)
• Hardware write-protect pin
• Page write buffer for up to eight bytes
• 1,000,000 erase write cycles
• Data retention > 200 years
• ESD protection > 4000V
• 8-pin DIP and SOIC packages
• Available temperature ranges:
- Industrial (I)
-40°C to +85°C
Package Types
Memory
Control
Logic
XDEC
EEPROM
Array
Page Latches
SDA
SCL
YDEC
VCLK
Vcc
Sense Amp.
R/W Control
Vss
DS21682B-page 1
24LCS22A
1.0
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings(†)
VCC .............................................................................................................................................................................7.0V
All inputs and outputs w.r.t. VSS ......................................................................................................... -0.6V to VCC +1.0V
Storage temperature ...............................................................................................................................-65°C to +150°C
Ambient temperature with power applied ................................................................................................-65°C to +125°C
ESD protection on all pins ......................................................................................................................................................≥ 4 kV
† Notice: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at those or any other conditions above those
indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for
extended periods may affect device reliability.
TABLE 1-1:
DC CHARACTERISTICS
Vcc = +2.5V to 5.5V
Industrial (I): TA = -40°C to +85°C
DC CHARACTERISTICS
Param.
No.
Sym
Characteristic
Min.
Max.
Units
Test Conditions
SCL and SDA pins:
D1
VIH
High-level input voltage
0.7 VCC
—
V
D2
VIL
Low-level input voltage
—
0.3 VCC
V
Input levels on VCLK pin:
D3
VIH
High-level input voltage
2.0
—
V
VCC ≥ 2.7V (Note)
D4
VIL
Low-level input voltage
—
0.2 VCC
V
VCC ≤ 2.7V (Note)
D5
VHYS
Hysteresis of Schmitt Trigger
Inputs
.05 VCC
—
V
(Note)
D6
VOL1
Low-level output voltage
—
0.4
V
IOL = 3 mA, VCC = 2.5V (Note)
D7
VOL2
Low-level output voltage
—
0.6
V
IOL = 6 mA, VCC = 2.5V
D8
ILI
Input leakage current
—
±1
µA
VIN = 0.1V to VCC
D9
ILO
Output leakage current
—
±1
µA
VOUT = 0.1V to VCC
D10
CIN, COUT
Pin capacitance
(all inputs/outputs)
—
10
pF
VCC = 5.0V (Note)
TA = 25°C, FCLK = 1 MHz
Operating current:
D10
ICC WRITE
Operating current
—
3
mA
VCC = 5.5V,
D11
ICC READ
Operating current
—
1
mA
VCC = 5.5V, SCL = 400 kHz
D12
ICCS
Standby current
—
—
30
100
µA
µA
VCC = 3.0V, SDA = SCL = VCC
VCC = 5.5V, SDA = SCL = VCC
VCLK = VSS
Note:
This parameter is periodically sampled and not 100% tested.
DS21682B-page 2
 2003 Microchip Technology Inc.
24LCS22A
TABLE 1-2:
AC CHARACTERISTICS
Vcc = +2.5V to 5.5V
Industrial (I): TA = -40°C to +85°C
AC CHARACTERISTICS
Param.
No.
Sym
Parameter
Min
Max
Units
Conditions
1
FCLK
Clock frequency
—
—
100
400
kHz
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
2
THIGH
Clock high time
4000
600
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
3
TLOW
Clock low time
4700
1300
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
4
TR
SDA and SCL rise time
—
—
1000
300
ns
2.5V ≤ VCC ≤ 5.5V (Note 1)
4.5V ≤ VCC ≤ 5.5V (Note 1)
5
TF
SDA and SCL fall time
—
—
300
300
ns
(Note 1)
6
THD:STA
Start condition hold time
4000
600
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
7
TSU:STA
Start condition setup time
4700
600
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
8
THD:DAT
Data input hold time
0
0
—
—
ns
(Note 2)
9
TSU:DAT
Data input setup time
250
100
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
10
TSU:STO
Stop condition setup time
4000
600
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
11
TAA
Output valid from clock
(Note 2)
—
—
3500
900
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
12
TBUF
Bus free time: Time the bus must be
free before a new transmission can
start
4700
1300
—
—
ns
2.5V ≤ VCC ≤ 5.5V
4.5V ≤ VCC ≤ 5.5V
13
TOF
Output fall time from VIH
minimum to VIL maximum
—
20+0.1CB
250
250
ns
2.5V ≤ VCC ≤ 5.5V (Note 1)
4.5V ≤ VCC ≤ 5.5V (Note 1)
14
TSP
Input filter spike suppression
(SDA and SCL pins)
—
—
50
50
ns
(Notes 1 and 3)
15
TWR
Write cycle time (byte or page)
—
—
10
10
ms
16
TVAA
Output valid from VCLK
—
—
2000
1000
ns
17
TVHIGH
VCLK high time
4000
600
—
—
ns
18
TVLOW
VCLK low time
4700
1300
—
—
ns
19
TVHST
VCLK setup time
0
0
—
—
ns
20
TSPVL
VCLK hold time
4000
600
—
—
ns
21
TVHZ
Mode transition time
—
—
1000
500
ns
22
TVPU
Transmit-only power-up time
0
0
—
—
ns
23
TSPV
Input filter spike suppression (VCLK
pin)
—
—
100
100
ns
24
—
Endurance
1M
—
cycles
Note 1:
2:
3:
4:
25°C, VCC = 5.0V, Block mode
(Note 4)
Not 100% tested. CB = total capacitance of one bus line in pF.
As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the
falling edge of SCL to avoid unintended generation of Start or Stop conditions.
The combined TSP and VHYS specifications are due to Schmitt Trigger inputs which provide improved noise spike suppression.
This eliminates the need for a TI specification for standard operation.
This parameter is not tested but established by characterization. For endurance estimates in a specific application, please consult
the Total Endurance™ Model which can be obtained from Microchip’s web site.
 2003 Microchip Technology Inc.
DS21682B-page 3
24LCS22A
2.0
FUNCTIONAL DESCRIPTION
be initialized prior to valid data being sent in the
Transmit-only mode (Section 2.2 “Initialization Procedure”). In this mode, data is transmitted on the SDA
pin in 8-bit bytes, with each byte followed by a ninth,
null bit (Figure 2-1). The clock source for the Transmitonly mode is provided on the VCLK pin, and a data bit
is output on the rising edge on this pin. The eight bits in
each byte are transmitted Most Significant bit first.
Each byte within the memory array will be output in
sequence. After address 7Fh in the memory array is
transmitted, the internal address pointers will wrap
around to the first memory location (00h) and continue.
The Bidirectional mode clock (SCL) pin must be held
high for the device to remain in the Transmit-only
mode.
The 24LCS22A is designed to comply to the DDC
Standard proposed by VESA (Figure 3-3) with the
exception that it is not Access.bus capable. It operates
in two modes, the Transmit-only mode (1K-bit) and the
Bidirectional mode (2K-bit). There is a separate 2-wire
protocol to support each mode, each having a separate
clock input but sharing a common data line (SDA). The
device enters the Transmit-only mode upon power-up.
In this mode, the device transmits data bits on the SDA
pin in response to a clock signal on the VCLK pin. The
device will remain in this mode until a valid high-to-low
transition is placed on the SCL input. When a valid
transition on SCL is recognized, the device will switch
into the Bidirectional mode and look for its control byte
to be sent by the master. If it detects its control byte, it
will stay in the Bidirectional mode. Otherwise, it will
revert to the Transmit-only mode after it sees 128
VCLK pulses.
2.1
2.2
After VCC has stabilized, the device will be in the
Transmit-only mode. Nine clock cycles on the VCLK pin
must be given to the device for it to perform internal
sychronization. During this period, the SDA pin will be
in a high-impedance state. On the rising edge of the
tenth clock cycle, the device will output the first valid
data bit which will be the Most Significant bit in address
00h. (Figure 2-2).
Transmit-Only Mode
The device will power up in the Transmit-only mode at
address 00H. This mode supports a unidirectional
2-wire protocol for continuous transmission of the first
1K-bit of the memory array. This device requires that it
FIGURE 2-1:
Initialization Procedure
TRANSMIT-ONLY MODE
SCL
TVAA
TVAA
SDA
Null Bit
Bit 1 (LSB)
Bit 1 (MSB)
Bit 7
VCLK
TVHIGH TVLOW
FIGURE 2-2:
DEVICE INITIALIZATION
VCC
SCL
SDA
TVAA
High-impedance for 9 clock cycles
TVAA
Bit 8
Bit 7
TVPU
VCLK
DS21682B-page 4
1
2
8
9
10
11
 2003 Microchip Technology Inc.
24LCS22A
3.0
BIDIRECTIONAL MODE
Once the device has switched into the Bidirectional
mode, the VCLK input is disregarded, with the
exception that a logic high level is required to enable
write capability. In Bidirectional mode the user has
access to the entire 2K array, whereas in the Transmitonly mode, the user can only access the first 1K. This
mode supports a two-wire Bidirectional data
transmission protocol (I2C™). In this protocol, a device
that sends data on the bus is defined to be the
transmitter, and a device that receives data from the
bus is defined to be the receiver. The bus must be
controlled by a master device that generates the
Bidirectional mode clock (SCL), controls access to the
bus and generates the Start and Stop conditions, while
the 24LCS22A acts as the slave. Both master and
slave can operate as transmitter or receiver, but the
master device determines which mode is activated. In
the Bidirectional mode, the 24LCS22A only responds
to commands for device 1010 000X.
Before the 24LCS22A can be switched into the
Bidirectional mode (Figure 3-1), it must enter the
Transition mode, which is done by applying a valid
high-to-low transition on the Bidirectional mode clock
(SCL). As soon it enters the Transition mode, it looks
for a control byte 1010 000X on the I2C™ bus, and
starts to count pulses on VCLK. Any high-to-low
transition on the SCL line will reset the count. If it sees
a pulse count of 128 on VCLK while the SCL line is idle,
it will revert back to the Transmit-only mode, and
transmit its contents starting with the Most Significant
bit in address 00h. However, if it detects the control
byte on the I2C bus, (Figure 3-2) it will switch to the
Bidirectional mode. Once the device has made the
transition to the Bidirectional mode, the only way to
switch the device back to the Transmit-only mode is to
remove power from the device. The mode transition
process is shown in detail in Figure 3-3.
FIGURE 3-1:
MODE
MODE TRANSITION WITH RECOVERY TO TRANSMIT-ONLY MODE
Transmit
Only
Recovery to Transmit-only Mode
Bidirectional
TVHZ
SCL
(MSB of data in 00h)
Bit8
SDA
VCLK count =
VCLK
FIGURE 3-2:
1
2
3
4
127 128
SUCCESSFUL MODE TRANSITION TO BIDIRECTIONAL MODE
Transmit
Only Mode
Transition Mode with possibility to return to Transmit-only Mode
Bidirectional
permanently
MODE
SCL
SDA
VCLK count =
VCLK
S
1
2
n
1
0
1
0
0
0
0
0
ACK
0
n < 128
 2003 Microchip Technology Inc.
DS21682B-page 5
24LCS22A
FIGURE 3-3:
DISPLAY OPERATION PER DDC STANDARD PROPOSED BY VESA
Display Power-on
or
DDC Circuit Powered
from +5 volts
Communication
is idle
Is Vsync
present?
No
Yes
High-to-low
transition on
SCL?
Send EDID continuously
using Vsync as clock
No
Yes
High-to-low
transition on
SCL?
No
Yes
Stop sending EDID.
Switch to DDC2 mode.
Display has
optional
transition state
?
DDC2 communication
idle. Display waiting for
address byte.
No
DDC2B
address
received?
Yes
Receive DDC2B
command
Yes
Set Vsync counter = 0
or start timer
Reset counter or timer
Respond to DDC2B
command
Change on
SCL, SDA or
VCLK lines?
No
Is display
Access.busTM
capable?
Yes
No
High - low
transition on SCL
?
Reset Vsync counter = 0
Valid
DDC2 address
received?
No
VCLK
cycle?
No
Yes
Valid Access.bus
address?
Yes
No
No
Yes
No
Yes
See Access.bus
specification to determine
correct procedure.
Yes
Increment VCLK counter
(if appropriate)
No
Counter=128 or
timer expired?
The 24LCS22A was designed to
comply to the portion of flowchart inside dash box
Yes
Switch back to DDC1
mode.
Note 1:
The base flowchart is copyright  1993, 1994, 1995 Video Electronic Standard Association (VESA) from
VESA’s Display Data Channel (DDC) Standard Proposal ver. 2p rev. 0, used by permission of VESA.
2: The dash box and text “The 24LCS21A and... inside dash box.” are added by Microchip Technology Inc.
3: Vsync signal is normally used to derive a signal for VCLK pin on the 24LCS22A.
DS21682B-page 6
 2003 Microchip Technology Inc.
24LCS22A
3.1
Bidirectional Mode Bus
Characteristics
The following bus protocol has been defined:
• Data transfer may be initiated only when the bus
is not busy
• During data transfer, the data line must remain
stable whenever the clock line is high. Changes in
the data line while the clock line is high will be
interpreted as a Start or Stop condition
Each data transfer is initiated with a Start condition and
terminated with a Stop condition. The number of the
data bytes transferred between the Start and Stop
conditions is determined by the master device and is
theoretically unlimited, although only the last eight will
be stored when doing a write operation. When an
overwrite does occur it will replace data in a first in first
out fashion.
Note:
Accordingly, the following bus conditions have been
defined (Figure 3-4).
3.1.1
BUS NOT BUSY (A)
3.1.5
Both data and clock lines remain high.
3.1.2
START DATA TRANSFER (B)
A high-to-low transition of the SDA line while the clock
(SCL) is high determines a Start condition. All
commands must be preceded by a Start condition.
3.1.3
3.1.4
DATA VALID (D)
The state of the data line represents valid data when,
after a Start condition, the data line is stable for the
duration of the high period of the clock signal.
The data on the line must be changed during the low
period of the clock signal. There is one clock pulse per
bit of data.
FIGURE 3-4:
SCL
(A)
ACKNOWLEDGE
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this Acknowledge bit.
Note:
STOP DATA TRANSFER (C)
A low-to-high transition of the SDA line while the clock
(SCL) is high determines a Stop condition. All
operations must be ended with a Stop condition.
Once switched into Bidirectional mode, the
24LCS22A will remain in that mode until
power is removed. Removing power is the
only way to reset the 24LCS22A into the
Transmit-only mode.
The 24LCS22A does not generate any
Acknowledge
bits
if
an
internal
programming cycle is in progress.
The device that acknowledges has to pull down the
SDA line during the Acknowledge clock pulse in such a
way that the SDA line is stable low during the high
period of the acknowledge related clock pulse. Of
course, setup and hold times must be taken into
account. A master must signal an end of data to the
slave by not generating an Acknowledge bit on the last
byte that has been clocked out of the slave. In this
case, the slave must leave the data line high to enable
the master to generate the Stop condition.
DATA TRANSFER SEQUENCE ON THE SERIAL BUS
(B)
(D)
(D)
(C)
(A)
SDA
START
CONDITION
 2003 Microchip Technology Inc.
ADDRESS OR
DATA
ACKNOWLEDGE ALLOWED
VALID
TO CHANGE
STOP
CONDITION
DS21682B-page 7
24LCS22A
FIGURE 3-5:
BUS TIMING START/STOP
SCL
VHYS
THD:STA
TSU:STO
TSU:STA
SDA
START
FIGURE 3-6:
STOP
BUS TIMING DATA
TF
TR
THIGH
TLOW
SCL
TSU:STA
THD:DAT
TSU:DAT
TSU:STO
THD:STA
SDA
IN
TSP
TBUF
TAA
TAA
SDA
OUT
3.1.6
SLAVE ADDRESS
FIGURE 3-7:
After generating a Start condition, the bus master
transmits the slave address consisting of a 7-bit device
code (1010000) for the 24LCS22A.
Operation
Slave Address
R/W
Read
Write
1010000
1010000
1
0
DS21682B-page 8
READ/WRITE
START
The eighth bit of slave address determines whether the
master device wants to read or write to the 24LCS22A
(Figure 3-7).
The 24LCS22A monitors the bus for its corresponding
slave address continuously. It generates an
Acknowledge bit if the slave address was true and it is
not in a Programming mode.
CONTROL BYTE
ALLOCATION
R/W
SLAVE ADDRESS
1
0
1
0
0
0
A
0
 2003 Microchip Technology Inc.
24LCS22A
4.0
WRITE OPERATION
4.1
Byte Write
Following the Start signal from the master, the slave
address (four bits), three zero bits (000) and the R/W bit
which is a logic low are placed onto the bus by the
master transmitter. This indicates to the addressed
slave receiver that a byte with a word address will
follow after it has generated an Acknowledge bit during
the ninth clock cycle. Therefore, the next byte
transmitted by the master is the word address and will
be written into the address pointer of the 24LCS22A.
After receiving another Acknowledge signal from the
24LCS22A the master device will transmit the data
word to be written into the addressed memory location.
The 24LCS22A acknowledges again and the master
generates a Stop condition. This initiates the internal
write cycle, and during this time the 24LCS22A will not
generate Acknowledge signals (Figure 4-1).
It is required that VCLK be held at a logic high level
during command and data transfer in order to program
the device. This applies to both byte write and page
write operation. Note, however, that the VCLK is
ignored during the self-timed program operation.
Changing VCLK from high-to-low during the self-timed
program operation will not halt programming of the
device.
 2003 Microchip Technology Inc.
4.2
Page Write
The write control byte, word address and the first data
byte are transmitted to the 24LCS22A in the same way
as in a byte write. But instead of generating a Stop
condition the master transmits up to eight data bytes to
the 24LCS22A which are temporarily stored in the onchip page buffer and will be written into the memory
after the master has transmitted a Stop condition. After
the receipt of each word, the three lower order address
pointer bits are internally incremented by one. The
higher order five bits of the word address remains
constant. If the master should transmit more than eight
words prior to generating the Stop condition, the
address counter will roll over and the previously
received data will be overwritten. As with the byte write
operation, once the Stop condition is received an
internal write cycle will begin (Figure 5-2).
It is required that VCLK be held at a logic high level
during command and data transfer in order to program
the device. This applies to both byte write and page
write operation. Note, however, that the VCLK is
ignored during the self-timed program operation.
Changing VCLK from high-to-low during the self-timed
program operation will not halt programming of the
device.
Note:
Page write operations are limited to writing
bytes within a single physical page,
regardless of the number of bytes actually
being written. Physical page boundaries
start at addresses that are integer
multiples of the page buffer size (or ‘page
size’) and end at addresses that are
integer multiples of [page size - 1]. If a
Page Write command attempts to write
across a physical page boundary, the
result is that the data wraps around to the
beginning of the current page (overwriting
data previously stored there), instead of
being written to the next page as might be
expected. It is therefore necessary for the
application software to prevent page write
operations that would attempt to cross a
page boundary.
DS21682B-page 9
24LCS22A
FIGURE 4-1:
BYTE WRITE
BUS ACTIVITY
MASTER
SDA LINE
S
T
A
R
T
WORD
ADDRESS
CONTROL
BYTE
S
T
O
P
DATA
S
P
A
C
K
BUS ACTIVITY
A
C
K
A
C
K
VCLK
FIGURE 4-2:
VCLK WRITE ENABLE TIMING
SCL
THD:STA
SDA
IN
TSU:STO
VCLK
TVHST
DS21682B-page 10
TSPVL
 2003 Microchip Technology Inc.
24LCS22A
5.0
ACKNOWLEDGE POLLING
FIGURE 5-1:
Since the device will not acknowledge during a write
cycle, this can be used to determine when the cycle is
complete (this feature can be used to maximize bus
throughput). Once the Stop condition for a Write
command has been issued from the master, the device
initiates the internally timed write cycle. ACK polling
can be initiated immediately. This involves the master
sending a Start condition followed by the control byte
for a Write command (R/W = 0). If the device is still
busy with the write cycle, then no ACK will be returned.
If the cycle is complete, then the device will return the
ACK and the master can then proceed with the next
Read or Write command. See Figure 5-1 for the flow
diagram.
ACKNOWLEDGE
POLLING FLOW
Send
Write Command
Send Stop
Condition to
Initiate Write Cycle
Send Start
Send Control Byte
with R/W = 0
Did Device
Acknowledge
(ACK = 0)?
No
Yes
Next
Operation
FIGURE 5-2:
PAGE WRITE
S
T
BUS ACTIVITY A
MASTER
R
T
SDA LINE
WORD
ADDRESS
CONTROL
BYTE
DATA (n)
S
T
O
P
DATA n + 7
DATA n + 1
P
S
BUS ACTIVITY
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
VCLK
 2003 Microchip Technology Inc.
DS21682B-page 11
24LCS22A
6.0
WRITE PROTECTION
7.0
When using the 24LCS22A in the Bidirectional mode,
the VCLK pin can be used as a write-protect control
pin. Setting VCLK high allows normal write operations,
while setting VCLK low prevents writing to any location
in the array. Connecting the VCLK pin to VSS would
allow the 24LCS22A to operate as a serial ROM,
although this configuration would prevent using the
device in the Transmit-only mode.
Additionally, Pin three performs a flexible write-protect
function. The 24LCS22A contains a write-protection
control fuse whose factory default state is cleared.
Writing any data to address 7Fh (normally the
checksum in DDC applications) sets the fuse which
enables the WP pin. Until this fuse is set, the
24LCS22A is always write enabled (if VCLK = 1). After
the fuse is set, the write capability of the 24LCS22A is
determined by both VCLK and WP pins (Table 6-1).
TABLE 6-1:
WRITE-PROTECT TRUTH
TABLE
VCLK
WP
Address
7Fh Written
Mode
for
00h - 7Fh
0
1
1
1
X
X
1/open
0
X
No
X
Yes
Read Only
R/W
R/W
Read Only
READ OPERATION
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read
and sequential read.
7.1
Current Address Read
The 24LCS22A contains an address counter that
maintains the address of the last word accessed,
internally incremented by one. Therefore, if the
previous access (either a read or write operation) was
to address n, the next current address read operation
would access data from address n + 1. Upon receipt of
the slave address with R/W bit set to one, the
24LCS22A issues an acknowledge and transmits the
eight bit data word. The master will not acknowledge
the transfer but does generate a Stop condition and the
24LCS22A discontinues transmission (Figure 7-1).
FIGURE 7-1:
BUS ACTIVITY
MASTER
SDA LINE
CURRENT ADDRESS
READ
S
T
A
R
T
CONTROL
BYTE
DATA n
S10100001
P
A
C
K
BUS ACTIVITY
7.2
S
T
O
P
N
O
A
C
K
Random Read
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24LCS22A as part of a write operation. After the word
address is sent, the master generates a Start condition
following the acknowledge. This terminates the write
operation, but not before the internal address pointer is
set. Then the master issues the control byte again but
with the R/W bit set to a one. The 24LCS22A will then
issue an acknowledge and transmits the 8-bit data
word. The master will not acknowledge the transfer but
does generate a Stop condition and the 24LCS22A
discontinues transmission (Figure 7-2).
DS21682B-page 12
 2003 Microchip Technology Inc.
24LCS22A
FIGURE 7-2:
RANDOM READ
S
T
A
R
T
BUS ACTIVITY
MASTER
CONTROL
BYTE
S
T
A
R
T
WORD
ADDRESS
S 1 0 1 0 0 0 0 0
SDA LINE
FIGURE 7-3:
S
T
O
P
DATA n
S 1 0 1 0 0 0 0 1
A
C
K
BUS ACTIVITY
CONTROL
BYTE
A
C
K
P
A
C
K
N
O
A
C
K
SEQUENTIAL READ
BUS ACTIVITY
MASTER
DATA n
CONTROL
BYTE
DATA n+2
DATA n+1
S
T
O
P
DATA n+X
P
SDA LINE
BUS ACTIVITY
7.3
A
C
K
A
C
K
Sequential Read
Sequential reads are initiated in the same way as a
random read except that after the 24LCS22A transmits
the first data byte, the master issues an acknowledge
as opposed to a Stop condition in a random read. This
directs the 24LCS22A to transmit the next sequentially
addressed 8-bit word (Figure 7-3).
A
C
K
A
C
K
N
O
A
C
K
7.4
Noise Protection
The 24LCS22A employs a VCC threshold detector
circuit which disables the internal erase/write logic if the
VCC is below 1.5 volts at nominal conditions.
The SDA, SCL and VCLK inputs have Schmitt Trigger
and filter circuits which suppress noise spikes to assure
proper device operation even on a noisy bus.
To provide sequential reads the 24LCS22A contains an
internal address pointer which is incremented by one at
the completion of each operation. This address pointer
allows the entire memory contents to be serially read
during one operation.
 2003 Microchip Technology Inc.
DS21682B-page 13
24LCS22A
8.0
PIN DESCRIPTIONS
The descriptions of the pins are listed in Table 8-1.
TABLE 8-1:
PIN FUNCTION TABLE
Name
8.1
Function
WP
Write-Protect (active low)
VSS
Ground
SDA
Serial Address/Data I/O
SCL
Serial Clock (Bidirectional mode)
VCLK
Serial Clock (Transmit-only mode)
VCC
+2.5V to 5.5V Power Supply
NC
No Internal Connection
8.3
Serial Clock (SCL)
This pin is the clock input for the Bidirectional mode,
and is used to synchronize data transfer to and from the
device. It is also used as the signaling input to switch
the device from the Transmit-only mode to the
Bidirectional mode. It must remain high for the chip to
continue operation in the Transmit-only mode.
8.4
Serial Clock (VCLK)
This pin is the clock input for the Transmit-only mode
(DDC1). In the Transmit-only mode, each bit is clocked
out on the rising edge of this signal. In the Bidirectional
mode, a high logic level is required on this pin to enable
write capability.
Write -Protect (WP)
This pin is used for flexible write protection of the
24LCS22A. When memory location 7Fh is written with
any data, this pin is enabled and determines the write
capability of the 24LCS22A (Table 6-1).
The WP pin has an internal pull up resistor which will
allow write capability (assuming VCLK = 1) at all times
if this pin is floated.
8.2
Serial Address/Data Input/Output
(SDA)
This pin is used to transfer addresses and data into and
out of the device, when the device is in the Bidirectional
mode. In the Transmit-only mode, which only allows
data to be read from the device, data is also transferred
on the SDA pin. This pin is an open drain terminal,
therefore the SDA bus requires a pull-up resistor to
VCC (typical 10 kΩ for 100 kHz, 1 kΩ for 400 kHz).
For normal data transfer in the Bidirectional mode, SDA
is allowed to change only during SCL low. Changes
during SCL high are reserved for indicating the Start
and Stop conditions.
DS21682B-page 14
 2003 Microchip Technology Inc.
24LCS22A
9.0
PACKAGING INFORMATION
9.1
Package Marking Information
8-Lead PDIP (300 mil)
Example:
XXXXXXXX
XXXXXNNN
YYWW
24LCS22A
I/PNNN
0145
8-Lead SOIC (150 mil)
Example:
XXXXXXXX
XXXXYYWW
NNN
Legend: XX...X
YY
WW
NNN
Note:
*
24LCS22A
I/SN0145
NNN
Customer specific information*
Year code (last 2 digits of calendar year)
Week code (week of January 1 is week ‘01’)
Alphanumeric traceability code
In the event the full Microchip part number cannot be marked on one line, it will
be carried over to the next line thus limiting the number of available characters
for customer specific information.
Standard marking consists of Microchip part number, year code, week code, traceability code (facility
code, mask rev#, and assembly code).
 2003 Microchip Technology Inc.
DS21682B-page 15
24LCS22A
8-Lead Plastic Dual In-line (P) – 300 mil (PDIP)
E1
D
2
n
1
α
E
A2
A
L
c
A1
β
B1
p
eB
B
Units
Dimension Limits
n
p
Number of Pins
Pitch
Top to Seating Plane
Molded Package Thickness
Base to Seating Plane
Shoulder to Shoulder Width
Molded Package Width
Overall Length
Tip to Seating Plane
Lead Thickness
Upper Lead Width
Lower Lead Width
Overall Row Spacing
Mold Draft Angle Top
Mold Draft Angle Bottom
* Controlling Parameter
§ Significant Characteristic
A
A2
A1
E
E1
D
L
c
§
B1
B
eB
α
β
MIN
.140
.115
.015
.300
.240
.360
.125
.008
.045
.014
.310
5
5
INCHES*
NOM
MAX
8
.100
.155
.130
.170
.145
.313
.250
.373
.130
.012
.058
.018
.370
10
10
.325
.260
.385
.135
.015
.070
.022
.430
15
15
MILLIMETERS
NOM
8
2.54
3.56
3.94
2.92
3.30
0.38
7.62
7.94
6.10
6.35
9.14
9.46
3.18
3.30
0.20
0.29
1.14
1.46
0.36
0.46
7.87
9.40
5
10
5
10
MIN
MAX
4.32
3.68
8.26
6.60
9.78
3.43
0.38
1.78
0.56
10.92
15
15
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018
DS21682B-page 16
 2003 Microchip Technology Inc.
24LCS22A
8-Lead Plastic Dual In-8-Lead Plastic Small Outline (SN) – Narrow, 150 mil (SOIC)
E
E1
p
D
2
B
n
1
α
h
45°
c
A2
A
φ
β
L
Units
Dimension Limits
n
p
Number of Pins
Pitch
Overall Height
Molded Package Thickness
Standoff §
Overall Width
Molded Package Width
Overall Length
Chamfer Distance
Foot Length
Foot Angle
Lead Thickness
Lead Width
Mold Draft Angle Top
Mold Draft Angle Bottom
* Controlling Parameter
§ Significant Characteristic
A
A2
A1
E
E1
D
h
L
φ
c
B
α
β
MIN
.053
.052
.004
.228
.146
.189
.010
.019
0
.008
.013
0
0
A1
INCHES*
NOM
8
.050
.061
.056
.007
.237
.154
.193
.015
.025
4
.009
.017
12
12
MAX
.069
.061
.010
.244
.157
.197
.020
.030
8
.010
.020
15
15
MILLIMETERS
NOM
8
1.27
1.35
1.55
1.32
1.42
0.10
0.18
5.79
6.02
3.71
3.91
4.80
4.90
0.25
0.38
0.48
0.62
0
4
0.20
0.23
0.33
0.42
0
12
0
12
MIN
MAX
1.75
1.55
0.25
6.20
3.99
5.00
0.51
0.76
8
0.25
0.51
15
15
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057
 2003 Microchip Technology Inc.
DS21682B-page 17
24LCS22A
APPENDIX A:
REVISION HISTORY
Revision B
Corrections to Section 1.0, Electrical Characteristics.
DS21682B-page 18
 2003 Microchip Technology Inc.
24LCS22A
ON-LINE SUPPORT
Microchip provides on-line support on the Microchip
World Wide Web site.
The web site is used by Microchip as a means to make
files and information easily available to customers. To
view the site, the user must have access to the Internet
and a web browser, such as Netscape® or Microsoft®
Internet Explorer. Files are also available for FTP
download from our FTP site.
Connecting to the Microchip Internet
Web Site
SYSTEMS INFORMATION AND
UPGRADE HOT LINE
The Systems Information and Upgrade Line provides
system users a listing of the latest versions of all of
Microchip's development systems software products.
Plus, this line provides information on how customers
can receive the most current upgrade kits. The Hot Line
Numbers are:
1-800-755-2345 for U.S. and most of Canada, and
1-480-792-7302 for the rest of the world.
042003
The Microchip web site is available at the following
URL:
www.microchip.com
The file transfer site is available by using an FTP
service to connect to:
ftp://ftp.microchip.com
The web site and file transfer site provide a variety of
services. Users may download files for the latest
Development Tools, Data Sheets, Application Notes,
User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also
available, including listings of Microchip sales offices,
distributors and factory representatives. Other data
available for consideration is:
• Latest Microchip Press Releases
• Technical Support Section with Frequently Asked
Questions
• Design Tips
• Device Errata
• Job Postings
• Microchip Consultant Program Member Listing
• Links to other useful web sites related to
Microchip Products
• Conferences for products, Development Systems,
technical information and more
• Listing of seminars and events
 2003 Microchip Technology Inc.
DS21682B-page 19
24LCS22A
READER RESPONSE
It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation
can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.
Please list the following information, and use this outline to provide us with your comments about this document.
To:
Technical Publications Manager
RE:
Reader Response
Total Pages Sent ________
From: Name
Company
Address
City / State / ZIP / Country
Telephone: (_______) _________ - _________
FAX: (______) _________ - _________
Application (optional):
Would you like a reply?
Device: 24LCS22A
Y
N
Literature Number: DS21682B
Questions:
1. What are the best features of this document?
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this document easy to follow? If not, why?
4. What additions to the document do you think would enhance the structure and subject?
5. What deletions from the document could be made without affecting the overall usefulness?
6. Is there any incorrect or misleading information (what and where)?
7. How would you improve this document?
DS21682B-page 20
 2003 Microchip Technology Inc.
24LCS22A
PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
PART NO.
Device
X
/XX
Temperature
Range
Package
Examples:
a)
b)
Device:
24LCS22A: 2K VESA E-EDID Serial EEPROM
24LCS22AT: 2K VESA E-EDID Serial EEPROM
(Tape and Reel)
Temperature Range:
I
Package:
P
= Plastic DIP (300 mil Body), 8-Lead
SN = Plastic SOIC (150 mil Body), 8-Lead
c)
24LCS22A-I/P: Industrial temperature, PDIP
package.
24LCS22A-I/SN: Industrial temperature, SOIC
package.
24LCS22AT-I/SN:Tape and Reel, Industrial
temperature, SOIC package.
= -40°C to +85°C
Sales and Support
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and
recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1.
2.
3.
Your local Microchip sales office
The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
New Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
 2003 Microchip Technology Inc.
DS21682B-page 21
24LCS22A
NOTES:
DS21682B-page 22
 2003 Microchip Technology Inc.
Note the following details of the code protection feature on Microchip devices:
•
Microchip products meet the specification contained in their particular Microchip Data Sheet.
•
Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
•
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
•
Microchip is willing to work with the customer who is concerned about the integrity of their code.
•
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable.”
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our
products. Attempts to break microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Information contained in this publication regarding device
applications and the like is intended through suggestion only
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
No representation or warranty is given and no liability is
assumed by Microchip Technology Incorporated with respect
to the accuracy or use of such information, or infringement of
patents or other intellectual property rights arising from such
use or otherwise. Use of Microchip’s products as critical components in life support systems is not authorized except with
express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property
rights.
Trademarks
The Microchip name and logo, the Microchip logo, Accuron,
dsPIC, KEELOQ, MPLAB, PIC, PICmicro, PICSTART,
PRO MATE and PowerSmart are registered trademarks of
Microchip Technology Incorporated in the U.S.A. and other
countries.
AmpLab, FilterLab, microID, MXDEV, MXLAB, PICMASTER,
SEEVAL and The Embedded Control Solutions Company are
registered trademarks of Microchip Technology Incorporated
in the U.S.A.
Application Maestro, dsPICDEM, dsPICDEM.net, ECAN,
ECONOMONITOR, FanSense, FlexROM, fuzzyLAB,
In-Circuit Serial Programming, ICSP, ICEPIC, microPort,
Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM,
PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo,
PowerMate, PowerTool, rfLAB, rfPIC, Select Mode,
SmartSensor, SmartShunt, SmartTel and Total Endurance are
trademarks of Microchip Technology Incorporated in the
U.S.A. and other countries.
Serialized Quick Turn Programming (SQTP) is a service mark
of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
© 2003, Microchip Technology Incorporated, Printed in the
U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system
certification for its worldwide headquarters,
design and wafer fabrication facilities in
Chandler and Tempe, Arizona in July 1999
and Mountain View, California in March 2002.
The Company’s quality system processes and
procedures are QS-9000 compliant for its
PICmicro® 8-bit MCUs, KEELOQ® code hopping
devices, Serial EEPROMs, microperipherals,
non-volatile memory and analog products. In
addition, Microchip’s quality system for the
design and manufacture of development
systems is ISO 9001 certified.
 2003 Microchip Technology Inc.
DS21682B-page 23
WORLDWIDE SALES AND SERVICE
AMERICAS
ASIA/PACIFIC
Korea
Corporate Office
Australia
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7200
Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://www.microchip.com
Suite 22, 41 Rawson Street
Epping 2121, NSW
Australia
Tel: 61-2-9868-6733
Fax: 61-2-9868-6755
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea 135-882
Tel: 82-2-554-7200 Fax: 82-2-558-5932 or
82-2-558-5934
Atlanta
Unit 915
Bei Hai Wan Tai Bldg.
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100
Fax: 86-10-85282104
3780 Mansell Road, Suite 130
Alpharetta, GA 30022
Tel: 770-640-0034
Fax: 770-640-0307
Boston
2 Lan Drive, Suite 120
Westford, MA 01886
Tel: 978-692-3848
Fax: 978-692-3821
Chicago
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071
Fax: 630-285-0075
Dallas
4570 Westgrove Drive, Suite 160
Addison, TX 75001
Tel: 972-818-7423
Fax: 972-818-2924
Detroit
Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250
Fax: 248-538-2260
Kokomo
2767 S. Albright Road
Kokomo, IN 46902
Tel: 765-864-8360
Fax: 765-864-8387
Los Angeles
China - Beijing
China - Chengdu
Rm. 2401-2402, 24th Floor,
Ming Xing Financial Tower
No. 88 TIDU Street
Chengdu 610016, China
Tel: 86-28-86766200
Fax: 86-28-86766599
China - Fuzhou
Unit 28F, World Trade Plaza
No. 71 Wusi Road
Fuzhou 350001, China
Tel: 86-591-7503506
Fax: 86-591-7503521
China - Hong Kong SAR
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200
Fax: 852-2401-3431
China - Shanghai
Room 701, Bldg. B
Far East International Plaza
No. 317 Xian Xia Road
Shanghai, 200051
Tel: 86-21-6275-5700
Fax: 86-21-6275-5060
China - Shenzhen
18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel: 949-263-1888
Fax: 949-263-1338
Rm. 1812, 18/F, Building A, United Plaza
No. 5022 Binhe Road, Futian District
Shenzhen 518033, China
Tel: 86-755-82901380
Fax: 86-755-8295-1393
Phoenix
China - Shunde
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7966
Fax: 480-792-4338
Room 401, Hongjian Building
No. 2 Fengxiangnan Road, Ronggui Town
Shunde City, Guangdong 528303, China
Tel: 86-765-8395507 Fax: 86-765-8395571
San Jose
China - Qingdao
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7950
Fax: 408-436-7955
Rm. B505A, Fullhope Plaza,
No. 12 Hong Kong Central Rd.
Qingdao 266071, China
Tel: 86-532-5027355 Fax: 86-532-5027205
Toronto
India
6285 Northam Drive, Suite 108
Mississauga, Ontario L4V 1X5, Canada
Tel: 905-673-0699
Fax: 905-673-6509
Divyasree Chambers
1 Floor, Wing A (A3/A4)
No. 11, O’Shaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062
Japan
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471- 6166 Fax: 81-45-471-6122
DS21682B-page 24
Singapore
200 Middle Road
#07-02 Prime Centre
Singapore, 188980
Tel: 65-6334-8870 Fax: 65-6334-8850
Taiwan
Kaohsiung Branch
30F - 1 No. 8
Min Chuan 2nd Road
Kaohsiung 806, Taiwan
Tel: 886-7-536-4818
Fax: 886-7-536-4803
Taiwan
Taiwan Branch
11F-3, No. 207
Tung Hua North Road
Taipei, 105, Taiwan
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
EUROPE
Austria
Durisolstrasse 2
A-4600 Wels
Austria
Tel: 43-7242-2244-399
Fax: 43-7242-2244-393
Denmark
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 45-4420-9895 Fax: 45-4420-9910
France
Parc d’Activite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Etage
91300 Massy, France
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79
Germany
Steinheilstrasse 10
D-85737 Ismaning, Germany
Tel: 49-89-627-144-0
Fax: 49-89-627-144-44
Italy
Via Quasimodo, 12
20025 Legnano (MI)
Milan, Italy
Tel: 39-0331-742611
Fax: 39-0331-466781
Netherlands
P. A. De Biesbosch 14
NL-5152 SC Drunen, Netherlands
Tel: 31-416-690399
Fax: 31-416-690340
United Kingdom
505 Eskdale Road
Winnersh Triangle
Wokingham
Berkshire, England RG41 5TU
Tel: 44-118-921-5869
Fax: 44-118-921-5820
07/28/03
 2003 Microchip Technology Inc.