DATASHEET

DATASHEET
High Efficiency Buck-Boost Regulator with 4.5A Switches
ISL91110
Features
The ISL91110 is a high-current buck-boost switching regulator
for systems using new battery chemistries. It uses Intersil’s
proprietary buck-boost algorithm to maintain voltage regulation
while providing excellent efficiency and very low output voltage
ripple when the input voltage is close to the output voltage.
• Accepts input voltages above or below regulated output
voltage
The ISL91110 is capable of delivering at least 2A continuous
output current (VOUT = 3.3V) over a battery voltage range of 2.5V
to 4.35V. This maximizes the energy utilization of advanced
single-cell Li-ion battery chemistries that have significant
capacity left at voltages below the system voltage. Its fully
synchronous low ON-resistance 4-switch architecture and a low
quiescent current of only 35µA optimize efficiency under all load
conditions.
The ISL91110 supports standalone applications with a fixed 3.3V
or 3.5V output voltage or adjustable output voltage with an
external resistor divider. Output voltages as low as 1.0V or as
high as 5.2V are supported.
The ISL91110 is available in a 25-bump, 0.4mm pitch WLCSP
(2.33mmx2.07mm) and a 2.5MHz switching frequency, which
further reduces the size of external components.
• Automatic and seamless transitions between buck and boost
modes
• Input voltage range: 1.8V to 5.5V
• Output current: up to 2A (PVIN = 2.5V, VOUT = 3.3V)
• Burst current: up to 3A (PVIN = 3V, VOUT = 3.3V, tON < 600µs,
t = 4.6ms)
• High efficiency: up to 96%
• 35µA quiescent current maximizes light-load efficiency
• 2.5MHz switching frequency minimizes external component
size
• Fully protected for short-circuit, over-temperature, and
undervoltage
• Small 2.33mmx2.07mm WLCSP
Applications
• Brownout free system voltage for smartphones and tablet PCs
• Wireless communication devices
• 2G/3G/4G RF power amplifiers
Related Literature
• AN1912 “ISL91110IIN-EVZ, ISL91110II2A-EVZ,
ISL91110IIA-EVZ Evaluation Boards”
100
VIN = 4.0V
ISL911 10IINZ
C1
2x10µF
95
LX1
PVIN
L1
1µH
LX2
VIN
VOUT
EN
FB
C2
2x22µF
PGND
SGND
MODE
VOUT = 3.3V
IOUT = UP TO 3A
EFFICIENCY (%)
VIN = 1.8V TO 5.5V
90
VIN = 3.3V
VIN = 3.6V
VIN = 3.0V
85
VIN = 2.5V
80
NOTE: Confirm w ith Intersil Applica tions E ngine er for any de via tion
from a bove circ uit
75
1
10
100
1000
LOAD CURRENT (mA)
FIGURE 1. TYPICAL APPLICATION: VOUT = 3.3V
February 5, 2016
FN8434.4
1
FIGURE 2. EFFICIENCY: VOUT = 3.3V, TA = +25°C
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas LLC 2013, 2014, 2016. All Rights Reserved
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.
All other trademarks mentioned are the property of their respective owners.
ISL91110
Block Diagram
LX1
B1
B2
B3
LX2
B4
D1
D2
D3
D4
A4
A3
E1
Q1
PVIN
A2
E2
Q4
VOUT
A1
B5
VIN
A5
EN
Q2
E3
E4
REVERSE
CURRENT
EN
GATE
DRIVERS
& ANTISHOOT THRU
Q3
VREF
C1
EN
C2
C3
VIN
MONITOR
VOUT
CLAMP
THERMAL
SHUTDOWN
C5
SGND
CURRENT
DETECT
CONTROL
D5
EN
D3
EN
PGND
MODE
ADJ
OUTPUT
OSC
ERROR
AMP
E5
FB
FIXED
OUTPUT
REF
COMP
VOLTAGE
PROG.
FIGURE 3. BLOCK DIAGRAM
Submit Document Feedback
2
FN8434.4
February 5, 2016
ISL91110
Pin Configuration
Pin Descriptions
ISL91110
(25 BALL WLCSP, 0.4mm PITCH)
TOP VIEW, BUMPS DOWN
1
2
3
4
5
A
PIN #
PIN NAMES
DESCRIPTION
A1, A2,
A3, A4
PVIN
Power input; Range: 1.8V to 5.5V. Connect
2x10μF capacitors to PGND.
B1, B2,
B3, B4
LX1
Inductor connection, input side
PVIN
PVIN
PVIN
PVIN
VIN
C1, C2, C3
PGND
LX1
LX1
LX1
EN
D1, D2,
D3, D4
LX2
LX1
E1, E2,
E3, E4
VOUT
Buck-boost regulator output; Connect
2x22μF capacitors to PGND.
C4
MODE
Logic input, HIGH for auto PFM mode. LOW
for forced PWM operation. Also, this pin can
be used with an external clock sync input.
Range: 2.75MHz to 3.25MHz.
A5
VIN
Supply input; Range: 1.8V to 5.5V.
B5
EN
Logic input, drive HIGH to enable device.
C5, D5
SGND
E5
FB
B
C
PGND PGND PGND MODE SGND
D
LX2
LX2
LX2
LX2
SGND
E
VOUT VOUT VOUT VOUT
FB
Power ground for high switching current
Inductor connection, output side
Analog ground pin
Voltage feedback pin
Ordering Information
PART NUMBER
(Notes 1, 2, 3)
PART
MARKING
OUTPUT VOLTAGE
(V)
TAPE AND REEL
OPTIONS
TEMP RANGE
(°C)
PACKAGE
(RoHS Compliant)
PKG.
DWG. #
ISL91110IINZ-T
110N
3.3
3k
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110IINZ-T7A
110N
3.3
250
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110II2AZ-T
102A
3.5
3k
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110II2AZ-T7A
102A
3.5
250
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110IIAZ-T
110A
ADJ
3k
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110IIAZ-T7A
110A
ADJ
250
-40 to +85
25 Ball WLCSP
W5x5.25E
ISL91110IIA-EVZ
Evaluation Board for ISL91110IIAZ
NOTES:
1. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free WLCSP and BGA packaged products employ special Pb-free material sets; molding compounds/die attach materials and
SnAgCu - e1 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free
WLCSP and BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of
IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see product information page for ISL91110. For more information on MSL please see techbrief TB363.
TABLE 1. KEY DIFFERENCES BETWEEN FAMILY OF PARTS
PART NUMBER
PEAK CURRENT LIMIT
rDS(ON) PFET
rDS(ON) NFET
HICCUP MODE
ISL91110
4.5A
40mΩ
30mΩ
Yes
25-bump 2.33x2.07mm WLCSP
ISL91110IR
5.4A
47mΩ
40mΩ
No
20 Ld 4x4mm TQFN
Submit Document Feedback
3
PACKAGE
THERMAL
RESISTANCE
JB 13 C/W
JC 4 C/W
FN8434.4
February 5, 2016
ISL91110
Absolute Maximum Ratings
Thermal Information
PVIN, VIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V
LX1, LX2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V
FB (Adjustable Version) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 2.7V
FB (Fixed VOUT Versions) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V
GND, PGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 0.3V
All Other Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6.5V
ESD Rating
Human Body Model (Tested per JESD22-A114E) . . . . . . . . . . . . . . . . 3kV
Machine Model (Tested per JESD22-A115-A) . . . . . . . . . . . . . . . . . 250V
Latch-Up (Tested per JESD-78B; Class 2, Level A) . . . . . . . . . . . . . . 100mA
Thermal Resistance (Typical)
JA (°C/W) JB (°C/W)
25 Ball WLCSP Package (Notes 4, 5) . . . .
66
13
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . .+125°C
Storage Temperature Range. . . . . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493
Recommended Operating Conditions
Ambient Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . -40°C to +85°C
Supply Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.8V to 5.5V
Max Load Current (VIN = 2.5V VOUT = 3.3V) . . . . . . . . . . . . . . . . . . . . . 2ADC
Max Load Current (VIN = 3.0V VOUT = 3.3V, tON = 600µs, t = 4.6ms). . . . . . 3A
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
4. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
Brief TB379.
5. For JB, the board temp is taken on the board near the edge of the package, on a trace at the middle of one side. See Tech Brief TB379.
Analog Specifications
VIN = VPVIN = VEN = 3.6V, VOUT = 3.3V, L1 = 1µH, C1 = 2x10µF, C2 = 2x22µF, TA = +25°C. Boldface limits apply
across the operating temperature range, -40°C to +85°C and input voltage range (1.8V to 5.5V) unless specified otherwise.
SYMBOL
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
(Note 6) (Note 7) (Note 6)
UNIT
POWER SUPPLY
VIN
VUVLO
Input Voltage Range
1.8
VIN Undervoltage Lockout Threshold
Rising
Falling
IVIN
VIN Supply Current
PFM mode, no external load on VOUT (Note 8)
ISD
VIN Supply Current, Shutdown
EN = GND, VIN = 3.6V
5.5
1.725
1.550
1.775
1.650
V
V
V
35
60
µA
0.05
1.00
µA
1.00
5.20
V
VIN = 3.7V, VOUT = 3.3V, IOUT = 0mA, PWM mode
-2
+2
%
VIN = 3.7V, VOUT = 3.3V, IOUT = 1mA, PFM mode
-3
+4
%
OUTPUT VOLTAGE REGULATION
VOUT
Output Voltage Range
Output Voltage Accuracy
ISL91110IIAZ, IOUT = 100mA, VIN = 3.6V
VFB
FB Pin Voltage Regulation
For adjustable output version, VIN = 3.6V
IFB
FB Pin Bias Current
For adjustable output version
VOUT/
VIN
Line Regulation, PWM Mode
IOUT = 500mA, VOUT = 3.3V, VIN step from 2.3V to
5.5V
VOUT/
IOUT
Load Regulation, PWM Mode
VOUT/
VI
0.783
0.800
0.813
V
20
nA
±5
mV/V
VIN = 3.7V, VOUT = 3.3V, IOUT step from 0mA to
1000mA
±0.005
mV/mA
Line Regulation, PFM Mode
IOUT = 100mA, VOUT = 3.3V, VIN step from 2.3V to
5.5V
±12.5
mV/V
VOUT/
IOUT
Load Regulation, PFM Mode
VIN = 3.7V, VOUT = 3.3V, IOUT step from 0mA to
100mA
±0.4
mV/mA
VCLAMP
Output Voltage Clamp
Rising
5.25
Output Voltage Clamp Hysteresis
5.95
400
V
mV
DC/DC SWITCHING SPECIFICATIONS
fSW
tONMIN
Oscillator Frequency
2.10
Minimum On Time
2.50
2.90
MHz
80
ns
IPFETLEAK
LX1 Pin Leakage Current
VIN = 3.6V
-1
1
µA
INFETLEAK
LX2 Pin Leakage Current
VIN = 3.6V
-1
1
µA
Submit Document Feedback
4
FN8434.4
February 5, 2016
ISL91110
Analog Specifications
VIN = VPVIN = VEN = 3.6V, VOUT = 3.3V, L1 = 1µH, C1 = 2x10µF, C2 = 2x22µF, TA = +25°C. Boldface limits apply
across the operating temperature range, -40°C to +85°C and input voltage range (1.8V to 5.5V) unless specified otherwise. (Continued)
SYMBOL
MIN
TYP
MAX
(Note 6) (Note 7) (Note 6)
UNIT
Time from when EN signal asserts to when output
voltage ramp starts.
1
ms
Time from when output voltage ramp starts to
when output voltage reaches 95% of its nominal
value with device operating in buck mode.
VIN = 4V, VOUT = 3.3V, IO = 200mA
1
ms
Time from when output voltage ramp starts to
when output voltage reaches 95% of its nominal
value with device operating in boost mode.
VIN = 2V, VOUT = 3.3V, IO = 200mA
2
ms
EN < VIL
120
Ω
PARAMETER
TEST CONDITIONS
SOFT-START AND SOFT DISCHARGE
tSS
RDISCHG
Soft-Start Time
VOUT Soft-Discharge ON-Resistance
POWER MOSFET
RDSON_P
P-Channel MOSFET ON-Resistance
VIN = 3.6V, IO = 200mA
40
mΩ
VIN = 2.5V, IO = 200mA
55
mΩ
RDSON_N
N-Channel MOSFET ON-Resistance
VIN = 3.6V, IO = 200mA
30
mΩ
IPK_LMT
P-Channel MOSFET Peak Current Limit
VIN = 2.5V, IO = 200mA
45
3.9
4.5
mΩ
5.1
A
PFM/PWM TRANSITION
Load Current Threshold, PFM to PWM
VIN = 3.6V, VOUT = 3.3V
Load Current Threshold, PWM to PFM
VIN = 3.6V, VOUT = 3.3V
200
mA
75
mA
Thermal Shutdown
155
°C
Thermal Shutdown Hysteresis
30
°C
LOGIC INPUTS
Input Leakage
VIN = 3.6V
VIH
Input HIGH Voltage
VIN = 3.6V
VIL
Input LOW Voltage
VIN = 3.6V
ILEAK
0.05
1.00
1.4
µA
V
0.4
V
NOTES:
6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
7. Typical values are for TA = +25°C and VIN = 3.6V.
8. Quiescent current measurements are taken when the output is not switching.
Submit Document Feedback
5
FN8434.4
February 5, 2016
ISL91110
Typical Performance Curves
C1 = 2x10µF, C2 = 2x22µF, VOUT = 3.3V, IOUT = 0A to 3A
Unless otherwise noted, operating conditions are: TA = +25°C, VIN = EN = 3.6V, L = 1µH,
100
3.32
98
96
3.31
94
VIN = 3.0V
3.30
92
VOUT (V)
EFFICIENCY (%)
VIN = 3.6V
LOAD = 100mA
LOAD = 500mA
90
LOAD = 10mA
88
VIN = 4.5V
3.29
VIN = 4.0V
VIN = 2.5V
3.28
86
LOAD = 1000mA
84
3.27
82
80
2
3
4
3.26
5
VIN (V)
1
FIGURE 4. EFFICIENCY vs INPUT VOLTAGE
100
LOAD CURRENT (mA)
1000
FIGURE 5. OUTPUT VOLTAGE vs LOAD CURRENT
2.55
80
TA = +85°C
60
SWITCHING FREQUENCY (MHz)
70
QUIESCENT CURRENT (µA)
10
TA = +25°C
50
40
TA = -40°C
30
20
10
0
1.5
2.5
3.5
VIN (V)
4.5
5.5
FIGURE 6. QUIESCENT CURRENT vs INPUT VOLTAGE (VOUT = 3.3V,
MODE = HIGH)
2.50
2.45
2.40
2.35
2.30
2.25
1.5
2.5
3.5
VIN (V)
4.5
5.5
FIGURE 7. SWITCHING FREQUENCY vs INPUT VOLTAGE
LX1 (2V/DIV)
LX1 (2V/DIV)
LX2 (2V/DIV)
LX2 (2V/DIV)
VOUT (AC, 10mV/DIV)
VOUT (AC, 50mV/DIV)
IL (500mA/DIV)
IL (200mA/DIV)
400ns/DIV
FIGURE 8. STEADY-STATE OPERATION IN PFM (VIN = 4V,
VOUT = 3.3V, NO LOAD)
Submit Document Feedback
6
400ns/DIV
FIGURE 9. STEADY-STATE OPERATION IN PWM (VIN = 3.3V,
VOUT = 3.3V, NO LOAD)
FN8434.4
February 5, 2016
ISL91110
Typical Performance Curves
Unless otherwise noted, operating conditions are: TA = +25°C, VIN = EN = 3.6V, L = 1µH,
C1 = 2x10µF, C2 = 2x22µF, VOUT = 3.3V, IOUT = 0A to 3A (Continued)
EN (2V/DIV)
EN (2V/DIV)
VOUT (1V/DIV)
VOUT (1V/DIV)
IL (500mA/DIV)
IL (500mA/DIV)
400µs/DIV
400µs/DIV
FIGURE 10. SOFT-START (VIN = 3.6V, VOUT = 3.3V, NO LOAD)
FIGURE 11. SOFT-START (VIN = 3.6V, VOUT = 3.3V, 1A R-LOAD)
IL (1A/DIV)
VOUT (AC, 100mV/DIV)
LX1 (2V/DIV)
LX2 (2V/DIV)
IL (1A/DIV)
VOUT (AC, 20mV/DIV)
100µs/DIV
400ns/DIV
FIGURE 12. STEADY STATE OPERATION (VIN = 2.5V, VOUT = 3.3V,
2A LOAD)
FIGURE 13. 0A TO 2A LOAD TRANSIENT (VIN = 3.6V, VOUT = 3.3V)
VOUT (AC, 100mV/DIV)
VOUT (AC, 50mV/DIV)
IL (500mA/DIV)
IL (500mA/DIV)
100µs/DIV
100µs/DIV
FIGURE 14. 0.5A TO 1.5A LOAD TRANSIENT (VIN = 3.6V, VOUT = 3.3V)
FIGURE 15. 0A TO 1A LOAD TRANSIENT (VIN = 3.6V, VOUT = 3.3V)
Submit Document Feedback
7
FN8434.4
February 5, 2016
ISL91110
Typical Performance Curves
Unless otherwise noted, operating conditions are: TA = +25°C, VIN = EN = 3.6V, L = 1µH,
C1 = 2x10µF, C2 = 2x22µF, VOUT = 3.3V, IOUT = 0A to 3A (Continued)
VIN (1V/DIV)
LX1 (2V/DIV)
LX2 (2V/DIV)
VOUT (1V/DIV)
VOUT (AC, 100mV/DIV)
IL (1A/DIV)
20ms/DIV
FIGURE 16. OUTPUT SHORT-CIRCUIT BEHAVIOR (VIN = 3.6V,
VOUT = 3.3V)
Functional Description
Functional Overview
Refer to the “Block Diagram” on page 2. The ISL91110
implements a complete buck-boost switching regulator, with
PWM controller, internal switches, references, protection circuitry
and control inputs.
The PWM controller automatically switches between buck and
boost modes as necessary to maintain a steady output voltage,
with changing input voltages and dynamic external loads.
Internal Supply and References
Referring to the “Block Diagram” on page 2, the ISL91110
provides four power input pins. The PVIN pin supplies input power
to the DC/DC converter, while the VIN pin provides operating
voltage source required for stable VREF generation. Separate
ground pins (GND and PGND) are provided to avoid problems
caused by ground shift due to the high switching currents.
Enable Input
The device is enabled by asserting the EN pin HIGH. Driving EN
LOW invokes a power-down mode, where most internal device
functions are disabled.
Soft Discharge
When the device is disabled by driving EN LOW, an internal resistor
between VOUT and GND is activated to slowly discharge the output
capacitor. This internal resistor has a typical 120Ω resistance.
POR Sequence and Soft-Start
Asserting the EN pin HIGH allows the device to power up. A
number of events occur during the start-up sequence. The
internal voltage reference powers up, and stabilizes. The device
then starts operating. There is a typical 1ms delay between
assertion of the EN pin and the start of switching regulator
soft-start ramp.
Submit Document Feedback
8
10µs/DIV
FIGURE 17. 4V TO 3.2V LINE TRANSIENT (VOUT = 3.3V, LOAD = 1A)
The soft-start feature minimizes output voltage overshoot and
input inrush currents. During soft-start, the reference voltage is
ramped to provide a ramping VOUT voltage. While the output
voltage is lower than approximately 20% of the target output
voltage, switching frequency is reduced to a fraction of the
normal switching frequency to aid in producing low duty cycles
necessary to avoid input inrush current spikes. Once the output
voltage exceeds 20% of the target voltage, switching frequency is
increased to its nominal value.
When the target output voltage is higher than the input voltage,
there will be a transition from buck mode to boost mode during
the soft-start sequence. At the time of this transition, the ramp
rate of the reference voltage is decreased, such that the output
voltage slew rate is decreased. This provides a slower output
voltage slew rate.
The VOUT ramp time is not constant for all operating conditions.
Soft-start into boost mode will take longer than soft-start into
buck mode. The total soft-start time into buck operating mode is
typically 2ms, whereas the typical soft-start time into boost
mode operating mode is typically 3ms. Increasing the load
current will increase these typical soft-start times.
Overcurrent Protection
The ISL91110 provides short-circuit protection by monitoring the
feedback voltage. When feedback voltage is sensed to be lower
than a certain threshold, the PWM oscillator frequency is
reduced in order to protect the device from damage. The
P-Channel MOSFET peak current limit remains active during this
state.
When the current in the P-Channel MOSFET is sensed to reach the
current limit for 16 consecutive switching cycles, the internal
protection circuit is triggered, and switching is stopped for
approximately 40ms. The device then performs a soft-start cycle. If
the external output overcurrent condition exists after the soft-start
cycle, the device will again detect 16 consecutive switching cycles
reaching the peak current threshold and turns off for 40ms. The
process will repeat as long as the external overcurrent condition is
present. This behavior is called “hiccup mode”.
FN8434.4
February 5, 2016
ISL91110
Thermal Shutdown
A built-in thermal protection feature protects the ISL91110 if the die
temperature reaches +155°C (typical). At this die temperature, the
regulator is completely shut down. The die temperature continues to
be monitored in this thermal shutdown mode. When the die
temperature falls to +125°C (typical), the device will resume normal
operation. When exiting thermal shutdown, the ISL91110 will
execute its soft-start sequence.
Buck-Boost Conversion Topology
The ISL91110 operates in either buck or boost mode. When
operating in conditions where PVIN is close to VOUT, ISL91110
alternates between buck and boost mode as necessary to
provide a regulated output voltage.
LX2
SWITCH A
VOUT
SWITCH B
SWITCH C
FIGURE 18. BUCK BOOST TOPOLOGY
Figure 18 shows a simplified diagram of the internal switches
and external inductor.
In the adjustable output voltage version (ISL91110IIAZ), an
external resistor divider is required to program the output
voltage. The FB pin has very low input leakage current, so it is
possible to use large value resistors (e.g., R1 = 1MΩ and
R2 = 324kΩ for VOUT = 3.3V) in the resistor divider connected to
the FB input.
The fixed-output version of ISL91110 requires only three external
power components to implement the buck boost converter: an
inductor, an input capacitor and an output capacitor.
The adjustable output version of ISL91110 requires three
additional components to program the output voltage, as shown
in Figure 19. Two external resistors program the output voltage,
and a small capacitor is added to improve stability and response.
ISL91110IIAZ
VIN =
1.8V TO 5.5V
PVIN
LX1
C1
2x10µF
L1
1µH
VOUT = 1V TO 5.2V
UP TO 3A
LX2
PWM Operation
VIN
In boost PWM mode, Switch A remains closed and Switch B
remains open. Switches C and D operate as a synchronous boost
converter when in this mode.
PFM Operation
During PFM operation in buck mode, Switch D is continuously
closed and Switch C is continuously open. Switches A and B
operate in discontinuous mode during PFM operation. During
PFM operation in boost mode, the ISL91110 closes Switch A and
Switch C to ramp up the current in the inductor. When the
inductor current reaches a certain threshold, the device turns off
Switches A and C, then turns on Switches B and D. With Switches
B and D closed, output voltage increases as the inductor current
ramps down.
In most operating conditions, there will be multiple PFM pulses
to charge up the output capacitor. These pulses continue until
VOUT has achieved the upper threshold of the PFM hysteretic
controller. Switching then stops, and remains stopped until VOUT
decays to the lower threshold of the hysteretic PFM controller.
Operation With VIN Close to VOUT
When the output voltage is close to the input voltage, the
ISL91110 will rapidly and smoothly switch from boost to buck
9
VOUT
EN
R1
MODE
C3
C2
2x22µF
PGND
FB
SGND
In buck PWM mode, Switch D is continuously closed, and
Switch C is continuously open. Switches A and B operate as a
synchronous buck converter when in this mode.
Submit Document Feedback
The ISL91110 is available in fixed and adjustable output voltage
versions. To use the fixed output version, the VOUT pin must be
connected directly to FB.
Component Selection
SWITCH D
PVIN
Output Voltage Programming
Applications Information
L1
LX1
mode as needed to maintain the regulated output voltage. This
behavior provides excellent efficiency and very low output
voltage ripple.
R2
FIGURE 19. ADJUSTABLE OUTPUT APPLICATION
Output Voltage Programming, Adjustable
Version
When VREF is connected to GND, setting and controlling the
output voltage of the ISL91110IIAZ (adjustable output version)
can be accomplished by selecting the external resistor values.
Equation 1 can be used to derive the R1 and R2 resistor values:
R 1

V OUT = 0.8V   1 + -------
R 2

(EQ. 1)
When designing a PCB, include a GND guard band around the
feedback resistor network to reduce noise and improve accuracy
and stability. Resistors R1 and R2 should be positioned close to
the FB pin.
Feed-Forward Capacitor Selection
A small capacitor (C3 in Figure 19) in parallel with resistor R1 is
required to provide the specified load and line regulation. The
suggested value of this capacitor is 56pF for R1 = 1MΩ. An NPO
type capacitor is recommended.
FN8434.4
February 5, 2016
ISL91110
Inductor Selection
TABLE 2. INDUCTOR VENDOR INFORMATION
MANUFACTURER
Toko
Coilcraft
MFR. PART NUMBER
DESCRIPTION
DIMENSION (mm)
1277AS-H-1R0M
1µH, 20%, DCR = 34mΩtypIsat = 4.6A (typ) 3.2x2.5x1.2
FDSD0312-H-1R0M
1µH, 20%, DCR = 43mΩtypIsat = 4.5A (typ) 3.2x3.0x1.2
XFL4020-102ME
1µH, 20%, DCR = 11mΩtypIsat = 5.1A (typ) 4.0x4.0x2.1
WEBSITE
www.toko.com
www.coilcraft.com
An inductor with high frequency core material (e.g., ferrite core)
should be used to minimize core losses and provide good
efficiency. The inductor must be able to handle the peak
switching currents without saturating.
A 1µH inductor with ≥4A saturation current rating is
recommended. Select an inductor with low DCR to provide good
efficiency. In applications where radiated noise must be
minimized, a toroidal or shielded inductor can be used.
PVIN and VOUT Capacitor Selection
The input and output capacitors should be ceramic X5R type with
low ESL and ESR. The recommended input capacitor value is
2x10µF. The recommended VOUT capacitor value is 2x22µF.
TABLE 3. CAPACITOR VENDOR INFORMATION
MANUFACTURER
SERIES
WEBSITE
AVX
X5R
www.avx.com
Murata
X5R
www.murata.com
Taiyo Yuden
X5R
www.t-yuden.com
TDK
X5R
www.tdk.com
Recommended PCB Layout
Correct PCB layout is critical for proper operation of the
ISL91110. The input and output capacitors should be positioned
as closely to the IC as possible. The ground connections of the
input and output capacitors should be kept as short as possible,
and should be on the component layer to avoid problems that are
caused by high switching currents flowing through PCB vias.
Submit Document Feedback
10
FN8434.4
February 5, 2016
ISL91110
Revision History
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you
have the latest revision.
DATE
REVISION
CHANGE
February 5, 2016
FN8434.4
Added Note to Figure 1 on page 1.
Updated pin configuration on page 3 by adding labels.
Added Table 1 on page 3.
November 20, 2014
FN8434.3
On page 8, "Short Circuit Protection" section title was updated to "Overcurrent Protection." Also in the newly
titled "Overcurrent Protection" section, a paragraph was added to explain hiccup mode operation.
October 28, 2014
FN8434.2
On Page 1, 3rd paragraph, changed output as low as 0.8V, as high as 5.25V to: "changed output as low as
1.0V, as high as 5.2V".
The IC label on Figure 19 changed from ISL91110INZ to ISL91110IIAZ
Tjb changed from 14 to 13 in Thermal information.
August 22, 2014
FN8434.1
Updated Figure 1 on page 1, Changed text from “"Li-ion Battery 2.5V to 4.35V" to "VIN = 1.8V TO 5.5V" and
"MAX. IOUT = 2A (Min)" to "IOUT = UP TO 3A"
Replaced Figure 2 on page 1.
Added -T7A parts to the “Ordering Information” table on page 3.
Changed “IFB” on page 4, max spec from “1µA to 20nA”.
Changed Section title on page 5 from “EN LOGIC INPUTS” to “LOGIC INPUTS”.
Added “Typical Performance Curves” on page 6.
Changed text on Figure 19 on page 9, from "VOUT=0.8V TO 5.25V, UP TO 3A" to "VOUT = 1V to 5.2V, UP TO 3A"
Replaced “Package Outline Drawing” on page 12.
December 24, 2013
FN8434.0
Initial Release.
About Intersil
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products
address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product
information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support.
For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
Submit Document Feedback
11
FN8434.4
February 5, 2016
ISL91110
Package Outline Drawing
W5x5.25E
5X5 ARRAY 25 BALLS WITH 0.40 PITCH WAFER LEVEL CHIP SCALE PACKAGE (With BSC)
Rev 0, 1/14
Y
X
2.070 ± 0.030
25x 0.265 ± 0.035
E
D
1.600
C
2.330 ± 0.030
B
0.400
A
0.365
0.10
1
(4X)
2
3
4
5
0.400
PIN 1 (A1 CORNER)
TOP VIEW
0.235
BOTTOM VIEW
SEATING PLANE
Z
3
0.05 Z
PACKAGE OUTLINE
0.240
0.0400 BSC
(BACK SIDE COATING)
0.400
0.265 ± 0.035
0.10
0.05
0.290
ZXY
Z
3 NSMD
0.200 ± 0.03
TYPICAL RECOMMENDED LAND PATTERN
0.540 ± 0.050
SIDE VIEW
NOTES:
1. All dimensions are in millimeters.
2. Dimension and tolerance per ASMEY 14.5M-1994,
and JESD 95-1 SPP-010.
3. NSMD refers to Non-Solder Mask Defined pad design per
Intersil Tech Brief TB451 located at:
http://www.intersil.com/content/dam/Intersil/documents/tb45/tb451.pdf
Submit Document Feedback
12
FN8434.4
February 5, 2016