IGNS EW DES N R O F NDED EM ENT COMME R E PL AC D t E NO T R E D N E Center a COMM Support November c l NO RE s a /t ic m n Data Sheet 9, 2004 o h c .c tersil our Te contact ERSIL or www.in T 1-888-IN Buck and Synchronous-Rectifier (PWM) Controller and Output Voltage Monitor The HIP6004B provides complete control and protection for a DC-DC converter optimized for high-performance microprocessor applications. It is designed to drive two N-Channel MOSFETs in a synchronous-rectified buck topology. The HIP6004B integrates all of the control, output adjustment, monitoring and protection functions into a single package. The output voltage of the converter is easily adjusted and precisely regulated. The HIP6004B includes a fully TTL-compatible 5-input digital-to-analog converter (DAC) that adjusts the output voltage from 1.3VDC to 2.05VDC in 0.05V and from 2.1VDC to 3.5VDC in 0.1V increments steps. The precision reference and voltage-mode regulator hold the selected output voltage to within 1% over temperature and line voltage variations. The HIP6004B provides simple, single feedback loop, voltage-mode control with fast transient response. It includes a 200kHz free-running triangle-wave oscillator that is adjustable from below 50kHz to over 1MHz. The error amplifier features a 15MHz gain-bandwidth product and 6V/s slew rate which enables high converter bandwidth for fast transient performance. The resulting PWM duty ratio ranges from 0% to 100%. The HIP6004B monitors the output voltage with a window comparator that tracks the DAC output and issues a Power Good signal when the output is within 10%. The HIP6004B protects against over-current and overvoltage conditions by inhibiting PWM operation. Additional built-in overvoltage protection triggers an external SCR to crowbar the input supply. The HIP6004B monitors the current by using the rDS(ON) of the upper MOSFET which eliminates the need for a current sensing resistor. HIP6004B FN4567.3 Features • Drives Two N-Channel MOSFETs • Operates from +5V or +12V Input • Simple Single-Loop Control Design - Voltage-Mode PWM Control • Fast Transient Response - High-Bandwidth Error Amplifier - Full 0% to 100% Duty Ratio • Excellent Output Voltage Regulation - 1% Over Line Voltage and Temperature • TTL-Compatible 5-Bit Digital-to-Analog Output Voltage Selection - Wide Range . . . . . . . . . . . . . . . . . . . 1.3VDC to 3.5VDC - 0.1V Binary Steps . . . . . . . . . . . . . . 2.1VDC to 3.5VDC - 0.05V Binary Steps . . . . . . . . . . . . 1.3VDC to 2.05VDC • Power-Good Output Voltage Monitor • Over-Voltage and Over-Current Fault Monitors - Does Not Require Extra Current Sensing Element, Uses MOSFET’s rDS(ON) • Small Converter Size - Constant Frequency Operation - 200kHz Free-Running Oscillator Programmable from 50kHz to over 1MHz • QFN Package: - Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Package Outline - Near Chip Scale Package footprint, which improves PCB efficiency and has a thinner profile • Pb-Free Available (RoHS Compliant) Applications • Power Supply for Pentium®, Pentium Pro, Pentium II, PowerPC™, K6™, 6X86™ and Alpha™ Microprocessors • High-Power 5V to 3.xV DC-DC Regulators • Low-Voltage Distributed Power Supplies 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 1999-2004. All Rights Reserved. All other trademarks mentioned are the property of their respective owners. HIP6004B Pinouts OCSET VSEN RT OVP HIP6004B (QFN) TOP VIEW SS HIP6004B (SOIC, TSSOP) TOP VIEW 20 19 18 17 16 VSEN 1 OCSET 2 19 OVP SS 3 18 VCC VID0 4 17 LGATE VID0 1 15 VCC VID1 5 16 PGND VID1 2 14 LGATE VID2 6 15 BOOT VID3 7 14 UGATE VID2 3 VID4 8 13 PHASE VID3 4 12 BOOT COMP 9 12 PGOOD VID4 5 11 UGATE 20 RT FB 10 TEMP. RANGE (°C) PACKAGE PKG. DWG. # HIP6004BCB* 0 to 70 20 Ld SOIC M20.3 HIP6004BCBZ* (See Note) 0 to 70 20 Ld SOIC (Pb-free) M20.3 HIP6004BCV* 0 to 70 20 Ld TSSOP M20.173 HIP6004BCVZ* (See Note) 0 to 70 20 Ld TSSOP (Pb-free) M20.173 20 Ld TSSOP Tape and Reel (Pb-free) M20.173 HIP6004BCVZA* (See Note) HIP6004BCR* 0 to 70 20 Ld 5x5 QFN L20.5x5 HIP6004BCRZ* (See Note) 0 to 70 20 Ld 5x5 QFN (Pb-free) L20.5x5 *Add “-T” suffix to part number for tape and reel packaging. NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD020C. 2 6 7 8 9 10 COMP FB GND PGOOD PHASE 11 GND Ordering Information PART NUMBER 13 PGND GND 21 HIP6004B Typical Application +12V VIN = +5V OR +12V VCC PGOOD OCSET MONITOR AND PROTECTION SS EN BOOT OVP RT VID0 VID1 VID2 VID3 VID4 OSC UGATE PHASE HIP6004B +VOUT D/A FB LGATE + + COMP PGND GND VSEN Block Diagram VCC VSEN POWER-ON RESET (POR) 110% + 90% PGOOD + - 115% + - OVERVOLTAGE 10A OVP SOFTSTART + - OVERCURRENT OCSET REFERENCE 200A SS BOOT UGATE 4V PHASE VID0 VID1 VID2 VID3 VID4 TTL D/A CONVERTER (DAC) PWM COMPARATOR DACOUT + - + - ERROR AMP FB GATE INHIBIT CONTROL LOGIC PWM LGATE PGND COMP GND OSCILLATOR RT 3 HIP6004B Absolute Maximum Ratings Thermal Information Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .+15V Boot Voltage, VBOOT - VPHASE . . . . . . . . . . . . . . . . . . . . . . . .+15V Input, Output or I/O Voltage . . . . . . . . . . . . GND -0.3V to VCC +0.3V ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 2 Thermal Resistance JA (oC/W) JC (oC/W) SOIC Package (Note 1) . . . . . . . . . . . . 65 NA TSSOP Package (Note 1) . . . . . . . . . . 85 NA QFN Package (Notes 2, 3). . . . . . . . . . 33 5 Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . 150oC Maximum Storage Temperature Range . . . . . . . . . . -65oC to 150oC Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . 300oC (Lead Tips Only) Operating Conditions Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . +12V 10% Ambient Temperature Range . . . . . . . . . . . . . . . . . . . . . 0oC to 70oC CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: 1. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. 2. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech Brief TB379. 3. For JC, the “case temp” location is the center of the exposed metal pad on the package underside. Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS UGATE and LGATE Open - 5 - mA Rising VCC Threshold VOCSET = 4.5V - - 10.4 V Falling VCC Threshold VOCSET = 4.5V 8.2 - - V - 1.26 - V VCC SUPPLY CURRENT Nominal Supply ICC POWER-ON RESET Rising VOCSET Threshold OSCILLATOR Free Running Frequency RT = OPEN 185 200 215 kHz Total Variation 6k < RT to GND < 200k -15 - +15 % - 1.9 - VP-P DAC (VID0-VID4) Input Low Voltage - - 0.8 V DAC (VID0-VID4) Input High Voltage 2.0 - - V DACOUT Voltage Accuracy -1.0 - +1.0 % - 88 - dB - 15 - MHz - 6 - V/s 350 500 - mA - 5.5 10 300 450 - mA - 3.5 6.5 - 115 120 % VOCSET = 4.5VDC 170 200 230 µA VSEN = 5.5V, VOVP = 0V 60 - - mA - 10 - µA VOSC Ramp Amplitude RT = Open REFERENCE AND DAC ERROR AMPLIFIER DC Gain Gain-Bandwidth Product GBW Slew Rate SR COMP = 10pF GATE DRIVERS Upper Gate Source IUGATE VBOOT - VPHASE = 12V, VUGATE = 6V Upper Gate Sink RUGATE ILGATE = 0.3A Lower Gate Source ILGATE VCC = 12V, VLGATE = 6V Lower Gate Sink RLGATE ILGATE = 0.3A PROTECTION Over-Voltage Trip (VSEN/DACOUT) OCSET Current Source IOCSET OVP Sourcing Current IOVP Soft Start Current ISS 4 HIP6004B Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted (Continued) PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS POWER GOOD Upper Threshold (VSEN /DACOUT) VSEN Rising 106 - 111 % Lower Threshold (VSEN /DACOUT) VSEN Falling 89 - 94 % Hysteresis (VSEN /DACOUT) Upper and Lower Threshold - 2 - % IPGOOD = -5mA - 0.5 - V PGOOD Voltage Low VPGOOD Typical Performance Curves 80 CGATE = 3300pF 70 60 RT PULLUP TO +12V ICC (mA) RESISTANCE (k) 1000 100 50 CUPPER = CLOWER = CGATE 40 CGATE = 1000pF 30 10 20 RT PULLDOWN TO VSS 10 100 CGATE = 10pF 10 1000 0 100 200 FIGURE 1. RT RESISTANCE vs FREQUENCY Functional Pin Descriptions VSEN 1 20 RT OCSET 2 19 OVP SS 3 18 VCC VID0 4 17 LGATE VID1 5 16 PGND VID2 6 15 BOOT VID3 7 14 UGATE VID4 8 13 PHASE COMP 9 12 PGOOD FB 10 11 GND VSEN (Pin 1) This pin is connected to the converters output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection. 300 400 500 600 700 800 900 1000 SWITCHING FREQUENCY (kHz) SWITCHING FREQUENCY (kHz) FIGURE 2. BIAS SUPPLY CURRENT vs FREQUENCY the converter over-current (OC) trip point according to the following equation: I OCSET x R OCSET I PEAK = ----------------------------------------------------r DS ON An over-current trip cycles the soft-start function. SS (Pin 3) Connect a capacitor from this pin to ground. This capacitor, along with an internal 10A current source, sets the soft-start interval of the converter. VID0-4 (Pins 4-8) VID0-4 are the input pins to the 5-bit DAC. The states of these five pins program the internal voltage reference (DACOUT). The level of DACOUT sets the converter output voltage. It also sets the PGOOD and OVP thresholds. Table 1 specifies DACOUT for the all combinations of DAC inputs. COMP (Pin 9) and FB (Pin 10) OCSET (Pin 2) Connect a resistor (ROCSET) from this pin to the drain of the upper MOSFET. ROCSET, an internal 200A current source (IOCS), and the upper MOSFET on-resistance (rDS(ON)) set 5 COMP and FB are the available external pins of the error amplifier. The FB pin is the inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter. HIP6004B GND (Pin 11) Functional Description Signal ground for the IC. All voltage levels are measured with respect to this pin. Initialization PGOOD (Pin 12) PGOOD is an open collector output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within 10%of the DACOUT reference voltage. Exception to this behavior is the ‘11111’ VID pin combination which disables the converter; in this case PGOOD asserts a high level. PHASE (Pin 13) Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive. UGATE (Pin 14) Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET. BOOT (Pin 15) This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET. PGND (Pin 16) This is the power ground connection. Tie the lower MOSFET source to this pin. LGATE (Pin 17) Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the lower MOSFET. VCC (Pin 18) Provide a 12V bias supply for the chip to this pin. OVP (Pin 19) The HIP6004B automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias voltage at the VCC pin and the input voltage (VIN) on the OCSET pin. The level on OCSET is equal to VIN less a fixed voltage drop (see overcurrent protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds. For operation with a single +12V power source, VIN and VCC are equivalent and the +12V power source must exceed the rising VCC threshold before POR initiates operation. Soft Start The POR function initiates the soft start sequence. An internal 10µA current source charges an external capacitor (CSS) on the SS pin to 4V. Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error amp) to the SS pin voltage. Figure 3 shows the soft start interval with CSS = 0.1µF. Initially the clamp on the error amplifier (COMP pin) controls the converter’s output voltage. At t1 in Figure 3, the SS voltage reaches the valley of the oscillator’s triangle wave. The oscillator’s triangular waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t2 . With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between t2 and t3 in Figure 3. At t3 the SS voltage exceeds the DACOUT voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. The PGOOD signal toggles ‘high’ when the output voltage (VSEN pin) is within 5% of DACOUT. The 2% hysteresis built into the power good comparators prevents PGOOD oscillation due to nominal output voltage ripple. The OVP pin can be used to drive an external SCR in the event of an overvoltage condition. Output rising 15% more than the DAC-set voltage triggers a high output on this pin and disables PWM gate drive circuitry. PGOOD (2V/DIV) 0V RT (Pin 20) This pin provides oscillator switching frequency adjustment. By placing a resistor (RT) from this pin to GND, the nominal 200kHz switching frequency is increased according to the following equation: SOFT-START (1V/DIV) OUTPUT VOLTAGE (1V/DIV) 6 5 x 10 Fs 200kHz + --------------------R T k (RT to GND) 0V 0V Conversely, connecting a pull-up resistor (RT) from this pin to VCC reduces the switching frequency according to the following equation: 7 4 x 10 Fs 200kHz – --------------------- (RT to 12V) R T k 6 t1 t2 t3 TIME (5ms/DIV) FIGURE 3. SOFT START INTERVAL HIP6004B Over-Current Protection The over-current function protects the converter from a shorted output by using the upper MOSFET’s on-resistance, rDS(ON) to monitor the current. This method enhances the converter’s efficiency and reduces cost by eliminating a current sensing resistor. where IOCSET is the internal OCSET current source (200A typical). The OC trip point varies mainly due to the MOSFET’s rDS(ON) variations. To avoid over-current tripping in the normal operating load range, find the ROCSET resistor from the equation above with: 1. The maximum rDS(ON) at the highest junction temperature. SOFT-START 2. The minimum IOCSET from the specification table. 3. Determine IPEAK for I PEAK I OUT MAX + I 2 , where I is the output inductor ripple current. 4V For an equation for the ripple current see the section under component guidelines titled ‘Output Inductor Selection’. 2V OUTPUT INDUCTOR 0V A small ceramic capacitor should be placed in parallel with ROCSET to smooth the voltage across ROCSET in the presence of switching noise on the input voltage. 15A 10A Output Voltage Program 5A 0A TIME (20ms/DIV) FIGURE 4. OVER-CURRENT OPERATION The over-current function cycles the soft-start function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal 200µA current sink develops a voltage across ROCSET that is referenced to VIN . When the voltage across the upper MOSFET (also referenced to VIN) exceeds the voltage across ROCSET, the over-current function initiates a soft-start sequence. The softstart function discharges CSS with a 10µA current sink and inhibits PWM operation. The soft-start function recharges CSS , and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging CSS , the soft start function inhibits PWM operation while fully charging CSS to 4V to complete its cycle. Figure 4 shows this operation with an overload condition. Note that the inductor current increases to over 15A during the CSS charging interval and causes an over-current trip. The converter dissipates very little power with this method. The measured input power for the conditions of Figure 4 is 2.5W. The over-current function will trip at a peak inductor current (IPEAK) determined by: I OCSET x R OCSET I PEAK = ----------------------------------------------------r DS ON 7 The output voltage of a HIP6004B converter is programmed to discrete levels between 1.8VDC and 3.5VDC . The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a TTL-compatible 5-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the 32 different combinations of connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the overvoltage protection. ‘11111’ VID pin combination resulting in a 0V output setting activates the Power-On Reset function and disables the gate drives circuitry. For this specific VID combination, though, PGOOD asserts a high level. This unusual behavior has been implemented in order to allow for operation in dualmicroprocessor systems where AND-ing of the PGOOD signals from two individual power converters is implemented. Application Guidelines Layout Considerations As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible, using ground plane construction or single point grounding. HIP6004B TABLE 1. OUTPUT VOLTAGE PROGRAM PIN NAME PIN NAME VID4 VID3 VID2 VID1 VID0 NOMINAL OUTPUT VOLTAGE DACOUT VID4 VID3 VID2 VID1 VID0 NOMINAL OUTPUT VOLTAGE DACOUT 0 1 1 1 1 1.30 1 1 1 1 1 0 0 1 1 1 0 1.35 1 1 1 1 0 2.1 0 1 1 0 1 1.40 1 1 1 0 1 2.2 0 1 1 0 0 1.45 1 1 1 0 0 2.3 0 1 0 1 1 1.50 1 1 0 1 1 2.4 0 1 0 1 0 1.55 1 1 0 1 0 2.5 0 1 0 0 1 1.60 1 1 0 0 1 2.6 0 1 0 0 0 1.65 1 1 0 0 0 2.7 0 0 1 1 1 1.70 1 0 1 1 1 2.8 0 0 1 1 0 1.75 1 0 1 1 0 2.9 0 0 1 0 1 1.80 1 0 1 0 1 3.0 0 0 1 0 0 1.85 1 0 1 0 0 3.1 0 0 0 1 1 1.90 1 0 0 1 1 3.2 0 0 0 1 0 1.95 1 0 0 1 0 3.3 0 0 0 0 1 2.00 1 0 0 0 1 3.4 0 0 0 0 0 2.05 1 0 0 0 0 3.5 NOTE: 0 = connected to GND or VSS , 1 = connected to VDD through pull-up resistors. current paths on the SS PIN and locate the capacitor, CSS close to the SS pin because the internal current source is only 10µA. Provide local VCC decoupling between VCC and GND pins. Locate the capacitor, CBOOT as close as practical to the BOOT and PHASE pins. VIN HIP6004B Q1 LO PHASE VOUT LGATE D2 CIN CO LOAD BOOT Q2 CBOOT PGND HIP6004B RETURN FIGURE 5. PRINTED CIRCUIT BOARD POWER AND GROUND PLANES OR ISLANDS Figure 5 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in Figure 5 should be located as close together as possible. Please note that the capacitors CIN and CO each represent numerous physical capacitors. Locate the HIP6004B within 3 inches of the MOSFETs, Q1 and Q2 . The circuit traces for the MOSFETs’ gate and source connections from the HIP6004B must be sized to handle up to 1A peak current. Figure 6 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage 8 D1 LO VOUT PHASE VCC SS +VIN Q1 +12V Q2 CO LOAD UGATE CVCC CSS GND FIGURE 6. PRINTED CIRCUIT BOARD SMALL SIGNAL LAYOUT GUIDELINES Feedback Compensation Figure 7 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage (VOUT) is regulated to the Reference voltage level. The error amplifier (Error Amp) output (VE/A) is compared with the oscillator (OSC) triangular wave to provide a pulsewidth modulated (PWM) wave with an amplitude of VIN at the PHASE node. HIP6004B LO - DRIVER + VOUT PHASE CO ESR (PARASITIC) ZFB VE/A - ZIN + REFERENCE ERROR AMP DETAILED COMPENSATION COMPONENTS ZFB C2 C1 VOUT ZIN C3 R2 R3 R1 COMP FB + HIP6004B DACOUT FIGURE 7. VOLTAGE-MODE BUCK CONVERTER COMPENSATION DESIGN The PWM wave is smoothed by the output filter (LO and CO). The modulator transfer function is the small-signal transfer function of VOUT/VE/A . This function is dominated by a DC Gain and the output filter (LO and CO), with a double pole break frequency at FLC and a zero at FESR . The DC Gain of the modulator is simply the input voltage (VIN) divided by the peak-to-peak oscillator voltage VOSC . Modulator Break Frequency Equations 1 F LC = ------------------------------------------2 x L O x C O 1 F ESR = -------------------------------------------2 x ESR x C O The compensation network consists of the error amplifier (internal to the HIP6004B) and the impedance networks ZIN and ZFB. The goal of the compensation network is to provide a closed loop transfer function with the highest 0dB crossing frequency (f0dB) and adequate phase margin. Phase margin is the difference between the closed loop phase at f0dB and 180degrees The equations below relate the compensation network’s poles, zeros and gain to the components (R1 , R2 , R3 , C1 , C2 , and C3) in Figure 7. Use these guidelines for locating the poles and zeros of the compensation network: 1. Pick Gain (R2/R1) for desired converter bandwidth. 2. Place 1ST Zero Below Filter’s Double Pole (~75% FLC). 3. Place 2ND Zero at Filter’s Double Pole. 4. Place 1ST Pole at the ESR Zero. 5. Place 2ND Pole at Half the Switching Frequency. 9 7. Estimate Phase Margin - Repeat if Necessary. Compensation Break Frequency Equations 1 F Z1 = -----------------------------------2 x R 2 x C 1 1 F P1 = -------------------------------------------------------- C 1 x C 2 2 x R 2 x ---------------------- C1 + C2 1 F Z2 = ------------------------------------------------------2 x R 1 + R 3 x C 3 1 F P2 = -----------------------------------2 x R 3 x C 3 Figure 8 shows an asymptotic plot of the DC-DC converter’s gain vs frequency. The actual Modulator Gain has a high gain peak due to the high Q factor of the output filter and is not shown in Figure 8. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at FP2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 8 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain. The compensation gain uses external impedance networks ZFB and ZIN to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with -20dB/decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin. 100 FZ1 FZ2 FP1 FP2 80 OPEN LOOP ERROR AMP GAIN 60 GAIN (dB) PWM COMPARATOR VOSC 6. Check Gain against Error Amplifier’s Open-Loop Gain. VIN DRIVER OSC 40 20 20LOG (R2/R1) 0 20LOG (VIN/VOSC) MODULATOR GAIN -20 COMPENSATION GAIN -40 -60 CLOSED LOOP GAIN FLC 10 100 1K FESR 10K 100K 1M 10M FREQUENCY (Hz) FIGURE 8. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN Component Selection Guidelines Output Capacitor Selection An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout. HIP6004B Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements. High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) 1µF ceramic capacitors in the 1206 surface-mount package. Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor’s ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor’s ESR value is related to the case size with lower ESR available in larger case sizes. However, the Equivalent Series Inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor’s impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor. Output Inductor Selection The output inductor is selected to meet the output voltage ripple requirements and minimize the converter’s response time to the load transient. The inductor value determines the converter’s ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations: DI = VIN - VOUT Fs x L x VOUT VIN DVOUT = DI x ESR Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter’s response time to a load transient. One of the parameters limiting the converter’s response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the HIP6004B will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required. 10 The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load: tRISE = L x ITRAN VIN - VOUT tFALL = L x ITRAN VOUT where: ITRAN is the transient load current step, tRISE is the response time to the application of load, and tFALL is the response time to the removal of load. With a +5V input source, the worst case response time can be either at the application or removal of load and dependent upon the DACOUT setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time. With a +12V input, and output voltage level equal to DACOUT, tFALL is the longest response time. Input Capacitor Selection Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time Q1 turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of Q1 and the source of Q2 . The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately 1/2 the DC load current. For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surgecurrent at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested. MOSFET Selection/Considerations The HIP6004B requires 2 N-Channel power MOSFETs. These should be selected based upon rDS(ON) , gate supply requirements, and thermal management requirements. In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations HIP6004B below). Only the upper MOSFET has switching losses, since the Schottky rectifier clamps the switching node before the synchronous rectifier turns on. These equations assume linear voltage-current transitions and do not adequately model power loss due the reverse-recovery of the lower MOSFET’s body diode. The gate-charge losses are dissipated by the HIP6004B and don't heat the MOSFETs. However, large gate-charge increases the switching interval, tSW which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow. 1 Io x VIN x tSW x FS 2 PUPPER = Io2 x rDS(ON) x D + Figure 10 shows the upper gate drive supplied by a direct connection to VCC . This option should only be used in converter systems where the main input voltage is +5VDC or less. The peak upper gate-to-source voltage is approximately VCC less the input supply. For +5V main power and +12VDC for the bias, the gate-to-source voltage of Q1 is 7V. A logiclevel MOSFET is a good choice for Q1 and a logic-level MOSFET can be used for Q2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC . +12V +5V OR LESS VCC HIP6004B PLOWER = Io2 x rDS(ON) x (1 - D) BOOT UGATE Where: D is the duty cycle = VOUT / VIN , tSW is the switch ON time, and Q1 PHASE NOTE: VG-S VCC -5V FS is the switching frequency. Standard-gate MOSFETs are normally recommended for use with the HIP6004B. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFET’s absolute gate-tosource voltage rating determine whether logic-level MOSFETs are appropriate. Figure 9 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from VCC. The boot capacitor, CBOOT develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of VCC less the boot diode drop (VD) when the lower MOSFET, Q2 turns on. Logic-level MOSFETs can only be used if the MOSFET’s absolute gate-to-source voltage rating exceeds the maximum voltage applied to VCC . +12V VCC HIP6004B DBOOT +5V OR +12V + VD BOOT CBOOT UGATE Q1 PHASE - + NOTE: VG-S VCC -VD Q2 LGATE PGND D2 NOTE: VG-S VCC GND FIGURE 9. UPPER GATE DRIVE - BOOTSTRAP OPTION 11 + LGATE PGND Q2 D2 NOTE: VG-S VCC GND FIGURE 10. UPPER GATE DRIVE - DIRECT VCC DRIVE OPTION Schottky Selection Rectifier D2 is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency will drop one or two percent as a result. The diode’s rated reverse breakdown voltage must be greater than the maximum input voltage. HIP6004B HIP6004B DC-DC Converter Application Circuit in Application Note AN9672. Although the Application Note details the HIP6004, the same evaluation platform can be used to evaluate the HIP6004B. Figure 11 shows an application circuit of a DC-DC Converter for an Intel Pentium Pro microprocessor. Detailed information on the circuit, including a complete Bill-of-Materials and circuit board description, can be found VIN = +5V OR +12V L1 - 1µHµ F1 2x 1µF 2N6394 CIN 5x 1000µF +12V 2K D1 0.1µF 1000pF VSEN 1 RT VID0 VID1 VID2 VID3 VID4 FB OVP 18 19 2 OCSET MONITOR AND PROTECTION SS 3 0.1µF VCC 20 4 5 6 7 8 1K 12 PGOOD 15 BOOT OSC 0.1µF 14 UGATE Q1 13 PHASE HIP6004B D/A - - Q2 16 PGND 9 11 COMP 2.2nF 17 LGATE + + 10 GND 20K 8.2nF 0.1µF 1.33K 15 Component Selection Notes: COUT - Each 1000µF 6.3W VDC, Sanyo MV-GX or Equivalent. CIN - Each 330µF 25W VDC, Sanyo MV-GX or Equivalent. L2 - Core: Micrometals T50-52B; Each Winding: 10 Turns of 16AWG. L1 - Core: Micrometals T50-52; Winding: 5 Turns of 18AWG. D1 - 1N4148 or Equivalent. D2 - 3A, 40V Schottky, Motorola MBR340 or Equivalent. Q1 , Q2 - Intersil MOSFET; RFP70N03. FIGURE 11. PENTIUM PRO DC-DC CONVERTER 12 L2 3µH D2 COUT 9x 1000µF +VO HIP6004B Small Outline Plastic Packages (SOIC) M20.3 (JEDEC MS-013-AC ISSUE C) 20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE N INDEX AREA INCHES H 0.25(0.010) M B M E -B- 1 2 3 L SEATING PLANE -A- h x 45o A D SYMBOL MIN MAX MIN MAX NOTES A 0.0926 0.1043 2.35 2.65 - A1 0.0040 0.0118 0.10 0.30 - B 0.014 0.019 0.35 0.49 9 C 0.0091 0.0125 0.23 0.32 - D 0.4961 0.5118 12.60 13.00 3 E 0.2914 0.2992 7.40 7.60 4 e -C- e µ A1 B 0.25(0.010) M C 0.10(0.004) C A M B S MILLIMETERS 0.050 BSC 1.27 BSC - H 0.394 0.419 10.00 10.65 - h 0.010 0.029 0.25 0.75 5 L 0.016 0.050 0.40 1.27 6 N 20 0o 20 8o 0o 7 8o Rev. 1 1/02 NOTES: 1. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of Publication Number 95. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension “D” does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. 13 HIP6004B Thin Shrink Small Outline Plastic Packages (TSSOP) N INDEX AREA E 0.25(0.010) M E1 2 INCHES SYMBOL 3 0.05(0.002) -A- 20 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE GAUGE PLANE -B1 M20.173 B M SEATING PLANE L A D -C- e A1 b 0.10(0.004) M 0.25 0.010 A2 c 0.10(0.004) C A M B S NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-153-AC, Issue E. MIN MAX MILLIMETERS MIN MAX NOTES A - 0.047 - 1.20 - A1 0.002 0.006 0.05 0.15 - A2 0.031 0.051 0.80 1.05 - b 0.0075 0.0118 0.19 0.30 9 c 0.0035 0.0079 0.09 0.20 - D 0.252 0.260 6.40 6.60 3 E1 0.169 0.177 4.30 4.50 4 e 0.026 BSC 0.65 BSC - E 0.246 0.256 6.25 6.50 - L 0.0177 0.0295 0.45 0.75 6 8o 0o N 20 0o 20 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 7 8o Rev. 1 6/98 3. Dimension “D” does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E1” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension “b” does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of “b” dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 14 HIP6004B Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L20.5x5 20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHC ISSUE C) MILLIMETERS SYMBOL MIN NOMINAL MAX NOTES A 0.80 0.90 1.00 - A1 - - 0.05 - A2 - - 1.00 9 A3 b 0.20 REF 0.23 D 0.38 5, 8 5.00 BSC D1 D2 0.28 9 - 4.75 BSC 2.95 3.10 9 3.25 7, 8 E 5.00 BSC - E1 4.75 BSC 9 E2 2.95 e 3.10 3.25 7, 8 0.65 BSC - k 0.25 - - - L 0.35 0.60 0.75 8 L1 - - 0.15 10 N 20 2 Nd 5 3 Ne 5 3 P - - 0.60 9 - - 12 9 Rev. 3 10/02 NOTES: 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. 2. N is the number of terminals. 3. Nd and Ne refer to the number of terminals on each D and E. 4. All dimensions are in millimeters. Angles are in degrees. 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. 9. Features and dimensions A2, A3, D1, E1, P & are present when Anvil singulation method is used and not present for saw singulation. 10. Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. 15