Active Errata List • Reading Errors • Empty Flag Parasitic Pulse Errata History Lot Number Errata List M67206H, M672061H, M67204H all lot numbers 1, 2 Radiation Tolerant FIFOs Errata Description 1. Reading errors. Description Sometimes a bit that has been written "1" is read "0". Failure Conditions 1. Read and write commands fall down almost at the same time, tWLRL parameter in the hereunder table. 2. Write bit “0” on input port while a bit “1” is expected on output port. 3. Reading the 64th+1 writing location. 4. Read pulse (tRLRH) less than the one specified in the hereunder table. (mod 64) location (16th +1 WR for 4Kx9 FIFO) vs. the (mod 16) M67206H M672061H M67204H Errata Sheet Writing Data n RD Reading Data n+64+1(mod 64) tWLRL tRLRH In “0” written Qn “1” expected, “0” read (n+16+1(mod 16)) H.Z H.Z Root Cause The memory array of the 16Kx9 FIFO contains 64 columns, the 4Kx9 contains 16 columns. To reduce the read access time, a pipe line has been implemented on the data path. When the data n is going out of the FIFO, the datan+1 is prefetched for the next read access. When the internal writing and reading are different from 64 (mod 64) (16 (mod 16) ), a write and a read access are made on the same column. Coupling between the read bit-line and the write bit-line only disturbs the pre-fetch operation, forcing the sense amplifier to output “0”. Then, the next external reading may be wrong. Characterization Worst case condition: 125°C / 4.5V tWLRL tRLRH minimum maximum 67206H / 672061H ≥ 0 ns ≤ 8 ns ≤ 30 ns 67204H ≥ -2 ns ≤ 8 ns ≤ 25 ns 4425B–AERO–01/06 Workaround The workaround depends of the available means to implement it. Any of the following workarounds can be used: 1. No read sequence while write sequence. 2. Control the distance between the read and write locations. 3. Control the tWLRL parameter in accordance with the above table. 4. Apply a read pulse tRLRH greater than the value given in the above table. 2. Empty Flag Parasitic Pulse. Description A parasitic positive pulse can be obseved during a FIFO write if it is applied during the read of first data of the FIFO buffer (c.f. hereunder chronograms). Side Effect No side effect on flags computation, internal FIFO control and data integrity. Behavior 1. WR wide pulse width: tWLRH WR Data0 RD tRHEH tpulse Expected EF 2. Observed WR short pulse width: tWLRH WR Data0 RD tRHEH Expected EF Observed In this case, the falling edge of the parasitic pulse is masked by the beginning of the regular hight level of EF flag. Root Cause Un-controlled delays on input signals of a flags logic decoder generate an internal glitch. This glitch is re-formatted by the on-chip ETD system (Edge Transition Detection) and a parasitic pulse is output on EF pin. Work Around Any of the following workarounds can be used: 1. No write sequence while read sequence. 2. EF evaluation according to the following characterization. 2 4425B–AERO–01/06 Characterization • Un-functionning window - t WLRH: t WLRH from up to Condition 0 ns 10 ns Vcc min, +125°C 0 ns 6 ns Vcc Max, -55°C • Parasitic pulse delay - t RHEH: t RHEH delay Condition 15 ns Vcc min, +125°C 8 ns Vcc Max, -55°C width Comment 20 ns Maximum • Parasitic pulse width- t pulse: t pulse 3 4425B–AERO–01/06 Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 Regional Headquarters Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 Atmel Operations Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 ASIC/ASSP/Smart Cards 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 Literature Requests www.atmel.com/literature Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company’s standard warranty which is detailed in Atmel’s Terms and Conditions located on the Company’s web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel’s products are not authorized for use as critical components in life support devices or systems. © Atmel Corporation 2006. All rights reserved. Atmel ® and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others. Printed on recycled paper. 4425B–AERO–01/06