Data Sheet, Rev. 1.0, Mar. 2004 HYS64D[16/32/64][300/301/320][G/H]U–5–C HYS72D[32/64][300/301/320][G/H]U–5–C HYS64D[16/32/64][300/301/320][G/H]U–6–C HYS72D[32/64][300/301/320][G/H]U–6–C 184-Pin Unbuffered Double Data Rate SDRAM UDIMM DDR SDRAM Memory Products N e v e r s t o p t h i n k i n g . Edition 2004-03 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved. Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Data Sheet, Rev. 1.0, Mar. 2004 HYS64D[16/32/64][300/301/320][G/H]U–5–C HYS72D[32/64][300/301/320][G/H]U–5–C HYS64D[16/32/64][300/301/320][G/H]U–6–C HYS72D[32/64][300/301/320][G/H]U–6–C 184-Pin Unbuffered Double Data Rate SDRAM UDIMMDDR SDRAM Memory Products N e v e r s t o p t h i n k i n g . HYS64D[16/32/64][300/301/320][G/H]U–5–C, HYS72D[32/64][300/301/320][G/H]U–5–C, HYS64D[16/32/64][300/301/320][G/H]U–6–C Revision History: Rev. 1.0 Previous Version: – Page Subjects (major changes since last revision) all new data sheet template 1 Editorial change 2004-03 We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: [email protected] Template: mp_a4_v2.0_2003-06-06.fm HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules 1 1.1 1.2 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2 Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 3 3.1 3.2 Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Current Conditions and Specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 4 SPD Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 5 Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 Data Sheet 5 Rev. 1.0, 2004-03 184-Pin Unbuffered Double Data Rate SDRAM UDIMM 1 Overview 1.1 Features • • • • • • • • • • • • • HYS64D[16/32/64][300/301/320][G/H]U–5–C HYS72D[32/64][300/301/320][G/H]U–5–C HYS64D[16/32/64][300/301/320][G/H]U–6–C HYS72D[32/64][300/301/320][G/H]U–6–C 184-Pin Unbuffered Double Data Rate SDRAM (ECC and non-parity) for PC and Server main memory applications One rank 16M x 64, 32M × 64, 32M × 72 and two ranks 64M × 64, 64M × 72 organization JEDEC standard Double Data Rate Synchronous DRAMs (DDR SDRAM) Single +2.5V (±0.2V) power supply and +2.6V (±0.1V) ppower supply for DDR400 Built with 256 Mbit DDR SDRAM in P-TSOPII-66-1 package Programmable CAS Latency, Burst Length, and Wrap Sequence (Sequential & Interleave) Auto Refresh (CBR) and Self Refresh All inputs and outputs SSTL_2 compatible Serial Presence Detect with E2PROM JEDEC standard MO-206 form factor: 133.35 mm × 31.75 mm × 4.00 mm max. Jedec standard reference layout Gold plated contacts DDR400 Speed Grade supported Lead-free Table 1 Performance Part Number Speed Code –5 –6 Unit Module Speed Grade DDR400B DDR333B — Component Module PC3200–3033 PC2700–2533 — 200 166 MHz 166 166 MHz 133 133 MHz max. Clock Frequency @ CL = 3 @ CL = 2.5 @ CL = 2 1.2 fCK3 fCK2.5 fCK2 Description The HYS64D[16/32/64][300/301/320][G/H]U–5–C, HYS72D[32/64][300/301/320][G/H]U–5–C, HYS64D[16/32/64][300/301/320][G/H]U–6–C and HYS72D[32/64][300/301/320][G/H]U–6–C are industry standard 184-Pin Unbuffered Double Data Rate SDRAM (UDIMM) organized as 16M ×64, 32M ×64 and 64M ×64 for non-parity and 32M × 72 and 64M × 72 for ECC main memory applications. The memory array is designed with 256Mbit Double Data Rate Synchronous DRAMs. A variety of decoupling capacitors are mounted on the printed circuit board. The DIMMs feature serial presence detect (SPD) based on a serial E2PROM device using the 2-pin I2C protocol. The first 128 bytes are programmed with configuration data and the second 128 bytes are available to the customer Data Sheet 6 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Overview Table 2 Ordering Information Type Compliance Code Description SDRAM Technology HYS64D16301GU–5–C PC3200U–30330–C0 one rank 128MB DIMM 256 Mbit (×16) HYS64D32300GU–5–C PC3200U–30330–A0 one rank 256MB DIMM 256 Mbit (×8) HYS72D32300GU–5–C PC3200U–30330–A0 one rank 256MB ECC-DIMM 256 Mbit (×8) HYS64D64320GU–5–C PC3200U–30330–B0 two ranks 512MB DIMM 256 Mbit (×8) HYS72D64320GU–5–C PC3200U–30330–B0 two ranks 512MB ECC-DIMM 256 Mbit (×8) HYS64D16301GU–6–C PC2700U–25330–C0 one rank 128MB DIMM 256 Mbit (×16) HYS64D32300GU–6–C PC2700U–25330–A0 one rank 256MB DIMM 256 Mbit (×8) HYS72D32300GU–6–C PC2700U–25330–A0 one rank 256MB ECC-DIMM 256 Mbit (×8) HYS64D64320GU–6–C PC2700U–25330–B0 two ranks 512MB DIMM 256 Mbit (×8) HYS72D64320GU–6–C PC2700U–25330–B0 two ranks 512MB ECC-DIMM 256 Mbit (×8) HYS64D16301HU–5–C PC3200U–30330–C0 one rank 128MB DIMM 256 Mbit (×16) HYS64D32300HU–5–C PC3200U–30330–A0 one rank 256MB DIMM 256 Mbit (×8) HYS72D32300HU–5–C PC3200U–30330–A0 one rank 256MB ECC-DIMM 256 Mbit (×8) HYS64D64320HU–5–C PC3200U–30330–B0 two ranks 512MB DIMM 256 Mbit (×8) HYS72D64320HU–5–C PC3200U–30330–B0 two ranks 512MB ECC-DIMM 256 Mbit (×8) PC2700U–25330–C0 one rank 128MB DIMM PC3200 (CL=3) PC2700 (CL=2.5) PC3200 (CL=3) PC2700 (CL=2.5) HYS64D16301HU–6–C 256 Mbit (×16) HYS64D32300HU–6–C PC2700U–25330–A0 one rank 256MB DIMM 256 Mbit (×8) HYS72D32300HU–6–C PC2700U–25330–A0 one rank 256MB ECC-DIMM 256 Mbit (×8) HYS64D64320HU–6–C PC2700U–25330–B0 two ranks 512MB DIMM 256 Mbit (×8) HYS72D64320HU–6–C PC2700U–25330–B0 two ranks 512MB ECC-DIMM 256 Mbit (×8) Note: All part numbers end with a place code designating the silicon-die revision. Reference information available on request. Example: HYS72D32000HU-6-C, indicating rev. C dies are used for SDRAM components. The Compliance Code is printed on the module labels describing the speed sort (for example “PC2700”), the latencies and SPD code definition (for example “20330” means CAS latency of 2.0 clocks, RCD1) latency of 3 clocks, Row Precharge latency of 3 clocks, and JEDEC SPD code definiton version 0), and the Raw Card used for this module. 1) RCD: Row-Column-Delay Data Sheet 7 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration 2 Pin Configuration Table 3 The pin configuration of the Unbuffered DDR SDRAM DIMM is listed by function in Table 3 (184 pins). The abbreviations used in columns Pin and Buffer Type are explained in Table 4 and Table 5 respectively. The pin numbering is depicted in Figure 1. Table 3 Pin Configuration of UDIMM Pin# Name Pin Buffer Function Type Type Clock Signals 137 CK0 I SSTL Clock Signals 2:0 NC NC — 16 CK1 I SSTL 76 CK2 I SSTL Note: For clock net loading see block diagram, CK0 is NC on 1R ×16 138 CK0 I SSTL NC NC — 17 CK1 I SSTL 75 CK2 I SSTL 21 CKE0 I SSTL Clock Enable Rank 0 111 CKE1 I SSTL Clock Enable Rank 1 NC — I SSTL Chip Select Rank 0 158 S1 I SSTL Chip Select Rank 1 NC — Note: 1-rank module 154 RAS I SSTL Row Address Strobe 65 CAS I SSTL Column Address Strobe 63 WE I SSTL Write Enable Address Signals 59 BA0 I SSTL 52 BA1 I SSTL Bank Address Bus 2:0 48 A0 I SSTL Address Bus 11:0 43 A1 I SSTL 41 A2 I SSTL 130 A3 I SSTL 37 A4 I SSTL 32 A5 I SSTL 125 A6 I SSTL 29 A7 I SSTL Data Sheet I SSTL A9 I SSTL 141 A10 I SSTL AP I SSTL 118 A11 I SSTL 115 A12 I SSTL Address Bus 11:0 Address Signal 12 NC NC — Note: 128 Mbit module based A13 I SSTL Address Signal 13 based NC — Note: Module based on 512 Mbit or smaller dies Data Bus 63:0 Data Signals Note: 2-rank module NC A8 27 NC Control Signals S0 122 Note: 1 Gbit module Note: 1-rank module 157 Pin Buffer Function Type Type 167 Note: 2-rank module NC Pin# Name Note: Module based on 256 Mbit or larger dies Complement Clock Signals 2:0 Note: For clock net loading see block diagram, CK0 is NC on 1R ×16 Pin Configuration of UDIMM (cont’d) 8 2 DQ0 I/O SSTL 4 DQ1 I/O SSTL 6 DQ2 I/O SSTL 8 DQ3 I/O SSTL 94 DQ4 I/O SSTL 95 DQ5 I/O SSTL 98 DQ6 I/O SSTL 99 DQ7 I/O SSTL 12 DQ8 I/O SSTL 13 DQ9 I/O SSTL 19 DQ10 I/O SSTL 20 DQ11 I/O SSTL 105 DQ12 I/O SSTL 106 DQ13 I/O SSTL 109 DQ14 I/O SSTL 110 DQ15 I/O SSTL 23 DQ16 I/O SSTL 24 DQ17 I/O SSTL 28 DQ18 I/O SSTL 31 DQ19 I/O SSTL 114 DQ20 I/O SSTL 117 DQ21 I/O SSTL Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration Table 3 Table 3 Pin Configuration of UDIMM (cont’d) Pin Configuration of UDIMM (cont’d) Pin# Name Pin Buffer Function Type Type Pin# Name Pin Buffer Function Type Type 121 DQ22 I/O SSTL 178 DQ62 I/O SSTL 123 DQ23 I/O SSTL 179 DQ63 I/O SSTL 33 DQ24 I/O SSTL 44 CB0 I/O SSTL 35 DQ25 I/O SSTL NC NC — Note: Non-ECC module CB1 I/O SSTL Check Bit 1 39 DQ26 I/O SSTL 40 DQ27 I/O SSTL 126 DQ28 I/O SSTL 127 DQ29 I/O SSTL 131 DQ30 I/O SSTL 133 DQ31 I/O SSTL 53 DQ32 I/O SSTL 55 DQ33 I/O SSTL 57 DQ34 I/O SSTL 60 DQ35 I/O SSTL 146 DQ36 I/O SSTL 147 DQ37 I/O SSTL 150 DQ38 I/O SSTL 151 DQ39 I/O SSTL 61 DQ40 I/O SSTL 64 DQ41 I/O SSTL 68 DQ42 I/O SSTL 69 DQ43 I/O SSTL 153 DQ44 I/O SSTL 155 DQ45 I/O SSTL 161 DQ46 I/O SSTL 162 DQ47 I/O SSTL 72 DQ48 I/O SSTL 73 DQ49 I/O 79 DQ50 I/O Data Bus 63:0 Check Bit 0 Note: ECC type module 45 Note: ECC type module 49 NC NC — Note: Non-ECC module CB2 I/O SSTL Check Bit 2 NC NC — Note: Non-ECC module CB3 I/O SSTL Check Bit 3 Note: ECC type module 51 Note: ECC type module 134 NC NC — Note: Non-ECC module CB4 I/O SSTL Check Bit 4 NC NC — Note: Non-ECC module CB5 I/O SSTL Check Bit 5 Note: ECC type module 135 Note: ECC type module 142 NC NC — Note: Non-ECC module CB6 I/O SSTL Check Bit 6 NC NC — Note: Non-ECC module CB7 I/O SSTL Check Bit 7 Note: ECC type module 144 Note: ECC type module NC NC — Note: Non-ECC module 5 DQS0 I/O SSTL Data Strobe Bus 7:0 SSTL 14 DQS1 I/O SSTL SSTL 25 DQS2 I/O SSTL DQS3 I/O SSTL Note: See block diagram for corresponding DQ signals 80 DQ51 I/O SSTL 36 165 DQ52 I/O SSTL 56 DQS4 I/O SSTL 166 DQ53 I/O SSTL 67 DQS5 I/O SSTL 170 DQ54 I/O SSTL 78 DQS6 I/O SSTL 171 DQ55 I/O SSTL 86 DQS7 I/O SSTL 83 DQ56 I/O SSTL 47 DQS8 I/O SSTL 84 DQ57 I/O SSTL NC NC — 87 DQ58 I/O SSTL 88 DQ59 I/O SSTL 174 DQ60 I/O SSTL 175 DQ61 I/O SSTL Data Sheet Data Bus 63:0 Data Strobe 8 Note: ECC type module 9 Note: Non-ECC module Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration Table 3 Table 3 Pin Configuration of UDIMM (cont’d) Pin Configuration of UDIMM (cont’d) Pin# Name Pin Buffer Function Type Type Pin# Name Pin Buffer Function Type Type 97 DM0 I SSTL GND — Ground Plane 107 DM1 I SSTL 119 DM2 I SSTL 129 DM3 I SSTL 149 DM4 I SSTL 159 DM5 I SSTL 169 DM6 I SSTL 177 DM7 I SSTL 140 DM8 I SSTL 3, VSS 11, 18, 26, 34, 42, 50, 58, 66, 74, 81, 89, 93, 100, 116, 124, 132, 139, 145, 152, 160, 176 O VDD Identification Data Mask Bus 7:0 Data Mask 8 Note: ECC type module NC NC — Note: Non-ECC module EEPROM 92 SCL I CMOS Serial Bus Clock 91 SDA I/O OD 181 SA0 I 182 SA1 I CMOS Slave Address Select CMOS Bus 2:0 183 SA2 I CMOS Serial Bus Data Power Supplies 1 184 VREF AI — VDDSPD PWR — 15, VDDQ 22, 30, 54, 62, 77, 96, 104, 112, 128, 136, 143, 156, 164, 172, 180 PWR — 7, VDD 38, 46, 70, 85, 108, 120, 148, 168 PWR — Data Sheet Other Pins I/O Reference Voltage 82 EEPROM Power Supply VDDID OD Note: Pin in tristate, indicating VDD and VDDQ nets connected on PCB I/O Driver Power Supply NC 9, 10, 71, 90, 101, 102, 103, 113, 163, 173 Table 4 Power Supply NC — Not connected Pins not connected on Infineon UDIMMs Abbreviations for Pin Type Abbreviatio Description n 10 I Standard input-only pin. Digital levels. O Output. Digital levels. I/O I/O is a bidirectional input/output signal. AI Input. Analog levels. PWR Power Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration Table 4 Abbreviations for Pin Type (cont’d) Table 5 Abbreviatio Description n GND Ground NC Not Connected (JEDEC Standard) Abbreviatio Description n SSTL Serial Stub Terminalted Logic (SSTL2) LV-CMOS Low Voltage CMOS CMOS OD Data Sheet Abbreviations for Buffer Type 11 CMOS Levels Open Drain. The corresponding pin has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration A2 CB01/NC CB02/NC DQ32 DQ34 DQ40 CAS DQ43 DQ49 VDDQ VSS VDD VSS VSS DM0 NC DQ12 DQ14 NC DQ21 DQ22 A6 DM3 DQ31 CK0/NC A10/AP VSS DM4 DQ44 S0 DQ46 DQ52 DM6 NC DM7 SA0 - Pin 041 Pin 045 Pin 049 Pin 053 Pin 057 Pin 061 Pin 065 Pin 069 Pin 073 Pin 077 Pin 081 Pin 085 Pin 089 Pin 093 Pin 097 Pin 101 Pin 105 Pin 109 Pin 113 Pin 117 Pin 121 Pin 125 Pin 129 Pin 133 Pin 137 Pin 141 Pin 145 Pin 149 Pin 153 Pin 157 Pin 161 Pin 165 Pin 169 Pin 173 Pin 177 Pin 181 VSS VDD VSS VDDQ - - DQ01 - DQ03 - DQ08 - CK1 - DQ11 - DQ17 - DQ18 - A5 - DQS3 - DQ27 DQ10 DQ16 A9 DQ19 DQ25 DQ26 - Pin 003 Pin 007 Pin 011 Pin 015 Pin 019 Pin 023 Pin 027 Pin 031 Pin 035 Pin 039 Pin 004 Pin 008 Pin 012 Pin 016 Pin 020 Pin 024 Pin 028 Pin 032 Pin 036 Pin 040 A1 DQS8/NC CB03/NC DQ33 BA0 WE DQS5 NC CK2 DQ50 DQ56 DQ58 SDA DQ05 DQ07 NC DM1 CKE1/NC A12/NC DM2 DQ23 DQ29 DQ30 CB5/NC VSS VDDQ DQ37 DQ39 DQ45 DM5 NC A13/NC DQ55 DQ61 DQ63 SA2 - Pin 043 Pin 047 Pin 051 Pin 055 Pin 059 Pin 063 Pin 067 Pin 071 Pin 075 Pin 079 Pin 083 Pin 087 Pin 091 Pin 095 Pin 099 Pin 103 Pin 107 Pin 111 Pin 115 Pin 119 Pin 123 Pin 127 Pin 131 Pin 135 Pin 139 Pin 143 Pin 147 Pin 151 Pin 155 Pin 159 Pin 163 Pin 167 Pin 171 Pin 175 Pin 179 Pin 183 Pin 044 Pin 048 Pin 052 Pin 056 Pin 060 Pin 064 Pin 068 Pin 072 Pin 076 Pin 080 Pin 084 Pin 088 Pin 092 Pin 096 Pin 100 Pin 104 Pin 108 Pin 112 Pin 116 Pin 120 Pin 124 Pin 128 Pin 132 Pin 136 Pin 140 Pin 144 Pin 148 Pin 152 Pin 156 Pin 160 Pin 164 Pin 168 Pin 172 Pin 176 Pin 180 Pin 184 - BACKSIDE Pin 001 Pin 005 Pin 009 Pin 013 Pin 017 Pin 021 Pin 025 Pin 029 Pin 033 Pin 037 FRONTSIDE VREF DQS0 NC DQ09 CK1 CKE0 DQS2 A7 DQ24 A04 - CB00/NC A0 BA1 DQS4 DQ35 DQ41 DQ42 DQ48 CK2 DQ51 DQ57 DQ59 SCL VDDQ VSS VDDQ VDD VDDQ VSS VDD VSS VDDQ VSS VDDQ DM8/NC CB7/NC VDD VSS VDDQ VSS VDDQ VDD VDDQ VSS VDDQ VDDSPD Pin 002 Pin 006 Pin 010 Pin 014 Pin 018 Pin 022 Pin 026 Pin 030 Pin 034 Pin 038 - DQ00 DQ02 NC DQS1 VSS VDDQ VSS VDDQ VSS VDD Pin 042 Pin 046 Pin 050 Pin 054 Pin 058 Pin 062 Pin 066 Pin 070 Pin 074 Pin 078 Pin 082 Pin 086 Pin 090 Pin 094 Pin 098 Pin 102 Pin 106 Pin 110 Pin 114 Pin 118 Pin 122 Pin 126 Pin 130 Pin 134 Pin 138 Pin 142 Pin 146 Pin 150 Pin 154 Pin 158 Pin 162 Pin 166 Pin 170 Pin 174 Pin 178 Pin 182 - VSS VDD VSS VDDQ VSS VDDQ VSS VDD VSS DQS6 VDDID DQS7 NC DQ04 DQ06 NC DQ13 DQ15 DQ20 A11 A8 DQ28 A3 CB4/NC CK0/NC CB06/NC DQ36 DQ38 RAS S1 /NC DQ47 DQ53 DQ54 DQ60 DQ62 SA1 MPPD0030 Figure 1 Pin Configuration 184-Pin, UDIMM Table 6 Address Format Density Organization Memory Ranks SDRAMs # of SDRAMs # of row/bank/ columns bits Refresh Period Interval 128MB 16M ×64 1 16M ×16 4 13/2/9 8K 64 ms 7.8 µs 256MB 32M ×64 1 32M ×8 8 13/2/10 8K 64 ms 7.8 µs 256MB 32M ×72 1 32M ×8 9 13/2/10 8K 64 ms 7.8 µs 512MB 64M ×64 2 32M ×8 16 13/2/10 8K 64 ms 7.8 µs 512MB 64M ×72 2 32M ×8 18 13/2/10 8K 64 ms 7.8 µs Data Sheet 12 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration BA0 - BA1 A0 - An RAS CAS WE CKE0 VDDSPD VDD/VDDQ VREF VSS VDDID BA0 - BA1: SDRAMs D0 - D3 A0 - An: SDRAMs D0 - D3 RAS: SDRAMs D0 - D3 CAS: SDRAMs D0 - D3 WE: SDRAMs D0 - D3 CKE: SDRAMs D0 - D3 VDD: SPD EEPROM E0 VDD/VDDQ: SDRAMs D0 - D3 VREF: SDRAMs D0 - D3 VSS: SDRAMs D0 - D3 Strap: see Note 1 S0 DM1 DQS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DM0 DQS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 LDM CS LDQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 UDM UDQS I/O8 I/O9 I/O10 I/O11 I/O12 I/O13 I/O14 I/O15 D0 DM3 DQS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DM2 DQS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 LDM CS LDQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 UDM UDQS I/O8 I/O9 I/O10 I/O11 I/O12 I/O13 I/O14 I/O15 SCL SAD SA0 SA1 SA2 VSS SCL SAD A0 A1 A2 WP D1 E0 DM5 DQS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DM4 DQS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 LDM CS LDQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 UDM UDQS I/O8 I/O9 I/O10 I/O11 I/O12 I/O13 I/O14 I/O15 DM7 DQS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 DM6 DQS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 LDM CS LDQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 UDM UDQS I/O8 I/O9 I/O10 I/O11 I/O12 I/O13 I/O14 I/O15 D2 D3 MPBD1051 Figure 2 Block Diagram Raw Card C (×64, 1 Rank, ×16) Notes Table 7 1. VDD = VDDQ, therefore VDDID strap open 2. DQ, DQS, DM resistors are 22 Ω ±5 % 3. BAn, An, RAS, CAS, WE resistors are 7.5 Ω ±5 % Data Sheet 13 Clock Signal Loads Clock Input Number of SDRAMs Note CK0, CK0 NC — CK1, CK1 2 SDRAMs — CK2, CK2 2 SDRAMs — Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration BA0 - BA1 A0 - An RAS CAS WE CKE0 VDDSPD VDD/VDDQ VREF VSS VDDID BA0 - BA1: SDRAMs D0 - D7 A0 - An: SDRAMs D0 - D7 RAS: SDRAMs D0 - D7 CAS: SDRAMs D0 - D7 WE: SDRAMs D0 - D7 CKE: SDRAMs D0 - D7 VDD: SPD EEPROM E0 VDD/VDDQ: SDRAMs D0 - D7 VREF: SDRAMs D0 - D7 VSS: SDRAMs D0 - D7 Strap: see Note 1 S0 DM0 DQS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM1 DQS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM2 DQS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D0 D1 D2 DM3 DQS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM4 DQS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM5 DQS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D3 D4 DM6 DQS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM7 DQS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D6 D7 D5 SCL SAD SA0 SA1 SA2 VSS E0 SCL SAD A0 A1 A2 WP MPBD1011 Figure 3 Block Diagram UDIMM Raw Card A (×64, 1 Rank, ×8) Notes 1. VDD = VDDQ, therefore VDDID strap open 2. DQ, DQS, DM resistors are 22 Ω ±5 % 3. BAn, An, RAS, CAS, WE resistors are 5.1 Ω ±5 % Data Sheet Table 8 14 Clock Signal Loads Clock Input Number of SDRAMs Note CK0, CK0 2 SDRAMs — CK1, CK1 3 SDRAMs — CK2, CK2 3 SDRAMs — Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration BA0 - BA1 A0 - An RAS CAS WE CKE0 VDDSPD VDD/VDDQ VREF VSS VDDID BA0 - BA1: SDRAMs D0 - D8 A0 - An: SDRAMs D0 - D8 RAS: SDRAMs D0 - D8 CAS: SDRAMs D0 - D8 WE: SDRAMs D0 - D8 CKE: SDRAMs D0 - D8 VDD: SPD EEPROM E0 VDD/VDDQ: SDRAMs D0 - D8 VREF: SDRAMs D0 - D8 VSS: SDRAMs D0 - D8 Strap: see Note 1 S0 DM0 DQS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM1 DQS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM2 DQS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D0 D1 D2 DM3 DQS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM4 DQS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM5 DQS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 SCL SAD SA0 SA1 SA2 VSS Figure 4 SCL SAD A0 A1 A2 WP D4 D5 DM6 DQS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM7 DQS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM8 DQS8 CB0 CB1 CB2 CB3 CB4 CB5 CB6 CB7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D6 D7 D8 E0 MPBD1001 Block Diagram UDIMM Raw Card A (×72, 1Rank, ×8) Notes Table 9 1. VDD = VDDQ, therefore VDDID strap open 2. DQ, DQS, DM resistors are 22 Ω ±5 % 3. BAn, An, RAS, CAS, WE resistors are 5.1 Ω ±5 % Data Sheet D3 15 Clock Signal Loads Clock Input Number of SDRAMs Note CK0, CK0 3 SDRAMs — CK1, CK1 3 SDRAMs — CK2, CK2 3 SDRAMs — Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration BA0 - BA1 A0 - An RAS CAS WE CKE0 CKE1 VDDSPD VDD/VDDQ VREF VSS VDDID BA0 - BA1: SDRAMs D0 - D15 A0 - An: SDRAMs D0 - D15 RAS: SDRAMs D0 - D15 CAS: SDRAMs D0 - D15 WE: SDRAMs D0 - D15 CKE: SDRAMs D0 - D7 CKE:SDRAMs D8 - D15 VDD: SPD EEPROM E0 VDD/VDDQ: SDRAMs D0 - D15 VREF: SDRAMs D0 - D15 VSS: SDRAMs D0 - D15 Strap: see Note 1 S0 S1 DM0 DQS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM1 DQS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM2 DQS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM3 DQS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D0 D1 D2 D3 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D8 D9 D10 D11 DM4 DQS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM5 DQS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM6 DQS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM7 DQS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 SCL SAD SA0 SA1 SA2 VSS Figure 5 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D5 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D6 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D7 DM CS DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D12 D13 D14 D15 E0 MPBD1031 Block Diagram UDIMM Raw Card B (×64, 2 Ranks, ×8) Notes Table 10 1. VDD = VDDQ, therefore VDDID strap open 2. DQ, DQS, DM resistors are 22 Ω ±5 % 3. BAn, An, RAS, CAS, WE resistors are 3 Ω ±5 % Data Sheet SCL SAD A0 A1 A2 WP D4 16 Clock Signal Loads Clock Input Number of SDRAMs Note CK0, CK0 4 SDRAMs — CK1, CK1 6 SDRAMs — CK2, CK2 6 SDRAMs — Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Pin Configuration BA0 - BA1 A0 - An RAS CAS WE CKE0 CKE1 BA0 - BA1: SDRAMs D0 - D17 A0 - An: SDRAMs D0 - D17 RAS: SDRAMs D0 - D17 CAS: SDRAMs D0 - D17 WE: SDRAMs D0 - D17 CKE: SDRAMs D0 - D8 CKE:SDRAMs D9 - D17 SCL SAD SA0 SA1 SA2 VSS E0 SCL SAD A0 A1 A2 WP S0 S1 DM0/DQS9 DQS0 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM1/DQS10 DQS1 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM2/DQS11 DQS2 DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM3/DQS12 DQS3 DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 VDDSPD VDD/VDDQ VREF VSS VDDID CS CS CS CS D0 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D1 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D2 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D3 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS CS CS CS D9 DM4/DQS13 DQS4 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM5/DQS14 DQS5 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM6/DQS15 DQS6 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM7/DQS16 DQS7 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 DM8/DQS17 DQS8 CB0 CB1 CB2 CB3 CB4 CB5 CB6 CB7 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D10 D11 D12 VDD: SPD EEPROM E0 VDD/VDDQ: SDRAMs D0 - D17 VREF: SDRAMs D0 - D17 VSS: SDRAMs D0 - D17 DM: SDRAMs D0 - D17 Strap: see Note 1 CS CS CS CS CS D4 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D5 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D6 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D7 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 D8 DM DQS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7 CS CS CS CS CS D13 D14 D15 D16 D17 MPBD1021 Figure 6 Block Diagram UDIMM Raw Card B (×72, 2 Ranks, ×8) Notes Table 11 1. VDD = VDDQ, therefore VDDID strap open 2. DQ, DQS, DM resistors are 22 Ω ±5 % 3. BAn, An, RAS, CAS, WE resistors are 3 Ω ±5 % Data Sheet 17 Clock Signal Loads Clock Input Number of SDRAMs Note CK0, CK0 6 SDRAMs — CK1, CK1 6 SDRAMs — CK2, CK2 6 SDRAMs — Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics 3 Electrical Characteristics 3.1 Operating Conditions Table 12 Absolute Maximum Ratings Parameter Symbol Min. Typ. Max. Voltage on I/O pins relative to VSS –0.5 – VDDQ +0.5 V – –1 – +3.6 V – –1 – +3.6 V – –1 – +3.6 V – 0 – +70 °C – Storage temperature (plastic) VIN, VOUT VIN VDD VDDQ TA TSTG –55 – +150 °C – Power dissipation (per SDRAM component) PD – 1 – W – Short circuit output current IOUT – 50 – mA – Voltage on inputs relative to VSS Voltage on VDD supply relative to VSS Voltage on VDDQ supply relative to VSS Operating temperature (ambient) Values Unit Note/ Test Condition Attention: Permanent damage to the device may occur if “Absolute Maximum Ratings” are exceeded. This is a stress rating only, and functional operation should be restricted to recommended operation conditions. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability and exceeding only one of the values may cause irreversible damage to the integrated circuit. Table 13 Electrical Characteristics and DC Operating Conditions Parameter Symbol VDD Device Supply Voltage VDD Output Supply Voltage VDDQ Output Supply Voltage VDDQ EEPROM supply voltage VDDSPD Supply Voltage, I/O Supply VSS, Voltage VSSQ Input Reference Voltage VREF Input Reference Voltage VREF Device Supply Voltage Unit Note/Test Condition 1) Values Min. Typ. Max. 2.3 2.5 2.7 V 2.5 2.6 2.7 V 2.3 2.5 2.7 V 2.5 2.6 2.7 V fCK ≤ 166 MHz fCK > 166 MHz 2) fCK ≤ 166 MHz 3) fCK > 166 MHz 2)3) 2.3 2.5 3.6 V — 0 V — 0 0.49 × VDDQ 0.5 × VDDQ 0.51 × VDDQ V – 50 mV VDDQ / 2 + 50 mV VREF – 0.04 VREF + 0.04 V 5) Input High (Logic1) Voltage VIH(DC) VREF + 0.15 8) Input Low (Logic0) Voltage VIL(DC) –0.3 Input Voltage Level, CK and CK Inputs VIN(DC) –0.3 VDDQ + 0.3 V VREF – 0.15 V VDDQ + 0.3 V Input Differential Voltage, CK and CK Inputs VID(DC) 0.36 VDDQ + 0.6 8)6) I/O Termination Voltage (System) Data Sheet VTT VDDQ / 2 fCK ≤ 166 MHz 4) fCK > 166 MHz 2)4) VDDQ /2 18 V V 8) 8) Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics Table 13 Electrical Characteristics and DC Operating Conditions (cont’d) Parameter Symbol Unit Note/Test Condition 1) Values Min. Typ. Max. VI-Matching Pull-up Current to Pull-down Current VIRatio 0.71 1.4 — 7) Input Leakage Current II –2 2 µA Any input 0 V ≤ VIN ≤ VDD; All other pins not under test = 0 V 8)9) Output Leakage Current IOZ –5 5 µA DQs are disabled; 0 V ≤ VOUT ≤ VDDQ 8) Output High Current, Normal Strength Driver IOH — –16.2 mA VOUT = 1.95 V 8) Output Low Current, Normal Strength Driver IOL 16.2 — mA VOUT = 0.35 V 8) 1) 0 °C ≤ TA ≤ 70 °C 2) DDR400 conditions apply for all clock frequencies above 166 MHz 3) Under all conditions, VDDQ must be less than or equal to VDD. 4) Peak to peak AC noise on VREF may not exceed ± 2% VREF (DC). VREF is also expected to track noise variations in VDDQ. 5) VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF, and must track variations in the DC level of VREF. 6) VID is the magnitude of the difference between the input level on CK and the input level on CK. 7) The ration of the pull-up current to the pull-down current is specified for the same temperature and voltage, over the entire temperature and voltage range, for device drain to source voltage from 0.25 to 1.0 V. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. 8) Inputs are not recognized as valid until VREF stabilizes. 9) Values are shown per DDR SDRAM component Data Sheet 19 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics 3.2 Current Conditions and Specification Table 14 IDD Conditions Parameter Symbol Operating Current 0 one bank; active/ precharge; DQ, DM, and DQS inputs changing once per clock cycle; address and control inputs changing once every two clock cycles. IDD0 Operating Current 1 one bank; active/read/precharge; Burst Length = 4; see component data sheet. IDD1 Precharge Power-Down Standby Current all banks idle; power-down mode; CKE ≤ VIL,MAX IDD2P Precharge Floating Standby Current CS ≥ VIH,,MIN, all banks idle; CKE ≥ VIH,MIN; address and other control inputs changing once per clock cycle; VIN = VREF for DQ, DQS and DM. IDD2F Precharge Quiet Standby Current CS ≥ VIHMIN, all banks idle; CKE ≥ VIH,MIN; VIN = VREF for DQ, DQS and DM; address and other control inputs stable at ≥ VIH,MIN or ≤ VIL,MAX. IDD2Q Active Power-Down Standby Current one bank active; power-down mode; CKE ≤ VILMAX; VIN = VREF for DQ, DQS and DM. IDD3P Active Standby Current one bank active; CS ≥ VIH,MIN; CKE ≥ VIH,MIN; tRC = tRAS,MAX; DQ, DM and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle. IDD3N Operating Current Read one bank active; Burst Length = 2; reads; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR266(A), CL = 3 for DDR333 and DDR400B; IOUT = 0 mA IDD4R Operating Current Write one bank active; Burst Length = 2; writes; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; CL = 2 for DDR266(A), CL = 3 for DDR333 and DDR400B IDD4W Auto-Refresh Current tRC = tRFCMIN, burst refresh IDD5 Self-Refresh Current CKE ≤ 0.2 V; external clock on IDD6 Operating Current 7 four bank interleaving with Burst Length = 4; see component data sheet. IDD7 Data Sheet 20 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics IDD Specification for PC3200 HYS64D16301HU–5–C HYS64D16301GU–5–C HYS64D32000HU–5–C HYS64D32000GU–5–C HYS72D32000HU–5–C HYS72D32000GU–5–C HYS64D64020HU–5–C HYS64D64020GU–5–C HYS72D64020HU–5–C HYS72D64020GU–5–C Part Number & Organization Table 15 128MB 256MB 256MB 512MB 512MB ×64 ×64 ×72 ×64 ×72 1 Rank 1 Rank 1 Rank 2 Ranks 2 Ranks –5 –5 –5 –5 –5 Unit Note 1)2) Symbol Typ. Max. Typ. Max. Typ. Max. Typ. Max. Typ. Max. IDD0 IDD1 IDD2P IDD2F IDD2Q IDD3P IDD3N IDD4R IDD4W IDD5 IDD6 IDD7 300 360 560 720 630 810 864 1080 972 1215 mA 3) 380 440 640 800 720 900 944 1160 1062 1305 mA 3)4) 16 20 32 40 36 45 64 80 72 90 mA 5) 120 144 240 288 270 324 480 576 540 648 mA 5) 80 112 160 224 180 252 320 448 360 504 mA 5) 52 72 104 144 117 162 208 288 234 324 mA 5) 172 216 304 360 342 405 608 720 684 810 mA 5) 400 480 680 800 765 900 984 1160 1107 1305 mA 3)4) 400 520 720 840 810 945 1024 1200 1152 1350 mA 3) 560 760 1120 1520 1260 1710 1424 1880 1602 2115 mA 3) 6 11 11 22 13 25 22 45 25 50 mA 5) 840 1000 1680 2000 1890 2250 1984 2360 2232 2655 mA 3)4) 1) Module IDD values are calculated on the basis of component IDD and can be measured differently depending on actual to DQ loading capacitance. 2) Test condition for maximum values: VDD = 2.7 V, TA = 10 °C 3) The module IDDx values are calculated from the IDDx values of the component data sheet as follows: m × IDDx[component] + n × IDD3N[component] with m and n number of components of rank 1 and 2; n=0 for 1 rank modules 4) DQ I/O (IDDQ) currents are not included in the calculations (see note 1) 5) The module IDDx values are calculated from the corrponent IDDx data sheet values as: (m + n) × IDDx[component] Data Sheet 21 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics IDD Specification for PC2700 HYS64D16301HU–6–C HYS64D16301GU–6–C HYS64D32000HU–6–C HYS64D32000GU–6–C HYS72D32000HU–6–C HYS72D32000GU–6–C HYS64D64020HU–6–C HYS64D64020GU–6–C HYS72D64020HU–6–C HYS72D64020GU–6–C Part Number & Organization Table 16 128MB 256MB 256MB 512MB 512MB ×64 ×64 ×72 ×64 ×72 1 Rank 1 Rank 1 Rank 2 Ranks 2 Ranks –6 –6 –6 –6 –6 Unit Note 1)2) Symbol Typ. Max. Typ. Max. Typ. Max. Typ. Max. Typ. Max. IDD0 IDD1 IDD2P IDD2F IDD2Q IDD3P IDD3N IDD4R IDD4W IDD5 IDD6 IDD7 260 300 480 600 540 675 736 904 828 1017 mA 3) 320 380 560 680 630 765 816 984 918 1107 mA 3)4) 16 20 32 40 36 45 64 80 72 90 mA 5) 100 340 200 240 225 270 400 480 450 540 mA 5) 68 96 136 192 153 216 272 384 306 432 mA 5) 44 60 88 120 99 135 176 240 198 270 mA 5) 144 180 256 304 288 342 512 608 576 684 mA 5) 340 400 560 680 630 765 816 984 918 1107 mA 3)4) 360 440 600 720 675 810 856 1024 963 1152 mA 3) 480 640 960 1280 1080 1440 1216 1584 1368 1782 mA 3) 6 11 11 22 13 25 44 22 25 25 mA 5) 720 860 1440 1720 1620 1935 1696 2024 1908 2277 mA 3)4) 1) Module IDD values are calculated on the basis of component IDD and can be measured differently according to DQ loading capacity. 2) Test condition for maximum values: VDD = 2.7 V, TA = 10 °C 3) The module IDDx values are calculated from the IDDx values of the component data sheet as follows: m × IDDx[component] + n × IDD3N[component] with m and n number of components of rank 1 and 2; n=0 for 1 rank modules 4) DQ I/O (IDDQ) currents are not included in the calculations (see note 1) 5) The module IDDx values are calculated from the corrponent IDDx data sheet values as: (m + n) × IDDx[component] AC Characteristic Table 17 AC Timing - Absolute Specifications for PC3200 and PC2700 Parameter DQ output access time from CK/CK DQS output access time from CK/CK CK high-level width CK low-level width Clock Half Period Data Sheet Symbol –6 tAC tDQSCK tCH tCL tHP –5 Unit Note/ Test Condition 1) DDR333 DDR400B Min. Max. Min. Max. –0.7 +0.7 –0.5 +0.5 ns 2)3)4)5) –0.6 +0.6 –0.6 +0.6 ns 2)3)4)5) 0.45 0.55 0.45 0.55 2)3)4)5) 0.45 0.55 0.45 0.55 tCK tCK min. (tCL, tCH) ns 2)3)4)5) min. (tCL, tCH) 22 2)3)4)5) Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics Table 17 AC Timing - Absolute Specifications for PC3200 and PC2700 (cont’d) Parameter Clock cycle time Symbol –6 tCK –5 DDR333 DDR400B Min. Min. 6 Max. 12 5 Unit Note/ Test Condition 1) Max. 8 ns CL = 3.0 2)3)4)5) 6 12 6 12 ns CL = 2.5 2)3)4)5) 7.5 12 7.5 12 ns CL = 2.0 2)3)4)5) DQ and DM input hold time DQ and DM input setup time Control and Addr. input pulse width (each input) tDH tDS tIPW tDIPW Data-out high-impedance time from CK/CK tHZ Data-out low-impedance time from CK/CK tLZ Write command to 1st DQS latching tDQSS DQ and DM input pulse width (each input) 0.45 — 0.4 — ns 2)3)4)5) 0.45 — 0.4 — ns 2)3)4)5) 2.2 — 2.2 — ns 2)3)4)5)6) 1.75 — 1.75 — ns 2)3)4)5)6) –0.7 +0.7 — +0.7 ns 2)3)4)5)7) –0.7 +0.7 –0.7 +0.7 ns 2)3)4)5)7) 0.75 1.25 0.75 1.25 tCK 2)3)4)5) +0.45 — +0.40 ns TSOPII transition DQS-DQ skew (DQS and associated DQ signals) tDQSQ — Data hold skew factor tQHS — tQH tDQSL,H tHP – tQHS tHP – tQHS ns 2)3)4)5) 0.35 — 0.35 — tCK 2)3)4)5) DQS falling edge to CK setup time (write cycle) tDSS 0.2 — 0.2 — tCK 2)3)4)5) DQS falling edge hold time from CK (write cycle) tDSH 0.2 — 0.2 — tCK 2)3)4)5) Mode register set command cycle time tMRD tWPRES tWPST tWPRE tIS 2 — 2 — tCK 2)3)4)5) 0 — 0 — ns 2)3)4)5)8) 0.40 0.60 0.40 0.60 2)3)4)5)9) 0.25 — 0.25 — tCK tCK 0.75 — 0.6 — ns fast slew rate DQ/DQS output hold time DQS input low (high) pulse width (write cycle) Write preamble setup time Write postamble Write preamble Address and control input setup time Address and control input hold time Read preamble Read postamble Active to Precharge command Data Sheet tIH tRPRE tRPST tRAS 2)3)4)5) +0.55 — +0.50 ns TSOPII 2)3)4)5) 2)3)4)5) 3)4)5)6)10) 0.8 — 0.7 — ns slow slew rate3)4)5)6)10) 0.75 — 0.6 — ns fast slew rate 3)4)5)6)10) 0.8 — 0.7 — ns slow slew rate3)4)5)6)10) 0.9 1.1 0.9 1.1 2)3)4)5) 0.40 0.60 0.40 0.60 tCK tCK 42 70E+3 40 70E+3 ns 2)3)4)5) 23 2)3)4)5) Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Electrical Characteristics Table 17 AC Timing - Absolute Specifications for PC3200 and PC2700 (cont’d) Parameter Symbol –6 –5 DDR333 DDR400B Min. Min. Max. Unit Note/ Test Condition 1) Max. Active to Active/Auto-refresh command period tRC 60 — 55 — ns 2)3)4)5) Auto-refresh to Active/Auto-refresh command period tRFC 72 — 70 — ns 2)3)4)5) Active to Read or Write delay tRCD tRP tRAP 18 — 15 — ns 2)3)4)5) 18 — 15 — ns 2)3)4)5) tRCD or tRASmin tRCD or tRASmin ns 2)3)4)5) tRRD Write recovery time tWR Auto precharge write recovery + precharge tDAL 12 — 10 — ns 2)3)4)5) 15 — 15 — ns 2)3)4)5) (tWR/tCK)+(tRP/tCK) (tWR/tCK)+(tRP/tCK) tCK 2)3)4)5)11) 1 — 2 — tCK 2)3)4)5) 75 — 75 — ns 2)3)4)5) 200 — 200 — tCK 2)3)4)5) 7.8 µs 2)3)4)5)12) Precharge command period Active to Autoprecharge delay Active bank A to Active bank B command time Internal write to read command delay Exit self-refresh to non-read command Exit self-refresh to read command Average Periodic Refresh Interval tWTR tXSNR tXSRD tREFI — 7.8 — 1) 0 °C ≤ TA ≤ 70 °C; VDDQ = 2.5 V ± 0.2 V, VDD = +2.5 V ± 0.2 V (DDR333); VDDQ = 2.6 V ± 0.1 V, VDD = +2.6 V ± 0.1 V (DDR400) 2) Input slew rate ≥ 1 V/ns for DDR400, DDR333 3) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross: the input reference level for signals other than CK/CK, is VREF. CK/CK slew rate are ≥ 1.0 V/ns. 4) Inputs are not recognized as valid until VREF stabilizes. 5) The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is VTT. 6) These parameters guarantee device timing, but they are not necessarily tested on each device. 7) tHZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). 8) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on tDQSS. 9) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. 10) Fast slew rate ≥ 1.0 V/ns , slow slew rate ≥ 0.5 V/ns and < 1 V/ns for command/address and CK & CK slew rate > 1.0 V/ns, measured between VIH(ac) and VIL(ac). 11) For each of the terms, if not already an integer, round to the next highest integer. tCK is equal to the actual system clock cycle time. 12) A maximum of eight Autorefresh commands can be posted to any given DDR SDRAM device. Data Sheet 24 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Product Type & Organization Byte# HYS72D32300HU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–5–C HYS64D64320HU–5–C Table 18 HYS64D32300HU–5–C SPD Contents HYS64D16301HU–5–C 4 HYS72D64320HU–5–C SPD Contents 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 0 Programmed SPD Bytes in E2PROM 80 80 80 80 80 1 Total number of Bytes in E2PROM 08 08 08 08 08 2 Memory Type (DDR = 07h) 07 07 07 07 07 3 Number of Row Addresses 0D 0D 0D 0D 0D 4 Number of Column Addresses 09 0A 0A 0A 0A 5 Number of DIMM Ranks 01 01 02 02 01 6 Data Width (LSB) 40 40 40 48 48 7 Data Width (MSB) 00 00 00 00 00 8 Interface Voltage Levels 04 04 04 04 04 9 tCK @ CLmax (Byte 18) [ns] 50 50 50 50 50 10 tAC SDRAM @ CLmax (Byte 18) [ns] 50 50 50 50 50 11 Error Correction Support 00 00 00 02 02 12 Refresh Rate 82 82 82 82 82 13 Primary SDRAM Width 10 08 08 08 08 14 Error Checking SDRAM Width 00 00 00 08 08 15 tCCD [cycles] 01 01 01 01 01 16 Burst Length Supported 0E 0E 0E 0E 0E 17 Number of Banks on SDRAM Device 04 04 04 04 04 18 CAS Latency 1C 1C 1C 1C 1C 19 CS Latency 01 01 01 01 01 20 Write Latency 02 02 02 02 02 21 DIMM Attributes 20 20 20 20 20 22 Component Attributes C1 C1 C1 C1 C1 23 tCK @ CLmax -0.5 (Byte 18) [ns] 60 60 60 60 60 24 tAC SDRAM @ CLmax -0.5 [ns] 50 50 50 50 50 25 tCK @ CLmax -1 (Byte 18) [ns] 75 75 75 75 75 Data Sheet 25 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS72D32300HU–5–C HYS72D64320HU–5–C HYS64D64320HU–5–C Product Type & Organization Byte# HYS64D32300HU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–5–C HYS64D16301HU–5–C Table 18 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 26 tAC SDRAM @ CLmax -1 [ns] 50 50 50 50 50 27 tRPmin [ns] 3C 3C 3C 3C 3C 28 tRRDmin [ns] 28 28 28 28 28 29 tRCDmin [ns] 3C 3C 3C 3C 3C 30 tRASmin [ns] 28 28 28 28 28 31 Module Density per Rank 20 40 40 40 40 32 tAS, tCS [ns] 60 60 60 60 60 33 tAH, TCH [ns] 60 60 60 60 60 34 tDS [ns] 40 40 40 40 40 35 tDH [ns] 40 40 40 40 40 36 - 40 not used 00 00 00 00 00 41 tRCmin [ns] 37 37 37 37 37 42 tRFCmin [ns] 41 41 41 41 41 43 tCKmax [ns] 28 28 28 28 28 44 tDQSQmax [ns] 28 28 28 28 28 45 tQHSmax [ns] 50 50 50 50 50 46 not used 00 00 00 00 00 47 DIMM PCB Height 00 00 00 01 00 48 - 61 not used 00 00 00 00 00 62 SPD Revision 00 00 00 10 00 63 Checksum of Byte 0-62 E4 FD FE 21 0F 64 JEDEC ID Code of Infineon (1) C1 C1 C1 C1 C1 65 JEDEC ID Code of Infineon (2 - 8) 00 00 00 00 00 72 Module Manufacturer Location xx xx xx xx xx 73 Part Number, Char 1 36 36 36 37 37 74 Part Number, Char 2 34 34 34 32 32 75 Part Number, Char 3 44 44 44 44 44 76 Part Number, Char 4 31 33 36 36 33 Data Sheet 26 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS72D32300HU–5–C HYS72D64320HU–5–C HYS64D64320HU–5–C Product Type & Organization Byte# HYS64D32300HU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–5–C HYS64D16301HU–5–C Table 18 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 77 Part Number, Char 5 36 32 34 34 32 78 Part Number, Char 6 33 33 33 33 33 79 Part Number, Char 7 30 30 32 32 30 80 Part Number, Char 8 31 30 30 30 30 81 Part Number, Char 9 48 48 48 48 48 82 Part Number, Char 10 55 55 55 55 55 83 Part Number, Char 11 35 35 35 35 35 84 Part Number, Char 12 43 43 43 43 43 85 Part Number, Char 13 20 20 20 20 20 86 Part Number, Char 14 20 20 20 20 20 87 Part Number, Char 15 20 20 20 20 20 88 Part Number, Char 16 20 20 20 20 20 89 Part Number, Char 17 20 20 20 20 20 90 Part Number, Char 18 20 20 20 20 20 91 Module Revision Code 0x 0x 0x 1x 0x 92 Test Program Revision Code xx xx xx xx xx 93 Module Manufacturing Date Year xx xx xx xx xx 94 Module Manufacturing Date Week xx xx xx xx xx 95 - 98 Module Serial Number (1 - 4) xx xx xx xx xx FF FF FF FF FF 99 - 127 Blank Data Sheet 27 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS72D32300GU–5–C HYS72D64320GU–5–C HYS64D64320GU–5–C Product Type & Organization Byte# HYS64D32300GU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–5–C HYS64D16301GU–5–C Table 19 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 0 Programmed SPD Bytes in E2PROM 80 80 80 80 80 1 Total number of Bytes in E2PROM 08 08 08 08 08 2 Memory Type (DDR = 07h) 07 07 07 07 07 3 Number of Row Addresses 0D 0D 0D 0D 0D 4 Number of Column Addresses 09 0A 0A 0A 0A 5 Number of DIMM Ranks 01 01 02 02 01 6 Data Width (LSB) 40 40 40 48 48 7 Data Width (MSB) 00 00 00 00 00 8 Interface Voltage Levels 04 04 04 04 04 9 tCK @ CLmax (Byte 18) [ns] 50 50 50 50 50 10 tAC SDRAM @ CLmax (Byte 18) [ns] 50 50 50 50 50 11 Error Correction Support 00 00 00 02 02 12 Refresh Rate 82 82 82 82 82 13 Primary SDRAM Width 10 08 08 08 08 14 Error Checking SDRAM Width 00 00 00 08 08 15 tCCD [cycles] 01 01 01 01 01 16 Burst Length Supported 0E 0E 0E 0E 0E 17 Number of Banks on SDRAM Device 04 04 04 04 04 18 CAS Latency 1C 1C 1C 1C 19 CS Latency 01 01 01 01 01 20 Write Latency 02 02 02 02 02 21 DIMM Attributes 20 20 20 20 20 22 Component Attributes C1 C1 C1 C1 C1 23 tCK @ CLmax -0.5 (Byte 18) [ns] 60 60 60 60 60 24 tAC SDRAM @ CLmax -0.5 [ns] 50 50 50 50 50 25 tCK @ CLmax -1 (Byte 18) [ns] 75 75 75 75 75 26 tAC SDRAM @ CLmax -1 [ns] 50 50 50 50 50 Data Sheet 1C 28 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS72D32300GU–5–C HYS72D64320GU–5–C HYS64D64320GU–5–C Product Type & Organization HYS64D32300GU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–5–C HYS64D16301GU–5–C Table 19 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 27 tRPmin [ns] 3C 3C 3C 3C 3C 28 tRRDmin [ns] 28 28 28 28 28 29 tRCDmin [ns] 3C 3C 3C 3C 3C 30 tRASmin [ns] 28 28 28 28 28 31 Module Density per Rank 20 40 40 40 40 32 tAS, tCS [ns] 60 60 60 60 60 33 tAH, TCH [ns] 60 60 60 60 60 34 tDS [ns] 40 40 40 40 40 35 tDH [ns] 40 40 40 40 40 36 - 40 not used 00 00 00 00 00 41 tRCmin [ns] 37 37 37 37 37 42 tRFCmin [ns] 41 41 41 41 41 43 tCKmax [ns] 28 28 28 28 28 44 tDQSQmax [ns] 28 28 28 28 28 45 tQHSmax [ns] 50 50 50 50 50 46 not used 00 00 00 00 00 47 DIMM PCB Height 00 00 00 01 00 48 - 61 not used 00 00 00 00 00 62 SPD Revision 00 00 00 10 00 63 Checksum of Byte 0-62 E4 FD FE 21 0F 64 JEDEC ID Code of Infineon (1) C1 C1 C1 C1 C1 65 - 71 JEDEC ID Code of Infineon (2 - 8) 00 00 00 00 00 72 Module Manufacturer Location xx xx xx xx xx 73 Part Number, Char 1 36 36 36 37 37 74 Part Number, Char 2 34 34 34 32 32 75 Part Number, Char 3 44 44 44 44 44 76 Part Number, Char 4 31 33 36 36 33 77 Part Number, Char 5 36 32 34 34 32 Byte# Data Sheet 29 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS72D32300GU–5–C HYS72D64320GU–5–C HYS64D64320GU–5–C Product Type & Organization Byte# HYS64D32300GU–5–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–5–C HYS64D16301GU–5–C Table 19 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC3200U– PC3200U– PC3200U– PC3200U– PC3200U– 30330 30330 30330 30331 30330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Description HEX HEX HEX HEX HEX 78 Part Number, Char 6 33 33 33 33 33 79 Part Number, Char 7 30 30 32 32 30 80 Part Number, Char 8 31 30 30 30 30 81 Part Number, Char 9 47 47 47 47 47 82 Part Number, Char 10 55 55 55 55 55 83 Part Number, Char 11 35 35 35 35 35 84 Part Number, Char 12 43 43 43 43 43 85 Part Number, Char 13 20 20 20 20 20 86 Part Number, Char 14 20 20 20 20 20 87 Part Number, Char 15 20 20 20 20 20 88 Part Number, Char 16 20 20 20 20 20 89 Part Number, Char 17 20 20 20 20 20 90 Part Number, Char 18 20 20 20 20 20 91 Module Revision Code 0x 0x 0x 1x 0x 92 Test Program Revision Code xx xx xx xx xx 93 Module Manufacturing Date Year xx xx xx xx xx 94 Module Manufacturing Date Week xx xx xx xx xx 95 - 98 Module Serial Number (1 - 4) xx xx xx xx xx FF FF FF FF FF 99 - 127 Blank Data Sheet 30 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301HU–6–C HYS64D32300HU–6–C HYS64D64320HU–6–C HYS72D64320HU–6–C HYS72D32300HU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–6–C Product Type & Organization Table 20 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 0 Programmed SPD Bytes in E2PROM 80 80 80 80 80 1 Total number of Bytes in E2PROM 08 08 08 08 08 2 Memory Type (DDR = 07h) 07 07 07 07 07 3 Number of Row Addresses 0D 0D 0D 0D 0D 4 Number of Column Addresses 09 0A 0A 0A 0A 5 Number of DIMM Ranks 01 01 02 02 01 6 Data Width (LSB) 40 40 40 48 48 7 Data Width (MSB) 00 00 00 00 00 8 Interface Voltage Levels 04 04 04 04 04 9 tCK @ CLmax (Byte 18) [ns] 60 60 60 60 60 10 tAC SDRAM @ CLmax (Byte 18) [ns] 70 70 70 70 70 11 Error Correction Support 00 00 00 02 02 12 Refresh Rate 82 82 82 82 82 13 Primary SDRAM Width 10 08 08 08 08 14 Error Checking SDRAM Width 00 00 00 08 08 15 tCCD [cycles] 01 01 01 01 01 16 Burst Length Supported 0E 0E 0E 0E 0E 17 Number of Banks on SDRAM Device 04 04 04 04 04 18 CAS Latency 0C 0C 0C 0C 0C 19 CS Latency 01 01 01 01 01 20 Write Latency 02 02 02 02 02 21 DIMM Attributes 20 20 20 20 20 22 Component Attributes C1 C1 C1 C1 C1 23 tCK @ CLmax -0.5 (Byte 18) [ns] 75 75 75 75 75 24 tAC SDRAM @ CLmax -0.5 [ns] 70 70 70 70 70 25 tCK @ CLmax -1 (Byte 18) [ns] 00 00 00 00 00 26 tAC SDRAM @ CLmax -1 [ns] 00 00 00 00 00 Data Sheet 31 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301HU–6–C HYS64D32300HU–6–C HYS64D64320HU–6–C HYS72D64320HU–6–C HYS72D32300HU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–6–C Product Type & Organization Table 20 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 27 tRPmin [ns] 48 48 48 48 48 28 tRRDmin [ns] 30 30 30 30 30 29 tRCDmin [ns] 48 48 48 48 48 30 tRASmin [ns] 2A 2A 2A 2A 2A 31 Module Density per Rank 20 40 40 40 40 32 tAS, tCS [ns] 75 75 75 75 75 33 tAH, TCH [ns] 75 75 75 75 75 34 tDS [ns] 45 45 45 45 45 35 tDH [ns] 45 45 45 45 45 36 - 40 not used 00 00 00 00 00 41 tRCmin [ns] 3C 3C 3C 3C 3C 42 tRFCmin [ns] 48 48 48 48 48 43 tCKmax [ns] 30 30 30 30 30 44 tDQSQmax [ns] 2D 2D 2D 2D 2D 45 tQHSmax [ns] 55 55 55 55 55 46 not used 00 00 00 00 00 47 DIMM PCB Height 00 00 00 01 00 48 - 61 not used 00 00 00 00 00 62 SPD Revision 00 00 00 10 00 63 Checksum of Byte 0-62 E8 01 02 25 13 64 JEDEC ID Code of Infineon (1) C1 C1 C1 C1 C1 65 - 71 JEDEC ID Code of Infineon (2 - 8) 00 00 00 00 00 72 Module Manufacturer Location xx xx xx xx xx 73 Part Number, Char 1 36 36 36 37 37 74 Part Number, Char 2 34 34 34 32 32 75 Part Number, Char 3 44 44 44 44 44 76 Part Number, Char 4 31 33 36 36 33 77 Part Number, Char 5 36 32 34 34 32 Data Sheet 32 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301HU–6–C HYS64D32300HU–6–C HYS64D64320HU–6–C HYS72D64320HU–6–C HYS72D32300HU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]HU–6–C Product Type & Organization Table 20 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 78 Part Number, Char 6 33 33 33 33 33 79 Part Number, Char 7 30 30 32 32 30 80 Part Number, Char 8 31 30 30 30 30 81 Part Number, Char 9 48 48 48 48 48 82 Part Number, Char 10 55 55 55 55 55 83 Part Number, Char 11 36 36 36 36 36 84 Part Number, Char 12 43 43 43 43 43 85 Part Number, Char 13 20 20 20 20 20 86 Part Number, Char 14 20 20 20 20 20 87 Part Number, Char 15 20 20 20 20 20 88 Part Number, Char 16 20 20 20 20 20 89 Part Number, Char 17 20 20 20 20 20 90 Part Number, Char 18 20 20 20 20 20 91 Module Revision Code 0x 0x 0x 1x 0x 92 Test Program Revision Code xx xx xx xx xx 93 Module Manufacturing Date Year xx xx xx xx xx 94 Module Manufacturing Date Week xx xx xx xx xx 95 - 98 Module Serial Number (1 - 4) xx xx xx xx xx 99 -127 Blank FF FF FF FF FF Data Sheet 33 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301GU–6–C HYS64D32300GU–6–C HYS64D64320GU–6–C HYS72D64320GU–6–C HYS72D32300GU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–6–C Product Type & Organization Table 21 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 0 Programmed SPD Bytes in E2PROM 80 80 80 80 80 1 Total number of Bytes in E2PROM 08 08 08 08 08 2 Memory Type (DDR = 07h) 07 07 07 07 07 3 Number of Row Addresses 0D 0D 0D 0D 0D 4 Number of Column Addresses 09 0A 0A 0A 0A 5 Number of DIMM Ranks 01 01 02 02 01 6 Data Width (LSB) 40 40 40 48 48 7 Data Width (MSB) 00 00 00 00 00 8 Interface Voltage Levels 04 04 04 04 04 9 tCK @ CLmax (Byte 18) [ns] 60 60 60 60 60 10 tAC SDRAM @ CLmax (Byte 18)[ns] 70 70 70 70 70 11 Error Correction Support 00 00 00 02 02 12 Refresh Rate 82 82 82 82 82 13 Primary SDRAM Width 10 08 08 08 08 14 Error Checking SDRAM Width 00 00 00 08 08 15 tCCD [cycles] 01 01 01 01 01 16 Burst Length Supported 0E 0E 0E 0E 0E 17 Number of Banks on SDRAM Device 04 04 04 04 04 18 CAS Latency 0C 0C 0C 0C 0C 19 CS Latency 01 01 01 01 01 20 Write Latency 02 02 02 02 02 21 DIMM Attributes 20 20 20 20 20 22 Component Attributes C1 C1 C1 C1 C1 23 tCK @ CLmax -0.5 (Byte 18) [ns] 75 75 75 75 75 24 tAC SDRAM @ CLmax -0.5 [ns] 70 70 70 70 70 25 tCK @ CLmax -1 (Byte 18) [ns] 00 00 00 00 00 26 tAC SDRAM @ CLmax -1 [ns] 00 00 00 00 00 Data Sheet 34 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301GU–6–C HYS64D32300GU–6–C HYS64D64320GU–6–C HYS72D64320GU–6–C HYS72D32300GU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–6–C Product Type & Organization Table 21 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 27 tRPmin [ns] 48 48 48 48 48 28 tRRDmin [ns] 30 30 30 30 30 29 tRCDmin [ns] 48 48 48 48 48 30 tRASmin [ns] 2A 2A 2A 2A 2A 31 Module Density per Rank 20 40 40 40 40 32 tAS, tCS [ns] 75 75 75 75 75 33 tAH, TCH [ns] 75 75 75 75 75 34 tDS [ns] 45 45 45 45 45 35 tDH [ns] 45 45 45 45 45 36 - 40 not used 00 00 00 00 00 41 tRCmin [ns] 3C 3C 3C 3C 3C 42 tRFCmin [ns] 48 48 48 48 48 43 tCKmax [ns] 30 30 30 30 30 44 tDQSQmax [ns] 2D 2D 2D 2D 2D 45 tQHSmax [ns] 55 55 55 55 55 46 not used 00 00 00 00 00 47 DIMM PCB Height 00 00 00 01 00 48 - 61 not used 00 00 00 00 00 62 SPD Revision 00 00 00 10 00 63 Checksum of Byte 0-62 E8 01 02 25 13 64 JEDEC ID Code of Infineon (1) C1 C1 C1 C1 C1 65 - 71 JEDEC ID Code of Infineon (2 - 8) 00 00 00 00 00 72 Module Manufacturer Location xx xx xx xx xx 73 Part Number, Char 1 36 36 36 37 37 74 Part Number, Char 2 34 34 34 32 32 75 Part Number, Char 3 44 44 44 44 44 76 Part Number, Char 4 31 33 36 36 33 77 Part Number, Char 5 36 32 34 34 32 Data Sheet 35 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules SPD Contents HYS64D16301GU–6–C HYS64D32300GU–6–C HYS64D64320GU–6–C HYS72D64320GU–6–C HYS72D32300GU–6–C SPD Codes for HYS[64/72]D[16/32/64][300/301/320]GU–6–C Product Type & Organization Table 21 128 MB 256 MB 512 MB 512 MB 256 MB ×64 ×64 ×64 ×72 ×72 1 Rank 1 Rank 2 Ranks 2 Ranks 1 Rank Label Code PC2700U– PC2700U– PC2700U– PC2700U– PC2700U– 25330 25330 25330 25331 25330 Jedec SPD Revision Rev 0.0 Rev 0.0 Rev 0.0 Rev 1.0 Rev 0.0 Byte# Description HEX HEX HEX HEX HEX 78 Part Number, Char 6 33 33 33 33 33 79 Part Number, Char 7 30 30 32 32 30 80 Part Number, Char 8 31 30 30 30 30 81 Part Number, Char 9 47 47 47 47 47 82 Part Number, Char 10 55 55 55 55 55 83 Part Number, Char 11 36 36 36 36 36 84 Part Number, Char 12 43 43 43 43 43 85 Part Number, Char 13 20 20 20 20 20 86 Part Number, Char 14 20 20 20 20 20 87 Part Number, Char 15 20 20 20 20 20 88 Part Number, Char 16 20 20 20 20 20 89 Part Number, Char 17 20 20 20 20 20 90 Part Number, Char 18 20 20 20 20 20 91 Module Revision Code 0x 0x 0x 1x 0x 92 Test Program Revision Code xx xx xx xx xx 93 Module Manufacturing Date Year xx xx xx xx xx 94 Module Manufacturing Date Week xx xx xx xx xx 95 - 98 Module Serial Number (1 - 4) xx xx xx xx xx 99 -127 Blank FF FF FF FF FF Data Sheet 36 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Package Outlines 5 Package Outlines 0.1 A B C 133.35 0.15 A B C 128.95 2.7 MAX. A 31.75 ±0.13 4 ±0.1 1) 1 2.36 ±0.1 ø0.1 A B C 92 6.62 B 2.175 0.4 6.35 64.77 C 1.27 ±0.1 49.53 0.1 A B C 93 184 17.8 1.8 ±0.1 10 3.8 ±0.13 95 x 1.27 = 120.65 3 MIN. 0.2 2.5 ±0.2 Detail of contacts 1.27 1 ±0.05 0.1 A B C 1) On ECC modules only Burr max. 0.4 allowed Figure 7 Data Sheet Package Outlines - Raw Card C 128 MByte, 1 Rank Module 37 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Package Outlines 0.1 A B C 133.35 0.15 A B C 128.95 2.7 MAX. 31.75 ±0.13 4 ±0.1 A 1 2.36 ±0.1 ø0.1 A B C 92 6.62 B 2.175 0.4 6.35 64.77 C 1.27 ±0.1 49.53 0.1 A B C 93 184 17.8 1.8 ±0.1 10 3.8 ±0.13 95 x 1.27 = 120.65 3 MIN. 0.2 2.5 ±0.2 Detail of contacts 1.27 1 ±0.05 0.1 A B C Burr max. 0.4 allowed L-DIM-184-32 Figure 8 Data Sheet Package Outline - Raw Card A 256 MByte, 1 Rank Module 38 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Package Outlines 0.1 A B C 133.35 0.15 A B C 128.95 2.7 MAX. A 31.75 ±0.13 4 ±0.1 1) 1 2.36 ±0.1 ø0.1 A B C 92 6.62 B 2.175 0.4 6.35 64.77 C 1.27 ±0.1 49.53 0.1 A B C 93 184 17.8 1.8 ±0.1 10 3.8 ±0.13 95 x 1.27 = 120.65 3 MIN. 0.2 2.5 ±0.2 Detail of contacts 1.27 1 ±0.05 0.1 A B C 1) On ECC modules only Burr max. 0.4 allowed Figure 9 Data Sheet L-DIM-184-30 Package Outline - Raw Card A 256 MByte, 1 Rank ECC Module 39 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Package Outlines 0.1 A B C 133.35 0.15 A B C 128.95 4 MAX. 31.75 ±0.13 4 ±0.1 A 1 2.36 ±0.1 ø0.1 A B C 92 6.62 B C 2.175 0.4 6.35 64.77 1.27 ±0.1 49.53 0.1 A B C 93 184 17.8 1.8 ±0.1 10 3.8 ±0.13 95 x 1.27 = 120.65 3 MIN. 0.2 2.5 ±0.2 Detail of contacts 1.27 1 ±0.05 0.1 A B C Burr max. 0.4 allowed L-DIM-184-33 Figure 10 Data Sheet Package Outline - Raw Card B 512 MByte, 2 Ranks Module 40 Rev. 1.0, 2004-03 HYS[64/72]D[16/32/64][300/301/320][G/H]U–[5/6]–C Unbuffered DDR SDRAM Modules Package Outlines 0.1 A B C 133.35 0.15 A B C 128.95 4 MAX. A 31.75 ±0.13 4 ±0.1 1) 1 2.36 ±0.1 ø0.1 A B C 92 6.62 B C 2.175 0.4 6.35 64.77 1.27 ±0.1 49.53 0.1 A B C 93 184 17.8 1.8 ±0.1 10 3.8 ±0.13 95 x 1.27 = 120.65 3 MIN. 0.2 2.5 ±0.2 Detail of contacts 1.27 1 ±0.05 0.1 A B C 1) On ECC modules only Burr max. 0.4 allowed L-DIM-184-31 Figure 11 Data Sheet Package Outline - Raw Card B 512 MByte, 2 Ranks ECC Module 41 Rev. 1.0, 2004-03 www.infineon.com Published by Infineon Technologies AG