PHILIPS PCA9543PW

INTEGRATED CIRCUITS
PCA9543
2-channel I2C switch with interrupt logic
and reset
Product data sheet
Supersedes data of 2002 Feb 19
2004 Oct 01
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
FEATURES
• 1-of-2 bi-directional translating switches
• I2C interface logic; compatible with SMBus standards
• 2 Active LOW Interrupt Inputs
• Active LOW Interrupt Output
• Active LOW Reset Input
• 2 address pins allowing up to 4 devices on the I2C-bus
• Channel selection via I2C-bus, in any combination
• Power up with all switch channels deselected
• Low RdsON switches
• Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and
PIN CONFIGURATION
5 V buses
• No glitch on power-up
• Supports hot insertion
• Low stand-by current
• Operating power supply voltage range of 2.3 V to 5.5 V
• 5 V tolerant Inputs
• 0 kHz to 400 kHz clock frequency
• ESD protection exceeds 2000 V HBM per JESD22-A114,
A0 1
14 VDD
A1
2
13 SDA
RESET
3
12 SCL
INT0
4
11 INT
SD0
5
10 SC1
SC0
6
9
SD1
VSS
7
8
INT1
SW00803
Figure 1. Pin configuration
150 V MM per JESD22-A115 and 1000 V per JESD22-C101
• Latchup testing is done to JESDEC Standard JESD78 which
PIN DESCRIPTION
exceeds 100 mA
• Packages offered: SO14, TSSOP14
PIN
NUMBER
SYMBOL
DESCRIPTION
1
A0
Address input 0
The PCA9543 is a bi-directional translating switch, controlled by the
I2C-bus. The SCL/SDA upstream pair fans out to two downstream
pairs, or channels. Any individual SCx/SDx channels or combination
of channels can be selected, determined by the contents of the
programmable control register. Two interrupt inputs, INT0 to INT3,
one for each of the downstream pairs, are provided. One interrupt
output INT, which acts as an AND of the two interrupt inputs, is
provided.
2
A1
Address input 1
3
RESET
4
INT0
Interrupt input 0
5
SD0
Serial data 0
6
SC0
Serial clock 0
7
VSS
Supply ground
8
INT1
Interrupt input 1
9
SD1
Serial data 1
10
SC1
Serial clock 1
11
INT
Interrupt output
12
SCL
Serial clock line
13
SDA
Serial data line
14
VDD
Supply voltage
An active-LOW reset input allows the PCA9543 to recover from a
situation where one of the downstream I2C-buses is stuck in a LOW
state. Pulling the RESET pin LOW resets the I2C state machine and
causes all the channels to be deselected, as does the internal power
on reset function.
The pass gates of the switches are constructed such that the VDD
pin can be used to limit the maximum high voltage which will be
passed by the PCA9543. This allows the use of different bus
voltages on each SCx/SDx pair, so that 1.8 V, 2.5 V, or 3.3 V parts
can communicate with 5 V parts without any additional protection.
External pull-up resistors pull the bus up to the desired voltage level
for each channel. All I/O pins are 5 V tolerant.
FUNCTION
Active LOW reset input
ORDERING INFORMATION
PACKAGES
TEMPERATURE RANGE
ORDER CODE
DRAWING NUMBER
14-Pin Plastic SO
14-Pin Plastic TSSOP
–40 °C to +85 °C
PCA9543D
SOT108-1
–40 °C to +85 °C
PCA9543PW
SOT402-1
Standard packing quantities and other packaging data are available at www.standardproducts.philips.com/packaging.
2004 Oct 01
2
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
BLOCK DIAGRAM
PCA9543
SC0
SC1
SD0
SD1
SWITCH CONTROL LOGIC
VSS
VDD
RESET
POWER-ON
RESET
SCL
INPUT
FILTER
I2C-BUS
CONTROL
A1
SDA
INT[0–1]
A0
INT LOGIC
INT
SW00804
Figure 2. Block diagram
2004 Oct 01
3
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
DEVICE ADDRESS
INTERRUPT HANDLING
Following a START condition the bus master must output the
address of the slave it is accessing. The address of the PCA9543 is
shown in Figure 3. To conserve power, no internal pull-up resistors
are incorporated on the hardware selectable address pins and they
must be pulled HIGH or LOW.
The PCA9543 provides 2 interrupt inputs, one for each channel, and
one open drain interrupt output. When an interrupt is generated by any
device, it will be detected by the PCA9543 and the interrupt output
will be driven LOW. The channel need not be active for detection of
the interrupt. A bit is also set in the Control Register.
1
1
1
0
0
FIXED
Bits 4 – 5 of the Control Register correspond to the INT0 and INT1
inputs of the PCA9543, respectively. Therefore, if an interrupt is
generated by any device connected to channel 1, the state of the
interrupt inputs is loaded into the control register when a read is
accomplished. Likewise, an interrupt on any device connected to
channel 0 would cause bit 4 of the control register to be set on the
read. The master can then address the PCA9543 and read the
contents of the Control Register to determine which channel
contains the device generating the interrupt. The master can then
reconfigure the PCA9543 to select this channel, and locate the
device generating the interrupt and clear it.
A1 A0 R/W
HARDWARE SELECTABLE
SW00893
Figure 3. Slave address
The last bit of the slave address defines the operation to be
performed. When set to logic 1, a read is selected while a logic 0
selects a write operation.
CONTROL REGISTER
Following the successful acknowledgement of the slave address,
the bus master will send a byte to the PCA9543, which will be stored
in the control register. If multiple bytes are received by the
PCA9543, it will save the last byte received. This register can be
written and read via the I2C-bus.
It should be noted that more than one device can be providing an
interrupt on a channel, so it is up to the master to ensure that all
devices on a channel are interrogated for an interrupt.
The interrupt inputs may be used as general purpose inputs if the
interrupt feature is not required.
INTERRUPT BITS CHANNEL SELECTION BITS
(READ/WRITE)
(READ ONLY)
7
6
7
6
5
4
INT1 INT0
3
2
1
0
X
X
B1
B0
If unused, interrupt input(s) must be connected to VDD through a
pull-up resistor.
Table 2. Control Register Read — Interrupt
7
CHANNEL 0
CHANNEL 1
INT0
INT1
SW01025
6
X
X
0
0
0
B1
B0
X
X
X
X
0
X
X
X
X
X
X
COMMAND
No interrupt
on channel 0
Interrupt on
channel 0
No interrupt
on channel 1
Interrupt on
channel 1
NOTE: The two interrupts can be active at the same time.
RESET INPUT
The RESET input is an active-LOW signal which may be used to
recover from a bus fault condition. By asserting this signal LOW for
a minimum of tWL, the PCA9543 will reset its registers and I2C state
machine and will deselect all channels. The RESET input must be
connected to VDD through a pull-up resistor.
POWER-ON RESET
When power is applied to VDD, an internal Power-On Reset holds
the PCA9543 in a reset state until VDD has reached VPOR. At this
point, the reset condition is released and the PCA9543 registers and
I2C state machine are initialized to their default states, all zeroes
causing all the channels to be deselected.
No channel
selected;
power-up/
reset default
state
NOTE: Channel 0 and 1 can be enabled at the same time. Care
should be taken not to exceed the maximum bus capacitance.
2004 Oct 01
X
1
Table 1. Control Register; Write — Channel Selection/
Read — Channel Status
D7
D6
INT1 INT0
D3
D2
B1
B0
COMMAND
Channel 0
0
disabled
X
X
X
X
X
X
X
Channel 0
1
enabled
Channel 1
0
disabled
X
X
X
X
X
X
X
Channel 1
1
enabled
0
2
0
One or several SCx/SDx downstream pair, or channel, is selected
by the contents of the control register. This register is written after
the PCA9543 has been addressed. The 2 LSBs of the control byte
are used to determine which channel is to be selected. When a
channel is selected, the channel will become active after a stop
condition has been placed on the I2C-bus. This ensures that all
SCx/SDx lines will be in a HIGH state when the channel is made
active, so that no false conditions are generated at the time of
connection.
0
3
1
CONTROL REGISTER DEFINITION
0
INT0
0
X
Figure 4. Control Register
0
INT1
4
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
Figure 5 shows the voltage characteristics of the pass gate
transistors (note that the graph was generated using the data
specified in the DC Characteristics section of this datasheet). In
order for the PCA9543 to act as a voltage translator, the Vpass
voltage should be equal to, or lower than the lowest bus voltage. For
example, if the main bus was running at 5 V, and the downstream
buses were 3.3 V and 2.7 V, then Vpass should be equal to or below
2.7 V to effectively clamp the downstream bus voltages. Looking at
Figure 5, we see that Vpass (max.) will be at 2.7 V when the
PCA9543 supply voltage is 3.5 V or lower so the PCA9543 supply
voltage could be set to 3.3 V. Pull-up resistors can then be used to
bring the bus voltages to their appropriate levels (see Figure 12).
VOLTAGE TRANSLATION
The pass gate transistors of the PCA9543 are constructed such that
the VDD voltage can be used to limit the maximum voltage that will
be passed from one I2C-bus to another.
Vpass vs. VDD
5.0
4.5
MAXIMUM
4.0
TYPICAL
3.5
More Information can be found in Application Note AN262 PCA954X
family of I 2C/SMBus multiplexers and switches.
Vpass
3.0
2.5
2.0
MINIMUM
1.5
1.0
2.0
2.5
3.0
3.5
4.0
VDD
4.5
5.0
5.5
SW00820
Figure 5. Vpass voltage
2004 Oct 01
5
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
CHARACTERISTICS OF THE I2C-BUS
Start and stop conditions
The I2C-bus is for 2-way, 2-line communication between different ICs
or modules. The two lines are a serial data line (SDA) and a serial
clock line (SCL). Both lines must be connected to a positive supply
via a pull-up resistor when connected to the output stages of a device.
Data transfer may be initiated only when the bus is not busy.
Both data and clock lines remain HIGH when the bus is not busy. A
HIGH-to-LOW transition of the data line, while the clock is HIGH is
defined as the start condition (S). A LOW-to-HIGH transition of the
data line while the clock is HIGH is defined as the stop condition (P)
(see Figure 7).
Bit transfer
System configuration
One data bit is transferred during each clock pulse. The data on the
SDA line must remain stable during the HIGH period of the clock
pulse as changes in the data line at this time will be interpreted as
control signals (see FIgure 6).
A device generating a message is a transmitter: a device receiving
is the receiver. The device that controls the message is the master
and the devices which are controlled by the master are the slaves
(see Figure 8).
SDA
SCL
data line
stable;
data valid
change
of data
allowed
SW00363
Figure 6. Bit transfer
SDA
SDA
SCL
SCL
S
P
START condition
STOP condition
SW00365
Figure 7. Definition of start and stop conditions
SDA
SCL
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
I2C
MULTIPLEXER
SLAVE
SW00366
Figure 8. System configuration
2004 Oct 01
6
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
Acknowledge
The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits
is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an
extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an
acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down
the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock
pulse, set-up and hold times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of
the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.
DATA OUTPUT
BY TRANSMITTER
not acknowledge
DATA OUTPUT
BY RECEIVER
acknowledge
SCL FROM
MASTER
1
2
8
9
S
clock pulse for
acknowledgement
START condition
SW00368
Figure 9. Acknowledgement on the
SLAVE ADDRESS
SDA
S
1
1
1
0
0
A1
I2C-bus
CONTROL REGISTER
A0
start condition
0
X
A
R/W
X
X
X
X
X
acknowledge
from slave
B1
B0
P
A
acknowledge
from slave
SW00807
Figure 10. WRITE Control Register
CONTROL REGISTER
SLAVE ADDRESS
SDA
S
1
1
start condition
1
0
0
A1
A0
1
R/W
X
A
X INT1 INT0
X
acknowledge
from slave
X
last byte
B1
B0
NA
no acknowledge
from master
P
stop condition
SW00808
Figure 11. READ Control Register
2004 Oct 01
7
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
TYPICAL APPLICATION
VDD = 2.7 – 5.5 V
VDD = 3.3 V
V = 2.7 – 5.5 V
SEE NOTE (1)
SDA
SDA
SD0
SCL
SCL
SC0
INT
INT0
CHANNEL 0
RESET
V = 2.7 – 5.5 V
SEE NOTE (1)
I2C SMBus MASTER
A1
SD1
CHANNEL 1
A0
SC1
VSS
NOTE:
1.
If the device generating the Interrupt has an open-drain output structure or
can be tri-stated, a pull-up resistor is required.
INT1
PCA9543
If the device generating the Interrupt has a totem-pole output structure and
cannot be tri-stated, a pull-up resistor is not required.
The Interrupt inputs should not be left floating.
SW00809
Figure 12. Typical application
2004 Oct 01
8
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
ABSOLUTE MAXIMUM RATINGS1, 2
In accordance with the Absolute Maximum Rating System (IEC 134).Voltages are referenced to GND (ground = 0 V).
RATING
UNIT
DC supply voltage
–0.5 to +7.0
V
VI
DC input voltage
–0.5 to +7.0
V
II
DC input current
±20
mA
IO
DC output current
±25
mA
IDD
Supply current
±100
mA
ISS
Supply current
±100
mA
Ptot
total power dissipation
400
mW
Tstg
Storage temperature range
–60 to +150
°C
Tamb
Operating ambient temperature
–40 to +85
°C
SYMBOL
VDD
PARAMETER
CONDITIONS
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction
temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.
DC CHARACTERISTICS
VDD = 2.3 V to 3.6 V; VSS = 0 V; Tamb = –40 °C to +85 °C; unless otherwise specified. (See page 10 for VDD = 3.6 V to 5.5 V)
SYMBOL
PARAMETER
TEST CONDITIONS
LIMITS
MIN
TYP
MAX
UNIT
Supply
VDD
Supply voltage
IDD
Supply current
Istb
Standby current
VPOR
Power-on reset voltage
2.3
—
3.6
V
Operating mode; VDD = 3.6 V; no load;
VI = VDD or VSS; fSCL = 100 kHz
—
160
200
µA
Standby mode; VDD = 3.6 V; no load;
VI = VDD or VSS; fSCL = 0 kHz
—
25
100
µA
no load; VI = VDD or VSS
—
1.6
2.1
V
Input SCL; input/output SDA
VIL
LOW-level input voltage
–0.5
—
0.3VDD
V
VIH
HIGH-level input voltage
0.7VDD
—
6
V
VOL = 0.4 V
3
—
–
VOL = 0.6 V
6
—
–
VI = VDD or VSS
–1
—
+1
µA
VI = VSS
—
9
10
pF
V
IOL
LOW-level out
output
ut current
IL
Leakage current
Ci
Input capacitance
mA
Select inputs A0 to A1 / INT0 to INT1 / RESET
VIL
LOW-level input voltage
–0.5
—
+0.3VDD
VIH
HIGH-level input voltage
0.7VDD
—
VDD + 0.5
V
ILI
Input leakage current
VI = VDD or VSS
–1
—
+1
µA
Ci
Input capacitance
VI = VSS
—
1.6
3
pF
VCC = 3.0 V to 3.6 V; VO = 0.4 V; IO = 15 mA
5
20
30
VCC = 2.3 V to 2.7 V; VO = 0.4V; IO = 10 mA
7
26
55
Ω
Vswin = VDD = 3.3 V; Iswout = –100 µA
—
2.2
—
Vswin = VDD = 3.0 V to 3.6 V; Iswout = –100 µA
1.6
—
2.8
Vswin = VDD = 2.5 V; Iswout = –100 µA
—
1.5
—
Vswin = VDD = 2.5 V to 2.7 V; Iswout = –100 µA
1.1
—
2.0
VI = VDD or VSS
–1
—
+1
µA
Input/output capacitance
VI = VSS
—
3
5
pF
IOL
LOW-level output current
VOL = 0.4 V
3
—
—
mA
IOH
HIGH-level output current
—
—
+100
µA
Pass Gate
RON
VPass
P
IL
Cio
Switch resistance
Switch output
out ut voltage
Leakage current
V
INT Output
2004 Oct 01
9
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
DC CHARACTERISTICS
VDD = 3.6 V to 5.5 V; VSS = 0 V; Tamb = –40 °C to +85 °C; unless otherwise specified. (See page 9 for VDD = 2.3 V to 3.6 V)
SYMBOL
PARAMETER
TEST CONDITIONS
LIMITS
MIN
TYP
MAX
UNIT
Supply
VDD
Supply voltage
IDD
Supply current
Istb
Standby current
VPOR
Power-on reset voltage
3.6
—
5.5
V
Operating mode; VDD = 5.5 V;
no load; VI = VDD or VSS;
fSCL = 100 kHz
—
570
600
µA
Standby mode; VDD = 5.5 V;
no load; VI = VDD or VSS;
fSCL = 0 kHz
—
80
200
µA
no load; VI = VDD or VSS
—
1.7
2.1
V
Input SCL; input/output SDA
VIL
LOW-level input voltage
–0.5
—
0.3VDD
V
VIH
HIGH-level input voltage
0.3VDD
—
6
V
IOL
O
LOW level output current
LOW-level
VOL = 0.4 V
3
—
—
mA
VOL = 0.6 V
6
—
—
mA
IIL
LOW-level input current
VI = VSS
–10
—
10
µA
IIH
HIGH-level input current
VI = VDD
—
—
100
µA
Ci
Input capacitance
VI = VSS
—
9
10
pF
Select inputs A0 to A1 / INT0 to INT1 / RESET
VIL
LOW-level input voltage
–0.5
—
+0.3VDD
V
VIH
HIGH-level input voltage
0.7VDD
—
VDD + 0.5
V
ILI
Input leakage current
VI = VDD or VSS
–1
—
+50
µA
Ci
Input capacitance
VI = VSS
—
2
5
pF
RON
Switch resistance
VCC = 4.5 V to 5.5 V; VO = 0.4 V; IO = 15 mA
4
11
24
Ω
VPass
Switch output voltage
V
Pass Gate
Vswin = VDD = 5.0 V; Iswout = –100 µA
—
3.5
—
Vswin = VDD = 4.5 V to 5.5 V; Iswout = –100 µA
2.6
—
4.5
V
VI = VDD or VSS
–1
—
+100
µA
Input/output capacitance
VI = VSS
—
3
5
pF
IOL
LOW-level output current
VOL = 0.4 V
3
—
—
mA
IOH
HIGH-level output current
—
—
+100
µA
IL
Cio
Leakage current
INT Output
2004 Oct 01
10
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
AC CHARACTERISTICS
SYMBOL
STANDARD-MODE
I2C-BUS
PARAMETER
FAST-MODE
I2C-BUS
UNIT
MIN
MAX
MIN
MAX
Propagation delay from SDA to SDn or SCL to SCn
—
0.31
—
0.31
ns
fSCL
SCL clock frequency
0
100
0
400
kHz
tBUF
Bus free time between a STOP and START condition
4.7
—
1.3
—
µs
Hold time (repeated) START condition
After this period, the first clock pulse is generated
4.0
—
0.6
—
µs
tLOW
LOW period of the SCL clock
4.7
—
1.3
—
µs
tHIGH
HIGH period of the SCL clock
4.0
—
0.6
—
µs
tpd
tHD;STA
tSU;STA
Setup time for a repeated START condition
4.7
—
0.6
—
µs
tSU;STO
Setup time for STOP condition
4.0
—
0.6
—
µs
tHD;DAT
Data hold time
02
3.45
02
0.9
µs
tSU;DAT
Data set-up time
ns
250
—
100
—
tR
Rise time of both SDA and SCL signals
—
1000
20 + 0.1Cb3
300
ns
tF
Fall time of both SDA and SCL signals
—
300
20 + 0.1Cb3
300
µs
Cb
Capacitive load for each bus line
—
400
—
400
µs
tSP
Pulse width of spikes which must be suppressed
by the input filter
—
50
—
50
ns
tVD:DATL
Data valid (HL)
—
1
—
1
µs
tVD:DATH
Data valid (LH)
—
0.6
—
0.6
µs
tVD:ACK
Data valid Acknowledge
—
1
—
1
µs
tiv
INTn to INT active valid time
—
4
—
4
µs
tir
INT
INTn to INT inactive delay time
—
2
—
2
µs
Lpwr
LOW-level pulse width rejection or INTn inputs
1
—
1
—
ns
Hpwr
HIGH-level pulse width rejection or INTn inputs
500
—
500
—
ns
RESET
tWL(rst)
Pulse width LOW reset
4
—
4
—
ns
trst
Reset time (SDA clear)
500
—
500
—
ns
0
—
0
—
ns
tREC:STA
Recovery to Start
NOTES:
1. Pass gate propagation delay is calculated from the 20 Ω typical RON and and the 15 pF load capacitance.
2. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) in order to bridge
the undefined region of the falling edge of SCL.
3. Cb = total capacitance of one bus line in pF.
SDA
tBUF
tLOW
tR
tF
tHD;STA
tSP
SCL
tHD;STA
P
S
tSU;STA
tHD;DAT
tHIGH
tSU;DAT
Sr
tSU;STO
P
SU00645
Figure 13. Definition of timing on the
2004 Oct 01
11
I2C-bus
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
SO14: plastic small outline package; 14 leads; body width 3.9 mm
2004 Oct 01
12
PCA9543
SOT108-1
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm
2004 Oct 01
13
PCA9543
SOT402-1
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
REVISION HISTORY
Rev
Date
Description
_2
20041001
Product data sheet (9397 750 14112). Supersedes data of 2002 Feb 19 (9397 750 09458).
Modifications:
• Table 1 “Control Register; Write—Channel Selection / Read—Channel Status” on page 4:
add ‘No channel selected; power-up/reset default state’ row to bottom of table.
_1
2004 Oct 01
20020219
Product data (9397 750 09458). ECN 853-2316 27757 of 19 February 2002.
14
Philips Semiconductors
Product data sheet
2-channel I2C switch with interrupt logic and reset
PCA9543
Purchase of Philips I2C components conveys a license under the Philips’ I2C patent
to use the components in the I2C system provided the system conforms to the
I2C specifications defined by Philips. This specification can be ordered using the
code 9398 393 40011.
Data sheet status
Level
Data sheet status [1]
Product
status [2] [3]
Definitions
I
Objective data sheet
Development
This data sheet contains data from the objective specification for product development.
Philips Semiconductors reserves the right to change the specification in any manner without notice.
II
Preliminary data sheet
Qualification
This data sheet contains data from the preliminary specification. Supplementary data will be published
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in
order to improve the design and supply the best possible product.
III
Product data sheet
Production
This data sheet contains data from the product specification. Philips Semiconductors reserves the
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant
changes will be communicated via a Customer Product/Process Change Notification (CPCN).
[1] Please consult the most recently issued data sheet before initiating or completing a design.
[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL
http://www.semiconductors.philips.com.
[3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.
Definitions
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see
the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting
values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given
in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no
representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Disclaimers
Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be
expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree
to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described
or contained herein in order to improve design and/or performance. When the product is in full production (status ‘Production’), relevant changes will be communicated
via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys
no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent,
copyright, or mask work right infringement, unless otherwise specified.
 Koninklijke Philips Electronics N.V. 2004
All rights reserved. Published in the U.S.A.
Contact information
For additional information please visit
http://www.semiconductors.philips.com.
Fax: +31 40 27 24825
Date of release: 10-04
For sales offices addresses send e-mail to:
[email protected].
Document number:
2004 Oct 01
15
9397 750 14112