PHB32N06LT N-channel TrenchMOS logic level FET Rev. 02 — 30 November 2009 Product data sheet 1. Product profile 1.1 General description Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. This product is designed and qualified for use in computing, communications, consumer and industrial applications only. 1.2 Features and benefits Suitable for logic level gate drive sources 1.3 Applications General purpose switching Switched-mode power supplies 1.4 Quick reference data Table 1. Quick reference Symbol Parameter Conditions Min Typ Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 175 °C - - 60 V ID drain current Tmb = 25 °C; VGS = 5 V; see Figure 1 and 3 - - 34 A Ptot total power dissipation Tmb = 25 °C; see Figure 2 - - 97 W VGS = 5 V; ID = 20 A; VDS = 44 V; Tj = 25 °C; see Figure 11 - 8.5 - nC VGS = 4.5 V; ID = 20 A; Tj = 25 °C - 31.5 43 mΩ VGS = 5 V; ID = 20 A; Tj = 25 °C; see Figure 9 and 10 - 30 40 mΩ Dynamic characteristics QGD gate-drain charge Static characteristics RDSon drain-source on-state resistance PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 2. Pinning information Table 2. Pinning information Pin Symbol Description Simplified outline 1 G gate 2 D drain 3 S source mb D mounting base; connected to drain Graphic symbol D mb [1] G mbb076 S 2 1 3 SOT404 (D2PAK) [1] It is not possible to make a connection to pin 2. 3. Ordering information Table 3. Ordering information Type number PHB32N06LT Package Name Description Version D2PAK plastic single-ended surface-mounted package (D2PAK); 3 leads (one lead cropped) SOT404 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 175 °C - 60 V VDGR drain-gate voltage RGS = 20 kΩ - 60 V VGS gate-source voltage ID drain current -15 15 V VGS = 5 V; Tmb = 100 °C; see Figure 1 - 24 A VGS = 5 V; Tmb = 25 °C; see Figure 1 and 3 - 34 A - 136 A IDM peak drain current tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 3 Ptot total power dissipation Tmb = 25 °C; see Figure 2 - 97 W Tstg storage temperature -55 175 °C Tj junction temperature -55 175 °C VGSM peak gate-source voltage pulsed; tp ≤ 50 µs -20 20 V Source-drain diode IS source current Tmb = 25 °C - 34 A ISM peak source current tp ≤ 10 µs; pulsed; Tmb = 25 °C - 136 A - 100 mJ Avalanche ruggedness EDS(AL)S non-repetitive VGS = 5 V; Tj(init) = 25 °C; ID = 20 A; Vsup ≤ 25 V; drain-source avalanche unclamped; tp = 0.11 ms; RGS = 50 Ω energy PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 2 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 03aa24 120 03aa16 120 Ider (%) Pder (%) 80 80 40 40 0 0 0 50 100 150 200 0 50 100 150 Tmb (°C) Fig 1. 200 Tmb (°C) Fig 2. Normalized continuous drain current as a function of mounting base temperature Normalized total power dissipation as a function of mounting base temperature 03ah48 103 ID (A) tp = 10 μs 102 RDSon = VDS/ID 100 μs 10 DC 1 ms 10 ms 1 1 102 10 VDS (V) Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 3 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 5. Characteristics Table 5. Symbol Characteristics Parameter Conditions Min Typ Max Unit drain-source breakdown voltage ID = 0.25 mA; VGS = 0 V; Tj = -55 °C 55 - - V ID = 0.25 mA; VGS = 0 V; Tj = 25 °C 60 - - V gate-source threshold voltage ID = 1 mA; VDS= VGS; Tj = -55 °C; see Figure 8 - - 2.3 V ID = 1 mA; VDS= VGS; Tj = 25 °C; see Figure 8 1 1.5 2 V ID = 1 mA; VDS= VGS; Tj = 175 °C; see Figure 8 0.5 - - V VDS = 60 V; VGS = 0 V; Tj = 25 °C - 0.05 10 µA VDS = 60 V; VGS = 0 V; Tj = 175 °C - - 500 µA VGS = 10 V; VDS = 0 V; Tj = 25 °C - 2 100 nA VGS = -10 V; VDS = 0 V; Tj = 25 °C - 2 100 nA VGS = 4.5 V; ID = 20 A; Tj = 25 °C - 31.5 43 mΩ VGS = 5 V; ID = 20 A; Tj = 175 °C; see Figure 9 and 10 - - 84 mΩ VGS = 10 V; ID = 20 A; Tj = 25 °C - 26 37 mΩ VGS = 5 V; ID = 20 A; Tj = 25 °C; see Figure 9 and 10 - 30 40 mΩ ID = 20 A; VDS = 44 V; VGS = 5 V; Tj = 25 °C; see Figure 11 - 17 - nC - 3 - nC - 8.5 - nC - 920 1280 pF - 160 200 pF - 100 155 pF - 14 - ns - 120 - ns Static characteristics V(BR)DSS VGS(th) IDSS IGSS RDSon drain leakage current gate leakage current drain-source on-state resistance Dynamic characteristics QG(tot) total gate charge QGS gate-source charge QGD gate-drain charge Ciss input capacitance Coss output capacitance Crss reverse transfer capacitance td(on) turn-on delay time tr rise time td(off) turn-off delay time - 45 - ns tf fall time - 55 - ns VDS = 25 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 12 VDS = 30 V; RL = 1.2 Ω; VGS = 5 V; RG(ext) = 10 Ω; Tj = 25 °C Source-drain diode VSD source-drain voltage IS = 25 A; VGS = 0 V; Tj = 25 °C; see Figure 7 - 1 1.2 V trr reverse recovery time - 36 - ns Qr recovered charge IS = 20 A; dIS/dt = -100 A/µs; VGS = -10 V; VDS = 30 V; Tj = 25 °C - 70 - nC PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 4 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 03ah49 40 Tj = 25 °C ID (A) 10 V 5 V 4V 03ah51 40 VDS > ID × RDSon ID (A) 3.5 V 30 30 3V 20 20 10 10 175 °C VGS = 2.5 V Tj = 25 °C 0 0 0 0.5 1.0 1.5 0 2.0 1 2 3 Fig 4. Output characteristics: drain current as a function of drain-source voltage; typical values Fig 5. 03aa36 10-1 ID (A) 4 VGS (V) VDS (V) Transfer characteristics: drain current as a function of gate-source voltage; typical values 03ah52 40 VGS = 0 V IS (A) 10-2 30 10-3 min typ max 20 10-4 10 10-5 175 °C 10-6 0 0 Fig 6. Tj = 25 °C 1 2 VGS (V) 3 0 0.6 0.9 1.2 VSD (V) Sub-threshold drain current as a function of gate-source voltage Fig 7. Source current as a function of source-drain voltage; typical values PHB32N06LT_2 Product data sheet 0.3 © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 5 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 03aa33 2.5 VGS(th) (V) 2 03ah50 0.05 Tj = 25 °C VGS = 3.5 V RDSon (Ω) max 0.04 1.5 typ 1 min 4V 5V 0.03 10 V 0.5 0 -60 Fig 8. 0.02 0 60 120 Tj (°C) 180 10 20 30 40 ID (A) Gate-source threshold voltage as a function of junction temperature 03af18 2 0 Fig 9. Drain-source on-state resistance as a function of drain current; typical values 03ah54 10 ID = 20 A VGS (V) a Tj = 25 °C 8 1.5 6 VDD = 14 V VDD = 44 V 1 4 0.5 2 0 -60 0 0 60 120 Tj (°C) 180 Fig 10. Normalized drain-source on-state resistance factor as a function of junction temperature 0 20 30 40 QG (nC) Fig 11. Gate-source voltage as a function of turn-on gate charge; typical values PHB32N06LT_2 Product data sheet 10 © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 6 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 03ah53 104 C (pF) 103 Ciss Coss 102 Crss 10 10−1 1 102 10 VDS (V) Fig 12. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values 6. Thermal characteristics Table 6. Thermal characteristics Symbol Parameter Rth(j-mb) Rth(j-a) Conditions Min Typ Max Unit thermal resistance from see Figure 13 junction to mounting base - - 1.55 K/W thermal resistance from mounted on printed-circuit board; junction to ambient minimum footprint - 50 - K/W 03ah47 10 Zth(j-mb) (K/W) 1 δ = 0.5 0.2 10−1 0.1 0.05 0.02 δ= P 10−2 single pulse 10−3 10−5 tp T t tp T 10−4 10−3 10−2 10−1 1 tp (s) Fig 13. Transient thermal impedance from junction to mounting base as a function of pulse duration PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 7 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 7. Package outline SOT404 Plastic single-ended surface-mounted package (D2PAK); 3 leads (one lead cropped) A A1 E mounting base D1 D HD 2 Lp 1 3 c b e e Q 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 b c D max. D1 E e Lp HD Q mm 4.50 4.10 1.40 1.27 0.85 0.60 0.64 0.46 11 1.60 1.20 10.30 9.70 2.54 2.90 2.10 15.80 14.80 2.60 2.20 OUTLINE VERSION REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 05-02-11 06-03-16 SOT404 Fig 14. Package outline SOT404 (D2PAK) PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 8 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 8. Revision history Table 7. Revision history Document ID Release date Data sheet status Change notice Supersedes PHB32N06LT_2 20091130 Product data sheet - PHP_PHB_32N06LT-01 Modifications: PHP_PHB_32N06LT-01 (9397 750 09024) • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. • Legal texts have been adapted to the new company name where appropriate. 20011106 Product data - PHB32N06LT_2 Product data sheet - © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 9 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 9. Legal information 9.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term 'short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URLhttp://www.nxp.com. 9.2 Definitions Draft— The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet— A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 9.3 Disclaimers General— Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes— NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use— NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications— Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Quick reference data— The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Limiting values— Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale— NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published athttp://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license— Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control— This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS— is a trademark of NXP B.V. 10. Contact information For more information, please visit:http://www.nxp.com For sales office addresses, please send an email to:[email protected] PHB32N06LT_2 Product data sheet © NXP B.V. 2009. All rights reserved. Rev. 02 — 30 November 2009 10 of 11 PHB32N06LT NXP Semiconductors N-channel TrenchMOS logic level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .2 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .4 Thermal characteristics . . . . . . . . . . . . . . . . . . .7 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .8 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . .9 Legal information. . . . . . . . . . . . . . . . . . . . . . . .10 Data sheet status . . . . . . . . . . . . . . . . . . . . . . .10 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .10 Contact information. . . . . . . . . . . . . . . . . . . . . .10 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2009. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 30 November 2009 Document identifier: PHB32N06LT_2