SL2 ICS53 Wafer addendum Rev. 3.0 — 21 March 2007 Product data sheet 135830 PUBLIC 1. General description This specification describes the electrical, physical and dimensional properties of Au-bumped sawn wafers on FFC of I•CODE SLI-S Label ICs on an NXP C075EE process and is the base for delivery of tested I•CODE SLI-S Label ICs. 2. Ordering information Table 1. Ordering information Type number Package Name SL2 ICS5301EW/V7 Description Ordering Code bumped sawn wafer on UV-tape 9352 837 46005 3. Mechanical specification 3.1 Wafer • Diameter: • Thickness: 8” 150 µm ± 15 µm 3.2 Wafer backside • Material: • Treatment: • Roughness: Si ground + stress releave Ra max. 0.5 µm Rt max. 5 µm 3.3 Chip dimensions • Chip size: • Scribe lines: 940 x 900µm2 50 / 50 µm 3.4 Passivation • Type: • Material: • Thickness: sandwich structure PSG / Nitride (on top) 500 nm / 600 nm SL2 ICS53 NXP Semiconductors Bumped wafer addendum 3.5 Au bump • • • • • Bump material: > 99.9 % pure Au Bump hardness: 35 – 80 HV 0.005 Bump shear strength: > 70 MPa Bump height: 18 µm Bump height uniformity: – within a die: ± 2 µm – within a wafer: ± 3 µm – wafer to wafer: ± 4 µm • Bump flatness: • Bump size: ± 1.5 µm – LA, LB 60 x 60 µm2 – VSS1, TEST1 60 x 60 µm2 • Bump size variation: • Under bump metallization: ± 5 µm sputtered TiW 1.Pads VSS and TEST are disconnected when wafer is sawn. 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 2 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 3.6 Reference die definition (SECS II Wafer map format) • Physical appearance: • Local coordinates: no chip structure, full die size x=-67, y= -20 Fig 1. Wafer layout with reference die 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 3 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 4. Fail die identification 4.1 Fail die identification No inkdots are applied to the wafer. Electronic wafer mapping (SECS II format) covers the electrical test results and additionally the results of mechanical/visual inspection. 4.2 Wafer mapping Wafer mapping for failed die information is available on floppy-disk. Format: SECS II format 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 4 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 5. Limiting values Table 2. Limiting values[1][2] Absolute Maximum Ratings Symbol Parameter Min TSTOR Storage temperature range Tj Junction temperature VESD Electrostatic discharge voltage Max Unit -55 +140 °C -55 +140 °C ±2 kVpeak Imax LA-LB Maximum input peak current ±60 mApeak Tjop Operating junction temperature ILA-LB Input current +85 °C 30 mArms [3] -25 [4] Type [1] Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the Operating Conditions and Electrical Characteristics section of this specification is not implied. [2] This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. [3] MIL-STD-883D, Method 3015.7, Human Body Model [4] The voltage between LA and LB is limited by the on-chip voltage limitation circuitry (corresponding to parameter ILA-LB) 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 5 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 6. Characteristics 6.1 Electrical characteristics Top= -25 to 85° C Table 3. Characteristics [1] Symbol Parameter VLA-LB Minimum Supply Voltage for READ/WRITE fop Operating Frequency Cres Input Capacitance between LA – LB Pmin Minimum Operating Supply Power m Modulation of RF Voltage for Demodulator Response tP sm Modulation Pulse Length of RF Voltage tD Demodulator Response Time Rmod Load Modulation tret EEPROM Conditions VLA-LB = 2 Vrms Min m ≥ 10 %, 100 % Max Unit 2.5 2.7 Vrms MHz [2] 13.553 13.560 13.567 [3] 22.3 23.5 24.7 [4] m = Vmax - Vmin Vmax + Vmin Typ 280 pF µW [5] % [5] µs [5] µs Ω [5] Tamb ≤ 55 °C 10 Years 100000 Cycles Data Retention nwrite EEPROM Write Endurance [1] Typical ratings are not guaranteed. These values listed are at room temperature. [2] Bandwidth limitation (±7 kHz) according to ISM band regulations. [3] Measured with an HP4285A LCR meter at 13.56 MHz [4] Including losses in resonant capacitor and rectifier [5] refer to ISO/IEC 15693-2 and 15693-3 including pulse shapes and tolerances; proper coil design assumed 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 6 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 7. Chip orientation and bond pad locations Notch y (8) (6) (1) x (5) LA LB (7) (4) (9) (11) TEST VSS (12) (10) (2) PAD coordinates (3) (1) (2) (3) (4) (5) (6) X-Scribeline width: 50 µm Y-Scribeline width: 50 µm Chip step, x-length: 990 µm Chip step, y-length: 950 µm LA bump edge to chip edge, x-length: 135 µm LA bump edge to chip edge, y-length: 50 µm LA LB TEST VSS (7) (8) (9) (10) (11) (12) (center) x [µm] y 0 0 630 0 515 –600 –105 –760 LB bump edge to chip edge, x-length: 115 µm LB bump edge to chip edge, y-length: 50 µm TEST bump edge to chip edge, x-length: 30 µm TEST bump edge to chip edge, y-length: 190 µm VSS bump edge to chip edge, x-length: 30 µm VSS bump edge to chip edge, y-length: 30 µm Fig 2. Chip orientation and bond pad locations 8. Final wafertest specification • Minimum yield per wafer: 30 % of 29941 potential good dies. • Minimum yield per lot: 30 % 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 7 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 9. References • • • • • Data sheet ’General specification for 8” wafers on UV-tape’ Data sheet ’General quality specification’ Application note ’SECS II wafer map format’ Data sheet ’I•CODE SLI-S/I•CODE SLI-S HC, Functional Specification’ Application note ’I•CODE coil design guide’ 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 8 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 10. Revision history Table 4. Revision history Document ID Release date Data sheet status 135830 21 March 2007 Product data sheet Modifications: Supersedes Revision 3.0 • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. • Legal texts have been adapted to the new company name. 135830 Product data sheet Change notice © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 9 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 11. Legal information 11.1 Data sheet status Document status[1][2] Product status[3] Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. Definition [1] Please consult the most recently issued document before initiating or completing a design. [2] The term ‘short data sheet’ is explained in section “Definitions”. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 11.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 11.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 11.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 12. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: [email protected] 135830 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 3.0 — 21 March 2007 10 of 11 SL2 ICS53 NXP Semiconductors Bumped wafer addendum 13. Tables Table 1. Table 2. Table 3. Ordering information . . . . . . . . . . . . . . . . . . . . .1 Limiting values[1][2] . . . . . . . . . . . . . . . . . . . . . . .5 Characteristics [1] . . . . . . . . . . . . . . . . . . . . . . . .6 Table 4.Revision history 9 14. Figures Fig 1. Wafer layout with reference die . . . . . . . . . . . . . . .3 Fig 2.Chip orientation and bond pad locations7 15. Contents 1 2 3 3.1 3.2 3.3 3.4 3.5 3.6 4 4.1 4.2 5 6 6.1 7 8 9 10 11 11.1 11.2 11.3 11.4 12 13 14 15 General description . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 1 Mechanical specification . . . . . . . . . . . . . . . . . 1 Wafer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Wafer backside . . . . . . . . . . . . . . . . . . . . . . . . . 1 Chip dimensions . . . . . . . . . . . . . . . . . . . . . . . 1 Passivation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Au bump . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 Reference die definition (SECS II Wafer map format) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Fail die identification . . . . . . . . . . . . . . . . . . . . . 4 Fail die identification . . . . . . . . . . . . . . . . . . . . . 4 Wafer mapping . . . . . . . . . . . . . . . . . . . . . . . . . 4 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Electrical characteristics . . . . . . . . . . . . . . . . . . 6 Chip orientation and bond pad locations . . . . 7 Final wafertest specification. . . . . . . . . . . . . . . 7 References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . 9 Legal information. . . . . . . . . . . . . . . . . . . . . . . 10 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 10 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Contact information. . . . . . . . . . . . . . . . . . . . . 10 Tables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Figures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2007. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 21 March 2007 Document identifier: 135830