ATMEL ATC18M

Features
• Comprehensive Library of Standard Logic and I/O Cells
• ATC18 Core and I/O Cells Designed to Operate with VDD = 1.8V ± 0.15V as Main Target
Operating Conditions
• IO33 Pad Libraries Provide Interfaces to 3V Environments
• Memory Cells Compiled to the Precise Requirements of the Design
• Compatible with Atmel’s Extensive Range of Microcontroller, DSP, Standard-interface
•
•
•
•
•
•
•
•
•
and Application-specific Cells
EDAC Library
SEU Hardened DFF’s
Cold Sparring Buffers
High Speed LVDS Buffers
PCI Buffer
Predefined die Sizes to Easily Accommodate Specified Packages
MQFP Packages up to 352 pins (340 Signal Pins)
MCGA Packages up to 625 pins (581 Signal Pins)
Offered to QML Q Grade
0.18 µm CMOS
Cell-based ASIC
for Military Use
ATC18M
Description
The Atmel ATC18M is fabricated on a proprietary 0.18 µm, up to six-layer-metal
CMOS process intended for use with a supply voltage of 1.8V ± 0.15V. Table 1 shows
the range for which Atmel library cells have been characterized.
Table 1. Recommended Operating Conditions
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
VDD
DC Supply Voltage
Core and Standard I/Os
1.65
1.8
1.95
V
VDD3.3
DC Supply Voltage
3V Interface I/Os
3
3.3
3.6
V
VI
DC Input Voltage
0
VDD
V
VO
DC Output Voltage
0
VDD
V
TEMP
Operating Free Air
Temperature Range
-55
+125
°C
Military
Advanced
Information
The Atmel cell libraries and megacell compilers have been designed in order to be
compatible with each other. Simulation representations exist for three types of operating conditions. They correspond to three characterization conditions defined as
follows:
•
MIN conditions:
–
–
–
•
TYP conditions:
–
–
–
•
TJ = -55°C
VDD (cell) = 1.95V
Process = fast
TJ = +25°C
VDD (cell) = 1.8V
Process = typ
MAX conditions:
–
–
–
TJ = +125°C
VDD (cell) = 1.65V
Process = slow
Rev. 4262A–AERO–07/03
1
Delays to tri-state are defined as delay to turn off (VGS < VT) of the driving devices.
Output pad drain current corresponds to the output current of the pad when the output
voltage is VOL or VOH. The output resistor of the pad and the voltage drop due to access
resistors (in and out of the die) are taken into account. In order to have accurate timing
estimates, all characterization has been run on electrical netlists extracted from the layout database.
Standard Cell Library
SClib
The Atmel Standard Cell Library, SClib, contains a comprehensive set of a combination
of logic and storage cells. The SClib library includes cells that belong to the following
categories:
• Buffers and Gates
• Multiplexers
• Flip-flops
• Scan Flip-flops
• Latches
• Adders and Subtractors
Decoding the Cell Name
Table 2 shows the naming conventions for the cells in the SClib library. Each cell name
begins with either a two-, three-, or four-letter code that defines the type of cell. This
indicates the range of standard cells available.
Table 2. Cell Codes
Code
Description
Code
Description
AD
Adder
INVB
Balanced Inverter
AH
Half Adder
INVT
Inverting Tri-state Buffer
AS
Adder/Subtractor
LA
D Latch
AN
AND Gate
MI
Inverting Multiplexer
AOI
AND-OR-Invert Gate
MX
Multiplexer
AON
AND-OR-AND-Invert Gates
ND
NAND Gate
AOR
AND-OR Gate
NR
NOR Gate
BUFB
Balanced Buffer
OAI
OR-AND-Invert Gate
BUFF
Non-Inverting Buffer
OAN
OR-AND-OR-Invert Gates
BUFT
Non-Inverting Tri-state Buffer
OR
OR Gate
CG
Carry Generator
ORA
OR-AND Gate
CLK2
Clock Buffer
SD
Multiplexed Scan D Flip-flop
DF
D Flip-flop
SRLA
Set/Reset Latches with NAND input
DLA
Dual Input Latches
SU
Subtractor
H...
SEU Hardened Versions
XN
Exclusive NOR Gate
INV0
Inverter
XR
Exclusive OR Gate
2
ATC18M
4262A–AERO–07/03
ATC18M
Cell Matrices
Table 3 and Table 4 provide a quick reference to the storage elements in the SClib
library. Note that all storage elements feature buffered clock inputs and buffered output.
Table 3. D Flip-flops
Macro Name
Clear
•
Enabled
D Input
Single
Output
SEU
Hardened
1xDrive
2xDrive
•
•
•
•
•
•
•
•
•
•
•
•
•
•
DFNRBx
•
•
HDFVRBx
•
•
DFBRBx
Set
DFCRBx
HDFBRBx
•
HDFCRBx
DFPRBx
•
•
•
HDFPRBx
•
•
•
•
•
•
DENRQx
•
•
•
Table 4. Scan Flip-flops
Macro Name
Set
Clear
1xDrive
2xDrive
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
SDNRBx
•
•
HSDNPBx
•
•
SDNRQx
•
•
HSDNRQx
•
•
SDBRBx
SDCRBx
HSDBRBx
HSDCRBx
•
Single Output
SEU Hardened
•
•
•
3
4262A–AERO–07/03
Input/Output Pad Cell
Libraries
IO18lib and IO33lib
The Atmel Input/Output Cell Library, IO18lib, contains a comprehensive list of input, output, bi-directional and tri-state cells. The ATC18M (1.8V) cell library includes one special
sets of I/O cells, IO25lib and IO33lib, for interfacing with external 3.3V devices.
They will encompass the following types of cells:
• Bi-directional
•
Tri-state outport
•
Outputs
•
Inputs
•
PCI
•
PECL
•
LVDS (EIA-644)
All buffers will be capable of being used as “Cold Sparing” Buffers.
Compiled Memories
Based on Virage Logic Memory Compilers, for synchronized memories. Its maximum
memory size compilation capability is:
SRAM
16K x 32 bits
DPRAM
8K x 32 bits
TPSF
1K x 16 bits
A set of EDAC can be used in combination with these memories so as to alleviate their
SEU susceptibility.
Synthesized Memory
The synthesis of memories is based on Atmel GENESYS within the GATEAID software.
It must be used only for small memories and when SEU hardened cells are needed.
The maximum memory sizes are as follows:
4
RAM
4K bits
TPRAM
4K bits
DPRAM
2K bits
ATC18M
4262A–AERO–07/03
ATC18M
Design Flow
Though only MODELSIM and NCSIM will be used as the golden simulators, the design
kit will include the data and libraries needed for the following tools:
Tool
Supplier
Purpose
Atmel
Atmel Support tools
MODELSIM®
Mentor
VHDL®/VITAL® RTL + gate level
simulation
NCSIM®
Cadence
VERILOG® RTL + gate level simulation
DESIGN COMPILER®
Synopsys®
GATEAID2
®
®
®
HDL synthesis
BUILDGATES
Cadence
POWER COMPILER
Synopsys
Synthesis power optimization
DFT SUITE
Mentor®
Scan+ATPG (FastScan), JTAG (BSDArchitect), BIST (MBIST-Architect)
FE-ULTRA
Cadence
Floor-planning, physical knowledgeable
synthesis, layout prototyping
PRIMETIME®
Synopsys
Static timing analysis
FORMALITY
Synopsys
Equivalence checking, formal proof
HDL synthesis
The Design flow can be described in two sections:
•
The front-end done at the customer’s premises
•
The back-end at Atmel Technical Centers, provided that the front-end activity has
been validated and accepted by Atmel during the Logic Review (LR) meeting.
The following table lists the activities and tools that will be used during the front-end
design.
Function
Tool
Supplier
RTL SIMULATION
MODELSIM
Mentor
NC-SIM
Cadence
CODE COVERAGE
VHDL-COVER
Transeda
RTL TO GATE SYNTHESIS
DESIGN-COMPILER
Synopsys
BUILD-GATES
Cadence
POWER OPTIMIZATION
POWER-COMPILER
Synopsys
POWER ANALYSIS
PRIME-POWER
Synopsys
TEST INSERTION + ATPG
DFT-SUITE
Mentor
GATE LEVEL SIMULATION
MODELSIM
Mentor
NC-SIM
Cadence
NETLIST TRANSLATION
NETCVT
Atmel
DESIGN RULES CHECK
STAR
Atmel
5
4262A–AERO–07/03
The following table lists the activities and the tools that will be used during the back-end
design:
Activities
Function
Tool
Supplier
Bonding Diagram
Array Definition
MGTECHGEN
Atmel
Pads Coordinates
PACO
Atmel
Bonding Diagram
PIMTOOL
Atmel
Pads Preplacement
P2DEF
Atmel
Periphery Check
CAP
Atmel
Ibis Model
GENIBIS
Atmel
Blocks Preplacement
SILVER
Atmel
Virtual Layout
Prototyping
FIRST
ENCOUNTER
Cadence
Physically
Knowledgeable
Synthesis
PKS
Cadence
Power Routing
SNOW
Atmel
Placement
QPLACE
Cadence
Scan Chains
Ordering
QP/SCAN
Cadence
Placement-driven
Violations Fix
QP/OPT
Cadence
Clock Tree Synthesis
CTGEN®
Cadence
Routing
NANOROUTE
Cadence
Parasitics Extraction
HYPEREXTRACT
Cadence
Final Violations Fix
QP/OPT
Cadence
Eco Place & Route
SILICON
ENSEMBLE
Cadence
Layout Edition
SILVER
Atmel
3d Extraction
FIRE&ICE
Cadence
Physical
Implementation
6
ATC18M
4262A–AERO–07/03
ATC18M
Activities
Function
Tool
Supplier
Final Verifications
Static Timing
Analysis
PRIMETIME
Synopsys
Equivalence
Checking
FORMALITY
Synopsys
Back-annotated
Simulation
MODELSIM
Mentor
NC-SIM
Cadence
Consumption
Analysis
MGCOMET
Atmel
Power Scheme
Check
VOLTAGESTORM
Cadence
Test Patterns
PATFORM
Atmel
Gdsii Generation
SE2GDS
Atmel
Cross-talk Analysis
CELTIC
Cadence
Cross-talk Errors Fix
SILICON
ENSEMBLE
Cadence
Final Analysis
SIGNALSTORM
Cadence
7
4262A–AERO–07/03
Atmel Corporation
2325 Orchard Parkway
San Jose, CA 95131
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600
Regional Headquarters
Europe
Atmel Sarl
Route des Arsenaux 41
Case Postale 80
CH-1705 Fribourg
Switzerland
Tel: (41) 26-426-5555
Fax: (41) 26-426-5500
Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimshatsui
East Kowloon
Hong Kong
Tel: (852) 2721-9778
Fax: (852) 2722-1369
Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
Tel: (81) 3-3523-3551
Fax: (81) 3-3523-7581
Atmel Operations
Memory
2325 Orchard Parkway
San Jose, CA 95131
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
RF/Automotive
Theresienstrasse 2
Postfach 3535
74025 Heilbronn, Germany
Tel: (49) 71-31-67-0
Fax: (49) 71-31-67-2340
Microcontrollers
2325 Orchard Parkway
San Jose, CA 95131
Tel: 1(408) 441-0311
Fax: 1(408) 436-4314
La Chantrerie
BP 70602
44306 Nantes Cedex 3, France
Tel: (33) 2-40-18-18-18
Fax: (33) 2-40-18-19-60
ASIC/ASSP/Smart Cards
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Biometrics/Imaging/Hi-Rel MPU/
High Speed Converters/RF Datacom
Avenue de Rochepleine
BP 123
38521 Saint-Egreve Cedex, France
Tel: (33) 4-76-58-30-00
Fax: (33) 4-76-58-34-80
Zone Industrielle
13106 Rousset Cedex, France
Tel: (33) 4-42-53-60-00
Fax: (33) 4-42-53-60-01
1150 East Cheyenne Mtn. Blvd.
Colorado Springs, CO 80906
Tel: 1(719) 576-3300
Fax: 1(719) 540-1759
Scottish Enterprise Technology Park
Maxwell Building
East Kilbride G75 0QR, Scotland
Tel: (44) 1355-803-000
Fax: (44) 1355-242-743
e-mail
[email protected]
Web Site
http://www.atmel.com
Disclaimer. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company’s
standard warranty which is detailed in Atmel’s Terms and Conditions located on the Company’s web site. The Company assumes no
responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at
any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other
intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication.
Atmel’s products are not authorized for use as critical components in life support devices or systems.
© Atmel Corporation 2003. All rights reserved. Atmel, the Atmel logo, and combinations thereof are registered trademarks of Atmel Corporation or its subsidiaries. Cadence, Verilog, and Pearl are registered trademarks
of Cadence Design Systems. Synopsys and Primetime are registered trademarks of Synopsys Inc.. Buildgates is a
registered trademark of Ambit Design Systems Inc.. CTGen is a registered trademarks of NEC Corporation. Other
terms and product names may be the trademarks of others.
Printed on recycled paper.
4262A–AERO–07/03
/0M