PL IA NT CO M *R oH S Features Applications ■ Formerly ■ Mb Ethernet port protection ■ ■ Gb Ethernet port protection ■ ■ ■ ■ ■ brand Extremely high speed performance Blocks high voltages and currents Low insertion loss Two TBU™ protectors in one small package Very high bandwidth; GHz compatible RoHS compliant*, UL Recognized ■ Isolated and floating interfaces TBU™ P650-U and P850-U Protectors Transient Blocking Units - TBU™ Devices Agency Approval Bourns® Model P650-U and P850-U products are high speed, unidirectional protection components, constructed using MOSFET semiconductor technology, designed to protect against faults caused by short circuits, AC power cross, induction and lightning surges. The TBU™ high speed protector, triggering as a function of the MOSFET, blocks surges and provides an effective barrier behind which sensitive electronics are not exposed to large voltages or currents during surge events. The TBU™ device is provided in a surface mount DFN package and meets industry standard requirements such as RoHS and Pb Free solder reflow profiles. UL recognized component File # E315805. Industry Standards Description Model Port Type 3, 5 P650-U Port Type 2, 4 P850-U Telcordia GR-1089 ITU-T K.20, K.20E, K.21, K.21E, K.45 P850-U Absolute Maximum Ratings (Tamb = 25 °C) Symbol Parameter Value Unit 650 850 V 300 425 V Vimp Maximum protection voltage for impulse faults with rise time ≥ 1 µsec P650-Uxxx-WH P850-Uxxx-WH Vrms Maximum protection voltage for continuous Vrms faults connected as a series pair (refer to page 3 Test Configuration Diagram) P650-Uxxx-WH P850-Uxxx-WH Top Operating temperature range -40 to +85 °C Tstg Storage temperature range -65 to +150 °C Electrical Characteristics (Tamb = 25 °C) Symbol Iop Itrigger Iout RTBU Rbal tblock Iquiescent Parameter Min. P650-U180-WH Maximum current through the device that will not cause P650-U260-WH current blocking P850-U180-WH P850-U260-WH P650-U180-WH Typical current for the device to go from normal operating P650-U260-WH state to protected state P850-U180-WH P850-U260-WH P650-U180-WH P650-U260-WH Maximum current through the device P850-U180-WH P850-U260-WH P650-Uxxx-WH ™ Series resistance of the TBU device P850-Uxxx-WH Line-to line series resistance difference between two TBU™ device Maximum time for the device to go from normal operating P650-Uxxx-WH state to protected state P850-Uxxx-WH Current through the triggered TBU™ device with 50 Vdc circuit voltage ™ Vreset Voltage below which the triggered TBU device will transition to normal operating state P650-Uxxx-WH P850-Uxxx-WH Typ. Max. 180 260 180 260 220 330 220 330 6 8 Unit mA mA 360 520 360 520 7 9 0.5 1 mA Ω Ω µs 1 mA 11 14 V The P-U Series TBU™ devices are unidirectional; specifications are valid for input direction only. For the output direction, the TBU™ device is a resistor. *RoHS Directive 2002/95/EC Jan 27 2003 including Annex. Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. TBU™ P650-U and P850-U Protectors Typical Performance Characteristics Time to Block vs. Fault Current V-I Characteristics I 1 Trigger Current 0.1 1/R V Reset Voltage Threshold Time to Block (sec) ITRIG 0.01 0.001 0.0001 0.00001 0.000001 0.0000001 0.1 1 10 100 1000 Fault Current (A ) Trigger Current vs. Temperature 140 % of Trigger Current 120 100 80 60 40 20 -40 -20 0 20 40 60 80 Temperature (°C) Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. TBU™ P650-U and P850-U Protectors Operational Characteristics The graphs below demonstrate the operational characteristics of the TBU. For each graph the fault voltage, protected side voltage, and current is presented. V1 V2 Load TEST CONFIGURATION DIAGRAM P650-U Lightning, 650 V P850-U Lightning, 850 V 3 2 2 1 1 200 mA/div. 100 V/div. 200 mA/div. 100 V/div. 3 1 us/div. 1 us/div. Ch1 V1 Ch2 V2 Ch3 Current Ch1 V1 P650-U Power Fault, 120 Vrms, 25 A Ch2 V2 Ch3 Current P850-U Power Fault, 230 Vrms, 25 A 3 2 3 200 mA/div. 100 V/div. 100 V/div. 200 mA/div. 2 1 1 Ch1 V1 4 ms/div. Ch2 V2 4 ms/div. Ch3 Current Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. Ch1 V1 Ch2 V2 Ch3 Current TBU™ P650-U and P850-U Protectors Product Dimensions L J E K J B Dim. Min. Typ. Max. 6.15 (.242) 7.65 (.301) 0.80 (.031) 0.000 (.000) 0.50 (.020) 1.20 (.047) 4.20 (.165) 2.45 (.096) 0.20 (.008) 0.45 (.018) 0.65 (.026) 0.20 (.008) 0.70 (.028) 3.20 (.126) 6.25 (.246) 7.75 (.305) 0.85 (.033) 0.025 (.001) 0.55 (.022) 1.25 (.049) 4.25 (.167) 2.50 (.098) 0.25 (.010) 0.50 (.020) 0.70 (.028) 0.25 (.010) 0.75 (.030) 3.25 (.128) 6.35 (.250) 7.85 (.309) 0.90 (.035) 0.050 (.002) 0.60 (.024) 1.30 (.051) 4.30 (.169) 2.55 (.100) 0.30 (.012) 0.55 (.022) 0.75 (.030) 0.30 (.012) 0.80 (.031) 3.30 (.130) DIMENSIONS: MM (INCHES) G F C N A B 4 5 6 H C A P 3 2 1 D H E PIN 1 D TOP VIEW SIDE VIEW N BOTTOM VIEW G Recommended Pad Layout 0.50 (.020) 2.525 (.099) 1.25 (.049) 0.70 (.028) 4.275 (.168) 0.575 (.023) 0.375 (.015) F H Pad Designation Pad # Apply 1 In1 2 NC 3 Out1 4 Out2 5 NC 6 In2 J K L N NC = Solder to PCB; do not make electrical connection, do not connect to ground. TBU™ devices have matte-tin termination finish. Suggested layout should use non-solder mask define (NSMD). Recommended stencil thickness is 0.10-0.12 mm (.004-.005 in.) with stencil opening size 0.025 mm (.0010 in.) less than the device pad size. As when heat sinking any power device, it is recommended that, wherever possible, extra PCB copper area is allowed. For minimum parasitic capacitance, do not allow any signal, ground or power signals beneath any of the pads of the device. P Q Block Diagram Thermal Resistances Symbol Rth(j-a) Parameter Value Unit Junction to leads (package) 105 °C/W Junction to leads (per TBU) 202 °C/W Line Side 6 4 1 3 TBU™ Device Load Side Reflow Profile Profile Feature Average Ramp-Up Rate (Tsmax to Tp) Preheat - Temperature Min. (Tsmin) - Temperature Max. (Tsmax) - Time (tsmin to tsmax) Time maintained above: - Temperature (TL) - Time (tL) Peak/Classification Temperature (Tp) Time within 5 °C of Actual Peak Temp. (tp) Ramp-Down Rate Time 25 °C to Peak Temperature Pb-Free Assembly 3 °C/sec. max. 150 °C 200 °C 60-180 sec. 217 °C 60-150 sec. 260 °C 20-40 sec. 6 °C/sec. max. 8 min. max. Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. ™ 3312 - 2 mmand SMD Trimming Potentiometer TBU P650-U P850-U Protectors How to Order Typical Part Marking MANUFACTURER’S TRADEMARK* P 650 - U 180 - WH MARKING NUMBER 65UB = P650-U180-WH 65UC = P650-U260-WH 85UB = P850-U180-WH 85UC = P850-U260-WH Form Factor P = Two TBU™ protectors in one device Impulse Voltage Rating 650 = 650 V 850 = 850 V Directional Indication for Paired Devices U = Unidirectional Iop Indicator 180 = 180 mA 260 = 260 mA PIN 1 MANUFACTURING DATE CODE* - 1ST DIGIT INDICATES THE YEAR’S 6-MONTH PERIOD. - 2ND DIGIT INDICATES THE WEEK NUMBER IN THE 6-MONTH PERIOD. - 3RD & 4TH DIGITS INDICATE SPECIFIC LOT FOR THE WEEK. 6-MONTH PERIOD CODES: A = JAN-JUN 2009 C = JAN-JUN 2010 B = JUL-DEC 2009 D = JUL-DEC 2010 E = JAN-JUN 2011 F = JUL-DEC 2011 EXAMPLE: ARBC - 1ST DIGIT ‘A’ = JAN-JUN 2009 - 2ND DIGIT ‘R’ = WEEK 18; WEEK OF APRIL 27 - 3RD & 4TH DIGITS ‘BC’ = LOT SPECIFIC INFORMATION *TRANSITION FROM FULTEC TRADEMARK AND LOT CODE TO BOURNS TRADEMARK AND DATE CODE IN 2009. Packaging Specifications (per EIA468-B) P0 E D t B P2 TOP COVER TAPE A N F W C D B0 K0 CENTER LINES OF CAVITY A0 P D1 EMBOSSMENT G (MEASURED AT HUB) USER DIRECTION OF FEED QUANTITY: 3000 PIECES PER REEL A Device Min. 326 (12.835) P650-U, P850-U Device P650-U, P850-U Device P650-U, P850-U A0 B Max. 330.25 (13.002) Min. 1.5 (.059) B0 C Max. 2.5 (.098) Min. 12.8 (.504) D D N Ref. 102 (4.016) Min. 20.2 (.795) Max. Min. Max. Min. max. - 1.65 (.065) 1.85 (.073) 7.4 (.291) 7.6 (.299) D1 Max. G Ref. 16.5 (.650) Max. 13.5 (.531) E F Min. Max. Min. Max. Min. Max. Min. 6.5 (.256) 6.7 (.264) 8.0 (.315) 8.2 (.323) 1.5 (.059) 1.6 (.063) 1.5 (.059) Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. 1.4 (.055) 1.6 (.063) 11.9 (.469) 12.1 (.476) 3.9 (.159) 4.1 (.161) 1.9 (.075) 2.1 (.083) 0.25 (.010) 0.35 (.014) 15.7 (.618) 16.3 (.642) K0 P P0 Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. P2 t W DIMENSIONS: MM (INCHES) TBU™ P650-U and P850-U Protectors Reference Applications A cost-effective protection solution utilizes the Bourns® TBU™ protection devices. The diagrams below illustrate common configurations of these components. The graph at the bottom demonstrates the operational characteristics of the circuit. Typical Configuration Diagrams P850-U P850-U V2 Tx Tx V1 G5200AS P850-U Rx G5200AS P850-U Tx RJ 45 connector Rx P850-U Tx RJ 45 connector P850-U G5200AS P850-U Rx Rx P850-U G5200AS 2000 V, 22 pF 2000 V, 22 pF GbE Ethernet Protection Up to 6000 V Common-Mode Lightning Protection GbE Ethernet Protection Up to 1500 V Common-Mode Lightning Protection 200 mA/div. 100 V/div. 3 2 Asia-Pacific: Tel: +886-2 2562-4117 • Fax: +886-2 2562-4116 1 Europe: Tel: +41-41 768 5555 • Fax: +41-41 768 5510 The Americas: Tel: +1-951 781-5500 • Fax: +1-951 781-5700 1 µs/div. Ch1 V1 Ch2 V2 Ch3 Current www.bourns.com P850-U with G5200AS 4000 V Lightning 10/700 µsec, 150 A Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. REV. 03/10 COPYRIGHT©2008, BOURNS, INC. LITHO IN U.S.A. e 12/08 FU0801