SAMSUNG K6X1008T2D-TB55

K6X1008T2D Family
CMOS SRAM
Document Title
128Kx8 bit Low Power CMOS Static RAM
Revision History
Revision No.
History
Draft Data
Remark
0.0
Initial draft
July 15, 2002
Preliminary
0.1
Revised
- Deleted 32-TSOP1-0820R, 32-TSOP1-0813.4F/R Package Type.
- Added Commercial product.
- Added 55ns product( Vcc = 3.0V~3.6V)
December 4, 2002
Preliminary
0.2
Revised
- Added Lead Free 32-SOP-525 Product
- Added Lead Free 32-TSOP1-0820F Product
June 23, 2003
Preliminary
1.0
Finalized
- Changed ICC from 3mA to 2mA
- Changed ICC2 from 25mA to 20mA
- Changed ISB1(Commercial) from 10µA to 6µA
- Changed ISB1(industrial) from 10µA to 6µA
- Changed ISB1(Automotive) from 20µA to 10µA
- Changed IDR(Commercial) from 10µA to 6µA
- Changed IDR(industrial) from 10µA to 6µA
- Changed IDR(Automotive) from 20µA to 10µA
September 16, 2003
Final
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserves the right to change the specifications and
products. SAMSUNG Electronics will answer to your questions. If you have any questions, please contact the SAMSUNG branch offices.
1
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
128Kx8 bit Super Low Power and Low Voltage full CMOS Static RAM
FEATURES
GENERAL DESCRIPTION
• Process Technology: Full CMOS
• Organization: 128K x 8
• Power Supply Voltage: 2.7~3.6V
• Low Data Retention Voltage: 1.5V(Min)
• Three state outputs
• Package Type: 32-SOP-525, 32-TSOP1-0820F
32-SOP-525, 32-TSOP1-0820F
The K6X1008T2D families are fabricated by SAMSUNG′s
advanced CMOS process technology. The families support
verious operating temperature ranges and have various package types for user flexibility of system design. The families
also support low data retention voltage for battery back-up
operation with low data retention current.
PRODUCT FAMILY
Power Dissipation
Product Family Operating Temperature Vcc Range
K6X1008T2D-B
Commercial(0~70°C)
K6X1008T2D-F
Industrial(-40~85°C)
K6X1008T2D-Q
Automotive(-40~125°C)
Speed
Standby Operating
(ISB1, Max) (ICC2, Max)
551)/702)/85ns
6µA
2.7~3.6V
20mA
702)/85ns
10µA
PKG Type
32-SOP-525
32-TSOP1-0820F
32-SOP-525
32-TSOP1-0820F
1. This parameter is measured in the voltage range of 3.0V~3.6V with 30pF test load.
2. This parameter is measured with 30pF test load.
PIN DESCRIPTION
FUNCTIONAL BLOCK DIAGRAM
Clk gen.
NC
1
32
VCC
A16
2
31
A15
A14
3
30
CS2
A12
4
29
WE
A7
5
28
A13
A6
6
27
A8
A5
7
26
A9
A4
8
25
A11
A3
9
24
OE
A2
10
23
A10
A1
11
22
CS1
32-SOP
A0
12
21
I/O8
I/O1
13
20
I/O7
I/O2
14
19
I/O6
I/O3
15
18
I/O5
VSS
16
17
I/O4
A11
A9
A8
A13
WE
CS2
A15
VCC
NC
A16
A14
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32-TSOP
Type1-Forward
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
OE
A10
CS1
I/O8
I/O7
I/O6
I/O5
I/O4
VSS
I/O3
I/O2
I/O1
A0
A1
A2
A3
Row
Addresses
I/O1
I/O8
Row
select
Data
cont
Precharge circuit.
Memory array
I/O Circuit
Column select
Data
cont
Column Addresses
Name
A0~A16
WE
CS1,CS2
Function
Address Inputs
CS1
Write Enable Input
CS2
WE
Chip Select Input
OE
Output Enable Input
I/O1~I/O8
Data Inputs/Outputs
Vcc
Power
Vss
Ground
NC
No Connection
Control
logic
OE
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.
2
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
PRODUCT LIST
Commercial Products(0~70°C)
Part Name
Industrial Products(-40~85°C)
Function
K6X1008T2D-GB551)
K6X1008T2D-GB70
K6X1008T2D-GB85
K6X1008T2D-TB551)
K6X1008T2D-TB70
K6X1008T2D-TB85
K6X1008T2D-BB551,2)
K6X1008T2D-BB702)
K6X1008T2D-BB852)
K6X1008T2D-PB551,2)
K6X1008T2D-PB702)
K6X1008T2D-PB852)
32-SOP, 55ns, LL
32-SOP, 70ns, LL
32-SOP, 85ns, LL
32-TSOP-F, 55ns, LL
32-TSOP-F, 70ns, LL
32-TSOP-F, 85ns, LL
32-SOP, 55ns, LL
32-SOP, 70ns, LL
32-SOP, 85ns, LL
32-TSOP-F, 55ns, LL
32-TSOP-F, 70ns, LL
32-TSOP-F, 85ns, LL
Part Name
Atomotive Products(-40~125°C)
Function
K6X1008T2D-GF551)
K6X1008T2D-GF70
K6X1008T2D-GF85
K6X1008T2D-TF551)
K6X1008T2D-TF70
K6X1008T2D-TF85
K6X1008T2D-BF551,2)
K6X1008T2D-BF702)
K6X1008T2D-BF852)
K6X1008T2D-PF551,2)
K6X1008T2D-PF702)
K6X1008T2D-PF852)
32-SOP, 55ns, LL
32-SOP, 70ns, LL
32-SOP, 85ns, LL
32-TSOP-F, 55ns, LL
32-TSOP-F, 70ns, LL
32-TSOP-F, 85ns, LL
32-SOP, 55ns, LL
32-SOP, 70ns, LL
32-SOP, 85ns, LL
32-TSOP-F, 55ns, LL
32-TSOP-F, 70ns, LL
32-TSOP-F, 85ns, LL
Part Name
Function
K6X1008T2D-GQ70
K6X1008T2D-GQ85
K6X1008T2D-TQ70
K6X1008T2D-TQ85
32-SOP, 70ns, L
32-SOP, 85ns, L
32-TSOP-F, 70ns, L
32-TSOP-F, 85ns, L
1. Operating voltage range is 3.0V~3.6V
2. Lead Free Product
FUNCTIONAL DESCRIPTION
CS1
CS2
OE
WE
I/O
Mode
Power
1)
X
1)
X
High-Z
Deselected
Standby
X1)
X1)
High-Z
Deselected
Standby
H
H
H
High-Z
Output Disabled
Active
L
H
L
H
Dout
Read
Active
L
H
X1)
L
Din
Write
Active
H
X
X1)
L
L
1)
1. X means don′t care (Must be in high or low states)
ABSOLUTE MAXIMUM RATINGS1)
Item
Voltage on any pin relative to Vss
Voltage on Vcc supply relative to Vss
Power Dissipation
Storage temperature
Operating Temperature
Symbol
Ratings
Unit
Remark
VIN,VOUT
-0.2 to VCC+0.3V(Max. 3.9V)
V
-
VCC
-0.2 to 3.9
V
-
PD
1.0
W
-
TSTG
-65 to 150
°C
-
0 to 70
°C
K6X1008T2D-B
TA
-40 to 85
°C
K6X1008T2D-F
-40 to 125
°C
K6X1008T2D-Q
1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be
restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
3
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
RECOMMENDED DC OPERATING CONDITIONS1)
Item
Symbol
Min
Typ
Max
Unit
Supply voltage
Vcc
2.7
3.0/3.3
3.6
V
Ground
Vss
0
0
0
Input high voltage
VIH
2.2
-
Input low voltage
VIL
-0.2
3)
V
Vcc+0.2
-
V
2)
0.6
V
Note:
1. Commercial Product: TA=0 to 70°C, Otherwise specified
. Industrial Product: TA=-40 to 85°C, Otherwise specified
Automotive Product: TA=-40 to 125°C, Otherwise specified
2. Overshoot: Vcc+3.0V in case of pulse width≤30ns.
3. Undershoot: -3.0V in case of pulse width≤30ns.
4. Overshoot and undershoot are sampled, not 100% tested.
CAPACITANCE1) (f=1MHz, TA=25°C)
Symbol
Test Condition
Min
Max
Unit
Input capacitance
Item
CIN
VIN=0V
-
8
pF
Input/Output capacitance
CIO
VIO=0V
-
10
pF
1. Capacitance is sampled, not 100% tested
DC AND OPERATING CHARACTERISTICS
Item
Symbol
Test Conditions
Min Typ Max Unit
Input leakage current
ILI
VIN=Vss to Vcc
-1
-
1
µA
Output leakage current
ILO
CS1=VIH or CS2=VIL or OE=VIH or WE=VIL, VIO=Vss to Vcc
-1
-
1
µA
Operating power supply current
ICC
IIO=0mA, CS1=VIL, CS2=VIH, VIN=VIH or VIL, Read
-
-
2
mA
ICC1
Cycle time=1µs, 100%duty, IIO=0mA, CS1≤0.2V, CS2≥Vcc-0.2V,
VIN≤0.2V or VIN≥VCC-0.2V
-
-
3
mA
ICC2
Cycle time=Min, 100% duty, IIO=0mA, CS1=VIL, CS2=VIH,
VIN=VIH or VIL
-
-
20
mA
Output low voltage
VOL
IOL=2.1mA
-
-
0.4
V
Output high voltage
VOH
IOH=-1.0mA
2.4
-
-
V
Standby Current(TTL)
ISB
CS1=VIH, CS2=VIL, Other inputs=VIH or VIL
Average operating current
Standby Current(CMOS)
ISB1
CS1≥Vcc-0.2V, CS2≥Vcc-0.2V or CS2≤0.2V,
Other inputs=0~Vcc
4
-
-
0.3
mA
K6X1008T2D-B
-
-
6
µA
K6X1008T2D-F
-
-
6
µA
K6X1008T2D-Q
-
-
10
µA
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
AC OPERATING CONDITIONS
TEST CONDITIONS( Test Load and Input/Output Reference)
Input pulse level: 0.4 to 2.2V
Input rising and falling time: 5ns
Input and output reference voltage:1.5V
Output load(see right): CL=100pF+1TTL
CL=30pF+1TTL
CL1)
1. Including scope and jig capacitance
AC CHARACTERISTICS
(VCC=2.7~3.6V, Commercial product:TA=0 to 70°C, Industrial product:TA=-40 to 85°C, Automotive product:TA=-40 to 125°C )
Speed Bins
Parameter List
Symbol
Min
Read
Write
70ns
55ns1)
Max
Min
Units
85ns
Max
Min
Max
Read Cycle Time
tRC
55
-
70
-
85
-
ns
Address Access Time
tAA
-
55
-
70
-
85
ns
Chip Select to Output
tCO
-
55
-
70
-
85
ns
Output Enable to Valid Output
tOE
-
25
-
35
-
40
ns
Chip Select to Low-Z Output
tLZ
10
-
10
-
10
-
ns
Output Enable to Low-Z Output
tOLZ
5
-
5
-
5
-
ns
Chip Disable to High-Z Output
tHZ
0
25
0
25
0
25
ns
Output Disable to High-Z Output
tOHZ
0
25
0
25
0
25
ns
Output Hold from Address Change
tOH
10
-
10
-
15
-
ns
Write Cycle Time
tWC
55
-
70
-
85
-
ns
Chip Select to End of Write
tCW
45
-
60
-
70
-
ns
Address Set-up Time
tAS
0
-
0
-
0
-
ns
Address Valid to End of Write
tAW
45
-
60
-
70
-
ns
Write Pulse Width
tWP
40
-
50
-
60
-
ns
Write Recovery Time
tWR
0
-
0
-
0
-
ns
Write to Output High-Z
tWHZ
0
25
0
25
0
30
ns
Data to Write Time Overlap
tDW
20
-
25
-
35
-
ns
Data Hold from Write Time
tDH
0
-
0
-
0
-
ns
End Write to Output Low-Z
tOW
5
-
5
-
5
-
ns
1. Voltage range is 3.0V~3.6V for commercial and industrial product.
DATA RETENTION CHARACTERISTICS
Item
Symbol
Test Condition
Vcc for data retention
VDR
CS1≥Vcc-0.2V1)
Data retention current
IDR
Vcc=3.0V, CS1≥Vcc-0.2V1)
Data retention set-up time
tSDR
Recovery time
tRDR
Min
Typ
Max
Unit
2.0
-
3.6
V
K6X1008T2D-B
-
-
6
µA
K6X1008T2D-F
-
-
6
µA
10
µA
0
-
-
5
-
-
K6X1008T2D-Q
See data retention waveform
ms
1. CS1≥Vcc-0.2V, CS2≥VCC-0.2V, or CS2≤0.2V
5
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
TIMING DIAGRAMS
TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled, CS1=OE=VIL, CS2=WE=VIH)
tRC
Address
tAA
tOH
Data Out
Data Valid
Previous Data Valid
TIMING WAVEFORM OF READ CYCLE(2) (WE=VIH)
tRC
Address
tOH
tAA
tCO1
CS1
tHZ(1,2)
CS2
tCO2
tOE
OE
Data out
High-Z
tOHZ
tOLZ
tLZ
Data Valid
NOTES (READ CYCLE)
1. tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage
levels.
2. At any given temperature and voltage condition, tHZ(Max.) is less than tLZ(Min.) both for a given device and from device to device
interconnection.
6
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
TIMING WAVEFORM OF WRITE CYCLE(1) (WE Controlled)
tWC
Address
tWR(4)
tCW(2)
CS1
tAW
CS2
tCW(2)
tWP(1)
WE
tAS(3)
tDW
tDH
Data Valid
Data in
tWHZ
Data out
tOW
Data Undefined
TIMING WAVEFORM OF WRITE CYCLE(2) (CS1
Controlled)
tWC
Address
tCW(2)
tAS(3)
tWR(4)
CS1
tAW
CS2
tWP(1)
WE
tDW
Data in
Data out
tDH
Data Valid
High-Z
High-Z
7
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
TIMING WAVEFORM OF WRITE CYCLE(3) (CS2 Controlled)
tWC
Address
tAS(3)
tCW(2)
tWR(4)
CS1
tAW
CS2
tCW(2)
tWP(1)
WE
tDW
Data Valid
Data in
Data out
tDH
High-Z
High-Z
NOTES (WRITE CYCLE)
1. A write occurs during the overlap of a low CS1, a high CS2 and a low WE. A write begins at the latest transition among CS1 goes low,
CS2 going high and WE going low: A write end at the earliest transition among CS1 going high, CS2 going low and WE going high,
tWP is measured from the begining of write to the end of write.
2. tCW is measured from the CS1 going low or CS2 going high to the end of write.
3. tAS is measured from the address valid to the beginning of write.
4. tWR is measured from the end of write to the address change. tWR applied in case a write ends as CS1 or WE going high tWR2 applied
in case a write ends as CS2 going to low.
DATA RETENTION WAVE FORM
CS1 controlled
VCC
tSDR
Data Retention Mode
tRDR
2.7V
2.2V
VDR
CS≥VCC - 0.2V
CS1
GND
CS2 controlled
Data Retention Mode
VCC
2.7V
CS2
tSDR
tRDR
VDR
CS2≤0.2V
0.4V
GND
8
Revision 1.0
September 2003
K6X1008T2D Family
CMOS SRAM
PACKAGE DIMENSIONS
Units: millimeters(inches)
32 PLASTIC SMALL OUTLINE PACKAGE (525mil)
0~8°
#17
14.12±0.30
0.556±0.012
#1
11.43±0.20
0.450±0.008
#16
20.47±0.20
0.806±0.008
0.80±0.20
0.031±0.008
0.20 +0.10
-0.05
0.008+0.004
-0.002
2.74±0.20
0.108±0.008
3.00
0.118 MAX
20.87 MAX
0.822
13.34
0.525
#32
0.10 MAX
0.004 MAX
+0.100
-0.050
+0.004
0.016 -0.002
0.41
( 0.71 )
0.028
1.27
0.050
0.05
0.002 MIN
32 PIN THIN SMALL OUTLINE PACKAGE TYPE I (0820F)
0.20
+0.10
-0.05
0.008+0.004
-0.002
20.00±0.20
0.787±0.008
#1
#32
8.40
0.331 MAX
#17
#16
0.25
0.010 TYP
1.00±0.10
0.039±0.004
1.20
0.047 MAX
18.40±0.10
0.724±0.004
0.15
+0.10
-0.05
0.006+0.004
-0.002
0~8°
0.45 ~0.75
0.018 ~0.030
(
9
0.05
0.002 MIN
0.10 MAX
0.004 MAX
0.50
0.0197
0.25
)
0.010
8.00
0.315
(
0.50
)
0.020
Revision 1.0
September 2003