SEMTECH SC4250HISTR

SC4250
POWER MANAGEMENT
Absolute Maximum Ratings
Exceeding the specifications below may result in permanent damage to the device or device malfunction. Operation outside of the parameters
specified in the Electrical Characteristics section is not implied.
Parameter
Symbol
Maximum
Units
V CC
-0.3 to 100
V
DRAIN, PWRGD/ PWRGD
-0.3 to 100
V
SENSE, GATE
-0.3 to 20
V
UV, OV
-0.3 to 60
V
Supply Voltage
Thermal Resistance Junction to Ambient
θJ A
168
°C
Thermal Resistance Junction to Case
θJ C
38.8
°C
Operating Junction Temperature Range
TJ
-40 to 125
°C
Storage Temperature Range
TSTG
-65 to 150
°C
Lead Temperature (Soldering) 10 sec
TLEAD
300
°C
Electrical Characteristics
Unless specified: TA = 25°C, VCC = 48V, VEE = 0V.
Values in bold apply over full operating temperature range.
Parameter
Symbol
Test Conditions
Min
Typ
Max
Units
80
V
3
5
mA
60
70
mV
DC Characteristics
10
Supply Operating Range
V CC
Supply Current
ICC
UV = 3V, 0V = VEE, SENSE = VEE
Circuit Breaker Trip Voltage
V CB
VCB = (VSENSE - VEE)
Gate Pin Pull-up Current
IPU
Gate drive ON, VGATE = VEE
-50
µA
Gate Pin Pull-down Current
IPD
Any fault condition
40
mA
Sense Pin Current
ISENSE
VSENSE = 50mV
-0.05
µA
External Gate Drive
∆VGATE
(VGATE -VEE), 20V < VDD ≤ 80V
50
9
(VGATE -VEE), 10V ≤ VDD ≤ 20V
13
16
V
8
UV Pin High Threshold Voltage
VUVH
UV Low to High transition
1.241
1.273
1.305
V
UV Pin Low Threshold Voltage
VUVL
UV High to Low transition
1.192
1.223
1.253
V
UV Pin Hystersis
VUVHY
50
mV
-0.1
µA
UV Pin Input Current
IINUV
VUV = VEE
OV Pin High Threshold Voltage
VOVH
OV Low to High transition
1.192
1.223
1.253
V
OV Pin Low Threshold Voltage
VOVL
OV High to Low transition
1.153
1.188
1.223
V
OV Pin Hystersis
VOVHY
OV Pin Input Current
 2005 Semtech Corp.
VOV ≥ 1.5V
IINOV
2
35
mV
-0.05
µA
www.semtech.com
SC4250
POWER MANAGEMENT
Electrical Characteristics (Cont.)
Unless specified: TA = 25°C, VCC = 48V, VEE = 0V.
Values in bold apply over full operating temperature range.
Parameter
Power Good Threshold
Symbol
Test Conditions
Min
Typ
Max
Units
V PG
VDRAIN - VEE, High to Low transition
1.5
1.75
2.0
V
Power Good Threshold Hysteresis
VPGHY
Drain Input Bias Current
IDRAIN
VDRAIN = 48V
15
Output Low Voltage
VOL
SC4250H, VOL = PWRGD - VDRAIN
@ VDRAIN = 5V, IO = 1mA
1
V
SC4250L, VOL = PWRGD - VEE
@ VDRAIN = 1V, IO = 1mA
1
V
SC4250H, VDRAIN -VEE = 1V, VPWRGD = 80V
1.0
10
µA
SC4250L, VDRAIN -VEE = 5V
1.0
10
µA
Output Leakage
IOH
0.4
V
50
µA
AC Characteristics
OV High to Gate Low
tPHLOV
1.7
µs
UV Low to Gate Low
tPHLUV
1.5
µs
OV Low to Gate High
tPLHOV
5.5
µs
UV Low to Gate High
tPLHUV
6.5
µs
tPHLSENSE
3
µs
SENSE High to Gate Low
DRAIN Low to PWRGD Low
DRAIN Low to (PWRGD - DRAIN)
High
tPHLPG
DRAIN High to PWRGD High
DRAIN High to (PWRGD - DRAIN)
Low
tPLHPG
Gate ON Time - Time Delay
tON_1
Gate ON Time - Time Delay
tON_2
0.5
µs
0.5
µs
VDRAIN > 8V, after short circuit
5
µs
VDRAIN < 7V, after short circuit
250
µs
Note:
(1) This device is ESD sensitive. Use of standard ESD handling precaution is required.
 2005 Semtech Corp.
3
www.semtech.com
SC4250
POWER MANAGEMENT
Pin Configuration
Ordering Information
Part Number
TOP VIEW
P ackag e
(1)
SC4250HISTR
SC4250HISTRT(2)
PWRGD/PWRGD
1
8
VCC
OV
2
7
DRAIN
UV
3
6
GATE
VEE
4
5
SENSE
SO-8
SC4250LISTR
SC4250LISTRT(2)
Notes:
(1) Only available in tape and reel packaging. A reel
contains 2500 devices.
(2) Lead free product. This product is fully WEEE and RoHS
compliant.
(SO-8)
Pin Descriptions
Pin
Pin Name
1
PWRGD/PWRGD
Power Good output pin. This pin will toggle when VDRAIN is within VPG of VEE. This pin can
be connected directly to the enable pin of a power module, 0.1µF to VEE is optional.
2
OV
Analog Overvoltage input. When OV is pulled above the 1.223V threshold, an overvoltage
condition is detected and the GATE pin will be immediately pulled low. The GATE pin will
remain low until OV drops below the 1.188V high to low threshold.
3
UV
Analog Undervoltage input. When UV is pulled below the 1.223V threshold, an
undervoltage condition is detected and the GATE pin will be immediately pulled low. The
GATE pin will remain low until UV rises above the 1.273 threshold. The UV pin is also
used to reset the electronic circuit breaker in the "latch OFF" version. If the UV pin is
cycled low and high following the trip of the circuit breaker, the circuit breaker is reset and
a normal power-up sequence will occur.
4
VEE
5
SENSE
Circuit breaker sense pin. With a sense resistor placed in the supply path between VEE
and SENSE, the circuit breaker will trip when the voltage across the resistor exceeds
60mV. Noise spikes of less than 2µs are filtered out and will not trip the circuit breaker. If
the circuit breaker trip current is set to twice the normal operating current, only 25mV is
dropped across the sense resistor during normal operation. To disable the circuit breaker,
VEE and SENSE can be shorted together.
6
GATE
Gate drive output for external N-channel. The GATE pin will go high when the following
start-up conditions are met: the UV pin is high, the OV pin is low and (VSENSE - VEE) <
60mV. The GATE pin is pulled high by a 50µA current source and pulled low with a 40mA
current source.
7
DRAIN
Analog Drain sense input. Connect this pin to the drain of the external N-channel FET
and the V(-) pin of the power module. When the DRAIN pin is below VPG, the PWRGD or
PWRGD pin will toggle.
8
VC C
Positive supply voltage input. Connect this pin to the higher potential of the power supply
input and the V(+) pin of the power module
 2005 Semtech Corp.
Pin Function
Negative supply voltage input. Connect to the lower potential of the power supply.
4
www.semtech.com
SC4250
POWER MANAGEMENT
Block Diagrams
Active High PWRGD
Vcc
PWRGD
12.5V Reg
1.223V
50uA
UV
_
+
_
OV
+
_
+7V
+
_
+
Delay
1.75V
_
60mV
Vee
+
SENSE
GATE
DRAIN
Active Low PWRGD
Vcc
PWRGD
12.5V Reg
1.223V
50uA
UV
_
+
_
OV
+
_
+7V
+
Delay
_
_
60mV
Vee
 2005 Semtech Corp.
+
SENSE
+
1.75V
GATE
DRAIN
5
www.semtech.com
SC4250
POWER MANAGEMENT
Applications Information
Resistors R1, R2 and R3 make up a voltage divider to
set the Under-Voltage (UV) and Over-Voltage (OV) trip
points.
Insertion of a power circuit board into a live backplane
would draw enormous inrush currents. This is mostly due
to the charging of the bulk electrolytic capacitors at the
input of the power module being plugged in.
When the input power supply ramps up the UV trips at
1.273V and OV trips at 1.223V; during the ramp down
transition the UV trips at 1.223V and OV trips at 1.198V.
The transient currents would send glitches all over the
power system and could cause corruption of the signals
and even a power down if the source isn’t able to handle
these high surges.
The 50mV hysteresis for UV and 25mV hysteresis for OV
provide the necessary guard-bands to prevent false
tripping during power up and power down conditions.
This section describes the components selection needed
for a typical application utilizing the SC4250. Let’s assume
the following requirements for a representative system:
As an additional noise killing and stabilizing measure, the
capacitor C1 should be placed at the OV terminal with
the value in range from 1,000 to 10,000pF.
Input voltage range: 36V to 72V
For the UV=38V and OV=70V the values of the resistor
can be calculated as follows:
Nominal current: 2A typ.
Over-current condition: 5A
Vuv = 1.273V · (R1+R2+R3) ÷ (R2+R3)
Bulk capacitance: Cload = 150µF
Vov = 1.223V · (R1+R2+R3) ÷ R3
The schematic in Figure 2 combines internal function
blocks along with the external components of the
application circuit.
With the input bias current of the UV and OV comparators
in the range of 20-30nA, let’s choose the R1 to be
562kΩ. This yields the values of R2=9.31kΩ and R3 =
10.2kΩ. With these values the accuracy is about 1%
which is quite acceptable for those functions.
+48V
Vcc
PWRGD
12.5V Reg
1.223V
R1
50uA
UV
_
+
R2
_
OV
+
_
+7V
+
C1
R3
_
60mV
Vee
_
Delay
+
+
1.75V
SENSE
GATE
C3
R5
DRAIN
Cload
150uF
R6
C2
-48V
Q1
R4
Figure 2
 2005 Semtech Corp.
6
www.semtech.com
SC4250
POWER MANAGEMENT
Applications Information (Cont.)
Resistor R4 sets the over-current trip. To choose R4,
the user must determine the level of the current where
it should trip. As a rule of thumb, the over-current is set
to be 200-300% of the nominal value. In our case, we
assumed this value to be 5A.
Resistor R5 will produce a time constant which prevents
Q1 from turning on when power is initially applied and
the circuit is not ready to actively pull the gate low. It’s
value is not critical and 18k ensures the adequate delay.
The value of C2 is chosen to prevent false turn-on of the
FET due to the current flowing via C3 into the gate of the
FET when the circuit initially connects to the power source.
Capacitors C2 and C3 form a divider from Vin to GND.
C2 must keep the initial voltage at the gate below Vth
minimum.
Considering the minimum trip voltage is 50mV the value
of R4 is 50mV ÷ 5A = 10 mΩ.
The tolerance of this resistor is usually price driven and
5% is an adequate range of accuracy.
The actual position and layout of the circuitry around the
sense resistor R4 is critical to avoid a false over-current
tripping. The trace routing between R4 and SC4250
should be as short as possible and wide enough to handle
the maximum current with zero current in the sense lines
– ideally “Kelvin” like. Additionally, there is a short delay
circuit at the comparator to filter out unwanted noise
and otherwise induced transients.
For the typical FET, this threshold is around 1V to 2V,
therefore C2 = 100 • C3 will keep gate voltage at 0.7V,
even at the ”worst” case of Vin = 70V.
The choice of the Q1 is quite straightforward and is guided
mostly by thermal considerations due to the power
dissipation in the steady state.
For instance, in our case, the nominal current is 2A, the
power dissipation due to the conducting losses will be
Inrush Current is being controlled by the R5C3 network
and swamping capacitor C2.
Pdis = Inom² • Rds_on.
When a board is plugged into a live backplane, the input
bulk capacitance of the board’s power supply produces
large current transients due to the rush of the currents
charging those capacitors. The main feature of the
SC4250 is to provide an orderly and well-controlled inrush
current.
The MOSFET should be able to withstand Vdss ≥ 100V
with continuous drain current Id ≥ 6A. Device SUD06N10
or similar fits this application. It has an Rds_on = 0.2Ω,
and will dissipate
Pdis = 2² • 0.2 = 0.8W, which can be handled by this
DPAK device.
Since the minimum trip voltage is 50mV, let’s choose
the inrush current to be 3A.
If there is a consideration of reducing the temperature
of the MOSFET then the lower Rds_on device should be
chosen or a different style (D2PAK) which has lower
Junction-to-Ambient thermal characteristics.
Imax = Cload · ∆Vmax /dt
dt = Cload · ∆Vmax /Imax = 150µF · 70V / 3A = 3.5ms
The R6 has a function of dumping high frequency
oscillations. The value of it is not critical and can be in
the range of 5Ω to 20Ω.
This would be the minimum time for the gate voltage
plateau during which the Vdd linearly decreases
maintaining 3A charge current of the Cload.
The inrush can be calculated using the following equation:
IMAX = (50µA • CLOAD) / C3
With the values shown in the schematic the actual inrush
current will be about 2A, which is within the limits we
have chosen.
 2005 Semtech Corp.
7
www.semtech.com
SC4250
POWER MANAGEMENT
Typical Characteristics
Below are the snap-shots taken at start-up with different loading conditions and during the application of the overcurrent at the output of the circuit.
For all figures, Ch1: VDRAIN; Ch2: VGATE; Ch3: PWRGD; Ch4: VR4 (Input current)
Figure 3. Start-up with no load.
Figure 4. Start-up with 1A load.
Figure 5. Start-up with “over the limit” load.
Figure 6. Over-current/Short circuit.
 2005 Semtech Corp.
8
www.semtech.com
SC4250
POWER MANAGEMENT
Typical Characteristics (Cont.)
The following set of snapshots demonstrates effectiveness of SC4250 circuit in the case where connection to the
live back plane is very “bouncy”, which is usually the situation with manual replacements of the power cards.
For all figures, Ch1: VDRAIN; Ch2: VGATE; Ch3: PWRGD (referenced to VDRAIN); Ch4: VR4 (Input current)
Figure 7. Start-up with no load.
Figure 8. Start-up with 1A load.
Figure 9. Start-up with “over the limit” load.
Figure 10. Over-current/Short circuit.
 2005 Semtech Corp.
9
www.semtech.com
SC4250
POWER MANAGEMENT
Evaluation Board Schematic
R7
(opt)
G ND
Copt
0.1
U1
SC4250H/L
G ND(rem ote)
1
PWRGD/PWRGD
VCC
8
C1
0.1
ON/OFF
2
R1
562k
OV
DRAIN
7
+Vin
R6
18k
3
UV
GATE
C4
3.3nF
6
C5
150
C6(opt)
0.1
+Vout
POWER
MODULE
R2
9.31k
R3
10.2k
4
VEE
SENSE
5
-Vin
-Vout
R5
10
C2(opt)
0.01
C3
0.33
R4
0.01
-- 48V
Q1
IRF1310
Figure 11
Evaluation Board
Figure 12
 2005 Semtech Corp.
10
www.semtech.com
SC4250
POWER MANAGEMENT
Evaluation Board - Bill of Materials
R ef
Qty
1
1
C1
0.1/100V
Ceramic cap
1210
2
1
C2 (opt.)
0.01
Ceramic cap
0805
3
1
C3
0.33
Ceramic cap
1206S
4
1
C4
0.0033/100V
Ceramic cap
0805
5
1
C5
150/80V
Aluminum cap
CAP-AL-H
6
1
C6 (opt.)
0.1/100V
Ceramic cap
1210
7
1
Q1
IRF1310
MOSFET
D2PAK
8
1
R1
562k
Resistor
0805
9
1
R2
9.31k
Resistor
0805
10
1
R3
10.2k
Resistor
0805
11
1
R4
0.01
Resistor
2010C S
12
1
R5
10
Resistor
0805
13
1
R6
18k
Resistor
0805
14
1
R7
5.1k
Resistor
1206S
15
1
U1
S C 4250
Semtech IC
SO-8
 2005 Semtech Corp.
Designator
Value
Description
11
Footprint
www.semtech.com
SC4250
POWER MANAGEMENT
Outline Drawing - SO-8
A
D
e
N
DIM
E1 E
1
2
ccc C
2X N/2 TIPS
.069
.053
.010
.004
.065
.049
.012
.020
.010
.007
.189 .193 .197
.150 .154 .157
.236 BSC
.050 BSC
.010
.020
.016 .028 .041
(.041)
8
0°
8°
.004
.010
.008
A
A1
A2
b
c
D
E1
E
e
h
L
L1
N
01
aaa
bbb
ccc
2X E/2
e/2
B
D
DIMENSIONS
MILLIMETERS
INCHES
MIN NOM MAX MIN NOM MAX
aaa C
SEATING
PLANE
h
A2 A
C
A1
bxN
bbb
1.75
1.35
0.25
0.10
1.65
1.25
0.31
0.51
0.25
0.17
4.80 4.90 5.00
3.80 3.90 4.00
6.00 BSC
1.27 BSC
0.25
0.50
0.40 0.72 1.04
(1.04)
8
8°
0°
0.10
0.25
0.20
h
H
C A-B D
c
GAGE
PLANE
0.25
SEE DETAIL
A
L
(L1)
DETAIL
SIDE VIEW
01
A
NOTES:
1.
CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS
OR GATE BURRS.
4. REFERENCE JEDEC STD MS-012, VARIATION AA.
Minimum Land Pattern - SO-8
X
DIM
(C)
G
Z
Y
C
G
P
X
Y
Z
DIMENSIONS
INCHES
MILLIMETERS
(.205)
.118
.050
.024
.087
.291
(5.20)
3.00
1.27
0.60
2.20
7.40
P
NOTES:
1.
THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY.
CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR
COMPANY'S MANUFACTURING GUIDELINES ARE MET.
2. REFERENCE IPC-SM-782A, RLP NO. 300A.
Contact Information
Semtech Corporation
Power Management Products Division
200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804
 2005 Semtech Corp.
12
www.semtech.com