PIC12F519 Data Sheet 8-Pin, 8-Bit Flash Microcontroller *8-bit, 8-pin Devices Protected by Microchip’s Low Pin Count Patent: U.S. Patent No. 5,847,450. Additional U.S. and foreign patents and applications may be issued or pending. © 2007 Microchip Technology Inc. Preliminary DS41319A Note the following details of the code protection feature on Microchip devices: • Microchip products meet the specification contained in their particular Microchip Data Sheet. • Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. • There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. • Microchip is willing to work with the customer who is concerned about the integrity of their code. • Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.” Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer’s risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. Trademarks The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company’s quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified. DS41319A-page ii Preliminary © 2007 Microchip Technology Inc. PIC12F519 8-Pin, 8-Bit Flash Microcontroller High-Performance RISC CPU: Low-Power Features/CMOS Technology: • Only 33 Single-Word Instructions • All Single-Cycle Instructions except for Program Branches which are Two-Cycle • Two-Level Deep Hardware Stack • Direct, Indirect and Relative Addressing modes for Data and Instructions • Operating Speed: - DC – 8 MHz Oscillator - DC – 500 ns instruction cycle • On-chip Flash Program Memory - 1024 x 12 • General Purpose Registers (SRAM) - 41 x 8 • Flash Data Memory - 64 x 8 • Standby Current: - 100 nA @ 2.0V, typical • Operating Current: - 15 μA @ 32 kHz, 2.0V, typical - 170 μA @ 4 MHz, 2.0V, typical • Watchdog Timer Current: - 1 μA @ 2.0V, typical - 7 μA @ 5.0V, typical • High Endurance Program and Flash Data Memory Cells - 100,000 write Program Memory endurance - 1,000,000 write Flash Data Memory endurance - Program and Flash Data retention: >40 years • Fully Static Design • Wide Operating Voltage Range: 2.0V to 5.5V - Wide temperature range - Industrial: -40°C to +85°C - Extended: -40°C to +125°C Special Microcontroller Features: • 8 MHz Precision Internal Oscillator - Factory calibrated to ±1% • In-Circuit Serial Programming™ (ICSP™) • In-Circuit Debugging (ICD) Support • Power-on Reset (POR) • Device Reset Timer (DRT) • Watchdog Timer (WDT) with Dedicated On-Chip RC Oscillator for Reliable Operation • Programmable Code Protection • Multiplexed MCLR Input Pin • Internal Weak Pull-ups on I/O Pins • Power-Saving Sleep mode • Wake-up from Sleep on Pin Change • Selectable Oscillator Options: - INTRC: 4 MHz or 8 MHz precision Internal RC oscillator - EXTRC: External low-cost RC oscillator - XT: Standard crystal/resonator - LP: Power-saving, low-frequency crystal © 2007 Microchip Technology Inc. Peripheral Features: • 6 I/O Pins - 5 I/O pins with individual direction control - 1 input-only pin - High current sink/source for direct LED drive • 8-bit Real-Time Clock/Counter (TMR0) with 8-bit Programmable Prescaler. Preliminary DS41319A-page 1 PIC12F519 FIGURE 1: PIC12F519 8-PIN PDIP, SOIC, MSOP, 2X3 DFN DIAGRAM VDD 1 RB5/OSC1/CLKIN 2 RB4/OSC2 3 RB3/MCLR/VPP 4 PIC12F519 PDIP, SOIC, MSOP 8 7 VSS 6 RB1/ICSPCLK 5 RB2/T0CKI RB0/ICSPDAT Program Memory Device VDD 1 RB5/OSC1/CLKIN 2 RB4/OSC2 3 RB3/MCLR/VPP 4 PIC12F519 DFN Flash (words) SRAM (bytes) 1024 41 64 DS41319A-page 2 VSS 7 RB0/ICSPDAT 6 RB1/ICSPCLK 5 RB2/T0CKI Data Memory Flash (bytes) PIC12F519 8 I/O Comparators Timers 8-bit 8-bit A/D Channels 6 0 1 0 Preliminary © 2007 Microchip Technology Inc. PIC12F519 Table of Contents General Description .............................................................................................................................................................................. 5 PIC12F519 Device Varieties ................................................................................................................................................................ 7 Architectural Overview .......................................................................................................................................................................... 9 Memory Organization .......................................................................................................................................................................... 13 Flash Data Memory ............................................................................................................................................................................. 21 I/O Port ................................................................................................................................................................................................ 25 Timer0 Module and TMR0 Register .................................................................................................................................................... 29 Special Features Of The CPU ............................................................................................................................................................ 35 Instruction Set Summary ..................................................................................................................................................................... 49 Development Support ......................................................................................................................................................................... 57 Electrical Characteristics ..................................................................................................................................................................... 61 DC and AC Characteristics Graphs and Charts .................................................................................................................................. 73 Packaging Information ........................................................................................................................................................................ 75 Index ................................................................................................................................................................................................... 81 The Microchip Web Site ...................................................................................................................................................................... 83 Customer Change Notification Service ............................................................................................................................................... 83 Customer Support ............................................................................................................................................................................... 83 Reader Response ............................................................................................................................................................................... 84 Product Identification System ............................................................................................................................................................. 85 TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at [email protected] or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We welcome your feedback. Most Current Data Sheet To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: • Microchip’s Worldwide Web site; http://www.microchip.com • Your local Microchip sales office (see last page) • The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. Customer Notification System Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 3 PIC12F519 NOTES: DS41319A-page 4 Preliminary © 2007 Microchip Technology Inc. PIC12F519 1.0 GENERAL DESCRIPTION 1.1 The PIC12F519 device from Microchip Technology is low-cost, high-performance, 8-bit, fully-static, Flashbased CMOS microcontrollers. They employ a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single cycle except for program branches, which take two cycles. The PIC12F519 device delivers performance an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy to remember instruction set reduces development time significantly. The PIC12F519 product is equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from including INTRC Internal Oscillator mode and the power-saving LP (Low-power) Oscillator mode. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability. Applications The PIC12F519 device fits in applications ranging from personal care appliances and security systems to lowpower remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC12F519 device very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications). The PIC12F519 device is available in the cost-effective Flash programmable version, which is suitable for production in any volume. The customer can take full advantage of Microchip’s price leadership in Flash programmable microcontrollers, while benefiting from the Flash programmable flexibility. The PIC12F519 product is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a low-cost development programmer and a full featured programmer. All the tools are supported on PC and compatible machines. TABLE 1-1: FEATURES AND MEMORY OF PIC12F519 PIC12F519 Clock Maximum Frequency of Operation (MHz) Memory Flash Program Memory SRAM Data Memory (bytes) 41 Flash Data Memory Peripherals 64 Timer Module(s) TMR0 Wake-up from Sleep on Pin Change Features 8 1024 Yes I/O Pins 5 Input Pins 1 Internal Pull-ups Yes In-Circuit Serial Programming™ Yes Number of Instructions 33 Packages 8-pin PDIP, SOIC, MSOP, 2X3 DFN The PIC12F519 device has Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator. The PIC12F519 device uses serial programming with data pin RB0 and clock pin RB1. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 5 PIC12F519 NOTES: DS41319A-page 6 Preliminary © 2007 Microchip Technology Inc. PIC12F519 2.0 PIC12F519 DEVICE VARIETIES A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC12F519 Product Identification System at the back of this data sheet to specify the correct part number. 2.1 Quick Turn Programming (QTP) Devices 2.2 Serialized Quick Turn ProgrammingSM (SQTPSM) Devices Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential. Serial programming allows each device to have a unique number, which can serve as an entry code, password or ID number. Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 7 PIC12F519 NOTES: DS41319A-page 8 Preliminary © 2007 Microchip Technology Inc. PIC12F519 3.0 ARCHITECTURAL OVERVIEW The high performance of the PIC12F519 device can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC12F519 device uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (500 ns @ 8 MHz, 1 μs @ 4 MHz) except for program branches. The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two’s complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register. The W register is an 8-bit working register used for ALU operations. It is not an addressable register. Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples. A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-2. Table 3-1 below lists memory supported by the PIC12F519 device. TABLE 3-1: PIC12F519 MEMORY Program Memory Device PIC12F519 Data Memory Flash (words) SRAM (bytes) Flash Data (bytes) 1024 41 64 The PIC12F519 device can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC12F519 device has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any addressing mode. This symmetrical nature and lack of “special optimal situations” make programming with the PIC12F519 device simple, yet efficient. In addition, the learning curve is reduced significantly. The PIC12F519 device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 9 PIC12F519 FIGURE 3-1: PIC12F519 ARCHITECTURAL BLOCK DIAGRAM Flash Program Memory 1K x 12 11 Flash Data Memory 64x8 8 Data Bus Program Counter RB0/ISCPDAT RB1/ISCPCLK RB2/T0CKI RB3/MCLR/VPP RB4/OSC2 RB55/OSC1/CLKIN RAM 41 x 8 File Registers Stack 1 Stack 2 Program 12 Bus RAM Addr PORTB 9 Addr MUX Instruction Reg Direct Addr 5 5-7 Indirect Addr FSR Reg STATUS Reg 8 3 MUX Device Reset Timer Instruction Decode & Control OSC1/CLKIN OSC2 Timing Generation Internal RC OSC ALU Power-on Reset 8 Watchdog Timer W Reg Timer0 MCLR VDD, VSS DS41319A-page 10 Preliminary © 2007 Microchip Technology Inc. PIC12F519 TABLE 3-2: Name PIC12F519 PINOUT DESCRIPTION Function Type Input Type Output Type I/O TTL CMOS Description RB0/ICSPDAT RB0 ICSPDAT I/O ST CMOS ICSP™ mode Schmitt Trigger RB1/ICSPCLK RB1 I/O TTL CMOS Bidirectional I/O port with weak pull-up RB2/T0CKI RB2 T0CKI I ST — Timer0 clock input RB3/MCLR/VPP RB3 I TTL — Standard TTL input with weak pull-up MCLR I ST — MCLR input – Weak pull-up always enabled in this mode VPP I High Voltage — Test mode high voltage pin RB4 I/O TTL CMOS Bidirectional I/O port OSC2 O — XTAL XTAL oscillator output pin I/O TTL CMOS I XTAL — CLKIN I ST — EXTRC Schmitt Trigger input VDD P — — Positive supply for logic and I/O pins VSS P — — Ground reference for logic and I/O pins ICSPCLK RB4/OSC2 RB5/OSC1/CLKIN RB5 OSC1 VDD VSS Legend: I ST — I/O TTL CMOS Bidirectional I/O port with weak pull-up ICSP™ mode Schmitt Trigger Bidirectional I/O port Bidirectional I/O port XTAL oscillator input pin I = Input, O = Output, I/O = Input/Output, P = Power, — = Not Used, TTL = TTL input, ST = Schmitt Trigger input, AN = Analog Voltage © 2007 Microchip Technology Inc. Preliminary DS41319A-page 11 PIC12F519 3.1 Clocking Scheme/Instruction Cycle 3.2 Instruction Flow/Pipelining An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1). The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1. A fetch cycle begins with the PC incrementing in Q1. In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). FIGURE 3-2: CLOCK/INSTRUCTION CYCLE Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 OSC1 Q1 Q2 Internal Phase Clock Q3 Q4 PC PC PC+1 Fetch INST (PC) Execute INST (PC – 1) EXAMPLE 3-1: PC+2 Fetch INST (PC + 1) Execute INST (PC) Fetch INST (PC + 2) Execute INST (PC + 1) INSTRUCTION PIPELINE FLOW 1. MOVLW 03H 2. MOVWF PORTB 3. CALL SUB_1 4. BSF PORTB, BIT1 Fetch 1 Execute 1 Fetch 2 Execute 2 Fetch 3 Execute 3 Fetch 4 Flush Fetch SUB_1 Execute SUB_1 All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is “flushed” from the pipeline, while the new instruction is being fetched and then executed. DS41319A-page 12 Preliminary © 2007 Microchip Technology Inc. PIC12F519 MEMORY ORGANIZATION 4.1 Program Memory Organization for the PIC12F519 The PIC12F519 device has an 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space. Program memory is partitioned into user memory, data memory and configuration memory spaces. The user memory space is the on-chip user program memory. As shown in Figure 4-1, It extends from 0x000 to 0x3FF and partitions into pages, including Reset vector at address 0x3FF. Note that the PC will increment from (0x000-0x3FF) then to 0x400, (not to 0x000). Data Memory Space The PIC12F519 memories are organized into program memory and data memory (SRAM).The self-writable portion of the program memory called Flash data memory is located at addresses at 400h-43Fh. All program mode commands that work on the normal Flash memory work on the Flash data memory. This includes bulk erase, row/column/cycling toggles, Load and Read data commands (Refer to Chapter 6 for more details). For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STATUS register bit. For the PIC12F519, with data memory register files of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR). User Memory Space FIGURE 4-1: MEMORY MAP 000h On-chip User Program Memory (Page 0) 1FFh 200h On-chip User Program Memory (Page 1) 3FEh 3FFh 400h Reset Vector Flash Data Memory User ID Locations Backup OSCCAL Locations Configuration Memory Space 4.0 43Fh 440h 443h 444h 447h 448h Reserved 49Fh 4A0h Unimplemented 7FEh Configuration Word 7FFh The data memory space is the Flash data memory block and is located at addresses PC = 400h-43Fh. All program mode commands that work on the normal Flash memory work on the Flash data memory block. This includes bulk erase, Load and Read data commands. The configuration memory space extends from 0x440 to 0x7FF. Locations from 0x448 through 0x49F are reserved. The User ID locations extend from 0x440 through 0x443. The backup OSCCAL locations extend from 0x444 through 0x447. The Configuration Word is physically located at 0x7FF. Refer to “PIC12F519 Memory Programming Specification”, DS41316, for more detail. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 13 PIC12F519 4.2 Data Memory (SRAM and FSRs) 4.2.2 Data memory is composed of registers or bytes of SRAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR). The Special Function Registers include the TMR0 register, the Program Counter (PCL), the STATUS register, the I/O register (port) and the File Select Register (FSR). In addition, the EECON, EEDATA and EEADR registers provide for interface with the Flash data memory. SPECIAL FUNCTION REGISTERS The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1). The Special Function Registers can be classified into two sets. The Special Function Registers associated with the “core” functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature. The PIC12F519 register file is composed of 10 Special Function Registers and 41 General Purpose Registers. 4.2.1 GENERAL PURPOSE REGISTER FILE The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.8 “Indirect Data Addressing: INDF and FSR Registers”. FIGURE 4-2: REGISTER FILE MAP FSR<5> 0 1 File Address 00h INDF(1) INDF(1) 01h TMR0 EECON 02h PCL PCL 03h STATUS STATUS 04h FSR FSR 05h OSCCAL EEDATA 06h PORTB EEADR General Purpose Registers Address map back to addresses in Bank 0 20h 07h 08h 09h 0Ah 2Fh 0Fh 10h 30h General Purpose Registers General Purpose Registers 1Fh 3Fh Bank 0 Bank 1 Note 1: Not a physical register. DS41319A-page 14 Preliminary © 2007 Microchip Technology Inc. PIC12F519 TABLE 4-1: Addr Name SPECIAL FUNCTION REGISTER SUMMARY Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on Power-on Reset — — TRIS5 TRIS4 TRIS3 TRIS2 TRIS1 TRIS0 --11 1111 N/A TRIS N/A OPTION Contains Control Bits to Configure Timer0 and Timer0/WDT Prescaler 1111 1111 00h INDF Uses Contents of FSR to Address Data Memory (not a physical register) xxxx xxxx 01h TMR0 Timer0 Module Register xxxx xxxx PCL Low Order 8 bits of PC 02h (1) 03h STATUS 04h FSR 05h OSCCAL 06h 21h 25h EEDATA 26h EEADR RBWUF — 1111 1111 PA0 TO PD Z DC C 0001 1xxx CAL3 CAL2 CAL1 CAL0 — 1111 111- Indirect Data Memory Address Pointer 110x xxxx CAL6 CAL5 CAL4 PORTB — — RB5 RB4 RB3 RB2 RB1 RB0 --xx xxxx EECON — — — FREE WRERR WREN WR RD XXX0 0000 Legend: Note 1: EEDATA7 EEDATA6 EEDATA5 EEDATA4 EEDATA3 EEDATA2 EEDATA1 EEDATA0 xxxx xxxx — — EEADR5 EEADR4 EEADR3 EEADR2 EEADR1 EEADR0 --xx xxxx x = unknown, u = unchanged, – = unimplemented, read as ‘0’ (if applicable). Shaded cells = unimplemented or unused The upper byte of the Program Counter is not directly accessible. See Section 4.6 “Program Counter” for an explanation of how to access these bits. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 15 PIC12F519 4.3 STATUS register For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as ‘000u u1uu’ (where u = unchanged). This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit. Therefore, it is recommended that only BCF, BSF and MOVWF instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see Section 9.0 “Instruction Set Summary”. The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. REGISTER 4-1: STATUS: STATUS REGISTER R/W-0 U-0 R/W-0 R-1 R-1 R/W-x R/W-x R/W-x RBWUF — PA0 TO PD Z DC C bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown bit 7 RBWUF: Wake-up From Sleep on Pin Change bit 1 = Reset due to wake-up from Sleep on pin change 0 = After power-up or other Reset bit 6 Unimplemented: Do not use bit 5 PA0: Program Page Preselect bit 1 = Page 1 (000h-1FFh) 0 = Page 0 (200h-3FFh) bit 4 TO: Time-out bit 1 = After power-up, CLRWDT instruction, or SLEEP instruction 0 = A WDT time-out occurred bit 3 PD: Power-down bit 1 = After power-up or by the CLRWDT instruction 0 = By execution of the SLEEP instruction bit 2 Z: Zero bit 1 = The result of an arithmetic or logic operation is zero 0 = The result of an arithmetic or logic operation is not zero bit 1 DC: Digit carry/borrow bit (for ADDWF and SUBWF instructions) ADDWF: 1 = A carry from the 4th low-order bit of the result occurred 0 = A carry from the 4th low-order bit of the result did not occur SUBWF: 1 = A borrow from the 4th low-order bit of the result did not occur 0 = A borrow from the 4th low-order bit of the result occurred bit 0 C: Carry/borrow bit (for ADDWF, SUBWF and RRF, RLF instructions) ADDWF: SUBWF: RRF or RLF: 1 = A carry occurred 1 = A borrow did not occur Load bit with LSb or MSb, respectively 0 = A carry did not occur 0 = A borrow occurred DS41319A-page 16 Preliminary © 2007 Microchip Technology Inc. PIC12F519 4.4 OPTION Register By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits. The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0. REGISTER 4-2: Note: If the T0SC bit is set to ‘1’, it will override the TRIS function on the T0CKI pin. OPTION: OPTION REGISTER W-1 W-1 W-1 W-1 W-1 W-1 W-1 W-1 RBWU RBPU T0CS T0SE PSA PS2 PS1 PS0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit x = Bit is unknown -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared bit 7 RBWU: Enable Wake-up On Pin Change bit 1 = Disabled 0 = Enabled bit 6 RBPU: Enable Weak Pull-ups bit 1 = Disabled 0 = Enabled bit 5 T0CS: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (CLKOUT) bit 4 T0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on T0CKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler assigned to the WDT 0 = Prescaler assigned to Timer0 bit 2-0 PS<2:0>: Prescaler Rate Select bits Bit Value Timer0 Rate WDT Rate 000 001 010 011 100 101 110 111 1:2 1:4 1:8 1 : 16 1 : 32 1 : 64 1 : 128 1 : 256 1:1 1:2 1:4 1:8 1 : 16 1 : 32 1 : 64 1 : 128 © 2007 Microchip Technology Inc. Preliminary DS41319A-page 17 PIC12F519 4.5 OSCCAL Register The Oscillator Calibration (OSCCAL) register is used to calibrate the 8 MHz internal oscillator macro. It contains 7 bits of calibration that uses a two’s complement scheme for controlling the oscillator speed. See Register 4-3 for details. REGISTER 4-3: OSCCAL: OSCILLATOR CALIBRATION REGISTER R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 U-0 CAL6 CAL5 CAL4 CAL3 CAL2 CAL1 CAL0 — bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared bit 7-1 CAL<6:0>: Oscillator Calibration bits 0111111 = Maximum frequency • • • 0000001 0000000 = Center frequency 1111111 • • • 1000000 =Minimum frequency bit 0 Unimplemented: Read as ‘0’ DS41319A-page 18 Preliminary x = Bit is unknown © 2007 Microchip Technology Inc. PIC12F519 4.6 Program Counter 4.6.1 EFFECTS OF RESET As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC. The PC is set upon a Reset, which means that the PC addresses the last location in the last page (i.e., the oscillator calibration instruction). After executing MOVLW XX, the PC will roll over to location 00h and begin executing user code. For a GOTO instruction, bits <8:0> of the PC are provided by the GOTO instruction word. The Program Counter (PCL) is mapped to PC<7:0>. Bit 5 of the STATUS register provides page information to bit 9 of the PC (Figure 4-3). The STATUS register page preselect bits are cleared upon a Reset, which means that page 0 is pre-selected. For a CALL instruction, or any instruction where the PCL is the destination, bits <7:0> of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-3). Instructions where the PCL is the destination, or modify PCL instructions, include MOVWF PC, ADDWF PC and BSF PC,5. Note: Because PC<8> is cleared in the CALL instruction or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long). FIGURE 4-3: LOADING OF PC BRANCH INSTRUCTIONS GOTO Instruction 10 9 8 7 PC 0 PCL Therefore, upon a Reset, a GOTO instruction will automatically cause the program to jump to page 0 until the value of the page bits is altered. 4.7 The PIC12F519 device has a two-deep, 12-bit wide hardware PUSH/POP stack. A CALL instruction will PUSH the current value of Stack 1 into Stack 2 and then PUSH the current PC value, incremented by one, into Stack Level 1. If more than two sequential CALLs are executed, only the most recent two return addresses are stored. A RETLW instruction will POP the contents of Stack Level 1 into the PC and then copy Stack Level 2 contents into Stack Level 1. If more than two sequential RETLWs are executed, the stack will be filled with the address previously stored in Stack Level 2. Note that the W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory. Note 1: There are no Status bits to indicate stack overflows or stack underflow conditions. 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions. Instruction Word PA0 7 Stack 0 Status CALL or Modify PCL Instruction 10 9 8 7 0 PCL PC 7 Instruction Word Reset to ‘0’ PA0 0 Status © 2007 Microchip Technology Inc. Preliminary DS41319A-page 19 PIC12F519 4.8 Indirect Data Addressing: INDF and FSR Registers EXAMPLE 4-1: The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a pointer). This is indirect addressing. NEXT Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF Register indirectly results in a no-operation (although Status bits may be affected). HOW TO CLEAR RAM USING INDIRECT ADDRESSING MOVLW MOVWF CLRF 0x10 FSR INDF INCF BTFSC GOTO FSR,F FSR,4 NEXT ;initialize pointer ;to RAM ;clear INDF ;register ;inc pointer ;all done? ;NO, clear next CONTINUE The FSR is an 8-bit wide register. It is used in conjunction with the INDF Register to indirectly address the data memory area. : : ;YES, continue The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh. FSR<5> is used to select between banks (0 = Bank 0, 1 = Bank 1). FSR<7:6> are unimplemented and read as ‘11’. FIGURE 4-4: DIRECT/INDIRECT ADDRESSING Direct Addressing (FSR) 5 Bank Select 4 Indirect Addressing (opcode) 5 0 Location Select 4 Bank 0 (FSR) 0 Location Select 1 00h Data Memory 0Fh 10h 1Fh 3Fh Bank 0 DS41319A-page 20 Bank 1 Preliminary © 2007 Microchip Technology Inc. PIC12F519 5.0 FLASH DATA MEMORY The Flash data memory resides at locations 0x400-0x43F. It is physically attached to the Flash program memory block. The Flash memory consists of 8 rows and has self-write capability of up to 64 bytes. This memory block is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers. There are three SFRs used to read and write this memory: • EEDATA (Register 5-1) • EEADR (Register 5-2) • EECON (Register 5-3) EEDATA holds the 8-bit data for read/write, and EEADR holds the address of the EEDATA location being accessed. The effective program counter address is EEADR + 400h. Only the lower 8 bits of each word is readable or writable in User mode. The Flash data memory allows byte read and write. A byte write automatically erases the row in which the target byte is located and writes the new data (erase before write). During the operation of read/write, the CPU stalls. The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the voltage range of the device. When the device is code-protected, the CPU may continue to read and write the Flash data memory and read the program memory. When code-protected, the device programmer can no longer access data or program memory. • EEADR (00h), PC (400h) • EEADR (01h), PC (401h) REGISTER 5-1: EEDATA: FLASH DATA REGISTER R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x EEDATA7 EEDATA6 EEDATA5 EEDATA4 EEDATA3 EEDATA2 EEDATA1 EEDATA0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit x = Bit is unknown -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared bit 7-0 EEDATA<7:0>: 8-bits of data to be read from/written to data Flash © 2007 Microchip Technology Inc. Preliminary DS41319A-page 21 PIC12F519 REGISTER 5-2: EEADR: FLASH ADDRESS REGISTER U-0 U-0 R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x — — EEADR5 EEADR4 EEADR3 EEADR2 EEADR1 EEADR0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown bit 7-6 Unimplemented: Do not use bit 5-0 EEADR<5:0>: 6-bits of address to be read from/written to data Flash REGISTER 5-3: EECON: FLASH CONTROL REGISTER U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 — — — FREE WRERR WREN WR RD bit 7 bit 0 Legend: S = Bit can only be set R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown bit 7-5 Unimplemented: Do not use bit 4 FREE: Flash Data Memory Row Erase Enable Bit 1 = Program memory row being pointed to by EEADR will be erased on the next write cycle. No write will be performed. This bit is cleared at the completion of the erase operation. 0 = Perform write only bit 3 WRERR: Write Error Flag bit 1 = A write operation terminated prematurely (by device Reset) 0 = Write operation completed successfully bit 2 WREN: Write Enable bit 1 = Allows write cycle to Flash data memory 0 = Inhibits write cycle to Flash data memory bit 1 WR: Write Control bit 1 = Initiate a erase or write cycle 0 = Write/Erase cycle is complete bit 0 RD: Read Control bit 1 = Initiate a read of Flash data memory 0 = Do not read Flash data memory DS41319A-page 22 Preliminary © 2007 Microchip Technology Inc. PIC12F519 5.1 Reading Data Memory EXAMPLE 5-2: To read a memory location, the user must write the address to be read into the EEADR register and then set the RD bit in the EECON register. The data will be available in the next instruction cycle. The CPU will stall during read operation. EXAMPLE 5-1: FLASH DATA MEMORY READ xxx BSF FSR,5 ;SWITCH TO BANK 1 MOVLW EE_ADR_READ;LOAD ADDRESS TO READ BSF EECON,RD ;INITITATE THE READ INSTRUCTION NOP MOVF EEDATA,W ;INSTRUCTION IGNORED ;GET NEW DATA Note: Only a BSF command will work to enable the Flash data memory read documented in Example 5-1. No other sequence of commands will work, no exceptions. 5.2 BSF MOVLW MOVWF BSF BSF BSF Erasing a Data Memory Row In order to write new data to the Flash data memory, the program memory row that is being addressed by EEADR<5:0> must be erased. To prevent a spurious row erasure, a specific sequence must be executed to initiate the erase to the program memory. The sequence is as follows: - Set the FREE bit (enable Flash data memory row erase) - Set the WREN bit (enable writes to the Flash data memory array) - set the WR bit (initiates the row erase of the Flash data memory array) ERASE DATA MEMORY ROW FSR,5 EE_ADR_ERASE EEADR EECON,FREE EECON,WREN EECON,WR ;SWITCH TO BANK 1 ;LOAD ADDRESS TO ERASE ;LOAD ADDRESS TO SFR ; SELECT ERASE ; ENABL FLASH PROG’ING ; INITITATE ERASE ;NEXT INSTRUCTION Note 1: The FREE bit may be set by any command normally used by the core. However, the WREN and WR bits can only be set using a series of BSF commands, as documented in Example 5-2. No other sequence of commands will work, no exceptions. 2: The upper 3 bits of the EEADR register indicates which row is to be erased. 5.3 Writing a Data Memory Word To write a memory location, the user must write the address to be written to into the EEADR register. He must then load the data to be written into the EEDATA register. Once the data and address have been loaded, a specific sequence must be executed to initiate the write to the program memory. The sequence is as follows: • Set the WREN bit (enable writes to the Flash data memory array) • Set the WR bit (initiates the write to the Flash data memory array) If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware. If the WREN bit is not set in the instruction cycle after the FREE bit is set, the FREE bit will be cleared in hardware. This sequence is to prevent an accidental write to the Flash memory. If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 23 PIC12F519 EXAMPLE 5-3: 5.4 DATA MEMORY WRITE BSF FSR,5 MOVLW EE_ADR_WRITE ;SWITCH TO BANK 1 ;LOAD ADDRESS TO ;WRITE MOVWF EEADR ;INTO EEADR ;REGISTER MOVLW EE_DATA_TO_WRITE;LOAD DATA TO MOVWF EEDATA ;INTO EEDATA ;REGISTER BSF EECON,WREN ;ENABLE WRITES BSF EECON,WR ;START WRITE ;SEQUENCE NOP ;WAIT AS READ ;INSTRUCTION ;IS DECODED NOP ;INSTRUCTION IGNORED DATA MEMORY OPERATION DURING CODE-PROTECT Data memory can be code-protected by programming the CPDF bit in the Configuration Word (Register 8-1) to ‘0’. Note 1: Only a series of BSF commands will work to enable the memory write sequence documented in Example 5-3. No other sequence of commands will work, no exceptions. 2: For reads, erases and writes to the Flash data memory, there is no need to insert a NOP into the user code as is done on mid-range devices. The instruction immediately following the “BSF EECON,WR/RD” will be fetched and executed properly. DS41319A-page 24 Preliminary © 2007 Microchip Technology Inc. PIC12F519 6.0 I/O PORT 6.2 The Output Driver Control registers are loaded with the contents of the W Register by executing the TRIS f instruction. A ‘1’ from a TRIS Register bit puts the corresponding output driver in a high-impedance (Input) mode. A ‘0’ puts the contents of the output data latch on the selected pins, enabling the output buffer. As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF PORTB,W) always read the I/O pins independent of the pin’s Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set. 6.1 The TRIS registers are “write-only” and are set (output drivers disabled) upon Reset. PORTB Note: PORTB is an 8-bit I/O register. Only the low-order 6 bits are used (RB<5:0>). Bits 7 and 6 are unimplemented and read as ‘0’s. Please note that RB3 is an input-only pin. The Configuration Word can set several I/O’s to alternate functions. When acting as alternate functions, the pins will read as ‘0’ during a port read. Pins RB0, RB1, and RB3 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are not pin selectable. If RB3/MCLR is configured as MCLR, weak pullup is always on and wake-up on change for this pin is not enabled. TABLE 6-1: TRIS Registers If the T0CS bit is set to ‘1’, it will override the TRIS function on the T0CKI pin. WEAK PULL-UP ENABLED PINS Device RB0 Weak Pull-up PIC12F519 Yes RB1 Weak Pull-up RB3 Weak Pull-up(1) Yes Yes RB4 Weak Pull-up No Note 1: When MCLREN = 1, the weak pull-up on RB3/MCLR is always enabled. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 25 PIC12F519 REGISTER 6-1: PORTB: PORTB REGISTER U-0 U-0 R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x — — RB5 RB4 RB3 RB2 RB1 RB0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared bit 7-6 Unimplemented: Read as ‘1’ bit 5-0 RB<5:0>: PORTB I/O Pin bits 1 = Port pin is >VIH min. 0 = Port pin is <VIL max. REGISTER 6-2: x = Bit is unknown TRIS: TRI-STATE PORTB REGISTER U-0 U-0 W-1 W-1 W-1 W-1 W-1 W-1 — — TRIS5 TRIS4 TRIS3 TRIS2 TRIS1 TRIS0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’ -n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared bit 7-6 Unimplemented: Read as ‘1’ bit 5-0 TRIS<5:0>: PORTB Tri-State Control bits 1 = PORTB pin configured as an input (tri-stated) 0 = PORTB pin configured as an output DS41319A-page 26 Preliminary x = Bit is unknown © 2007 Microchip Technology Inc. PIC12F519 6.3 I/O Interfacing FIGURE 6-1: The equivalent circuit for an I/O port pin is shown in Figure 6-1. All port pins, except RB3 which is input only, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except RB3) can be programmed individually as input or output. Data Bus D Q Data Latch WR Port W Reg PIC12F519 EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN CK VDD VDD Q P N D Q TRIS Latch TRIS ‘f’ I/O pin CK VSS VSS Q Reset (1) RD Port Note 1: TABLE 6-2: Name See Table 3-2 for buffer type. SUMMARY OF PORT REGISTERS Bit 7 Bit 6 PORTB — — RB5 RB4 RB3 RB2 RB1 TRIS — — TRIS5 TRIS4 TRIS3 TRIS2 TRIS1 Legend: Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Value on POR, BOR Value on all other Resets RB0 --xx xxxx --uu uuuu TRIS0 --11 1111 --11 1111 Bit 0 x = unknown, u = unchanged, – = unimplemented, read as ‘0’, Shaded cells = unimplemented, read as ‘0’ © 2007 Microchip Technology Inc. Preliminary DS41319A-page 27 PIC12F519 6.4 I/O Programming Considerations 6.4.1 EXAMPLE 6-1: BIDIRECTIONAL I/O PORTS Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit 5 of PORTB will cause all eight bits of PORTB to be read into the CPU, bit 5 to be set and the PORTB value to be written to the output latches. If another bit of PORTB is used as a bidirectional I/O pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown. ;Initial PORTB Settings ;PORTB<5:3> Inputs ;PORTB<2:0> Outputs ; ; PORTB latch PORTB pins ; ------------------BCF PORTB, 5 ;--01 -ppp --11 pppp BCF PORTB, 4 ;--10 -ppp --11 pppp MOVLW 007h; TRIS PORTB ;--10 -ppp --11 pppp ; Note 1: The user may have expected the pin values to be ‘--00 pppp’. The 2nd BCF caused RB5 to be latched as the pin value (High). 6.4.2 A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin (“wired OR”, “wired AND”). The resulting high output currents may damage the chip. SUCCESSIVE I/O OPERATION Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Instruction Fetched SUCCESSIVE OPERATIONS ON I/O PORTS The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 6-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port. Example 6-1 shows the effect of two sequential Read-Modify-Write instructions (e.g., BCF, BSF, etc.) on an I/O port. FIGURE 6-2: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT PC MOVWF PORTB PC + 1 MOVF PORTB, W Q1 Q2 Q3 Q4 PC + 2 PC + 3 NOP NOP RB<5:0> Port pin written here Instruction Executed DS41319A-page 28 MOVWF PORTB (Write to PORTB) Port pin sampled here MOVF PORTB,W (Read PORTB) This example shows a write to PORTB followed by a read from PORTB. Data setup time = (0.25 TCY – TPD) where: TCY = instruction cycle. TPD = propagation delay Therefore, at higher clock frequencies, a write followed by a read may be problematic. NOP Preliminary © 2007 Microchip Technology Inc. PIC12F519 7.0 TIMER0 MODULE AND TMR0 REGISTER Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The T0SE bit (OPTION<4>) determines the source edge. Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.1 “Using Timer0 with an External Clock”. The Timer0 module has the following features: • • • • 8-bit timer/counter register, TMR0 Readable and writable 8-bit software programmable prescaler Internal or external clock select: - Edge select for external clock Figure 7-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register. The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit, PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 7.2 “Prescaler” details the operation of the prescaler. A summary of registers associated with the Timer0 module is found in Table 7-1. The Timer0 contained in the CPU core follows the standard baseline definition. FIGURE 7-1: TIMER0 BLOCK DIAGRAM Data Bus FOSC/4 0 PSout 1 1 T0CKI pin Programmable Prescaler(2) T0SE(1) T0CS (1) 3 PS2, PS1, PS0(1) 0 8 Sync with Internal Clocks TMR0 Reg PSout (2 cycle delay) Sync PSA(1) Note 1: Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in the OPTION register. 2: The prescaler is shared with the Watchdog Timer. FIGURE 7-2: PC (Program Counter) TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 PC – 1 Instruction Fetch Timer0 PC MOVWF TMR0 T0 T0 + 1 Instruction Executed © 2007 Microchip Technology Inc. PC + 1 PC + 2 PC + 3 PC + 4 PC + 5 PC + 6 MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W T0 + 2 Write TMR0 executed NT0 + 1 NT0 Read TMR0 reads NT0 Read TMR0 reads NT0 Preliminary Read TMR0 reads NT0 NT0 + 2 Read TMR0 Read TMR0 reads NT0 + 1 reads NT0 + 2 DS41319A-page 29 PIC12F519 FIGURE 7-3: PC (Program Counter) TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 PC – 1 Instruction Fetch PC MOVWF TMR0 T0 Timer0 PC + 2 Address PC + 4 PC + 5 NT0 Read TMR0 reads NT0 Write TMR0 executed TABLE 7-1: PC + 3 T0 + 1 Instruction Executed 01h PC + 1 PC + 6 MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W NT0 + 1 Read TMR0 reads NT0 Read TMR0 Read TMR0 reads NT0 + 1 reads NT0 + 2 Read TMR0 reads NT0 REGISTERS ASSOCIATED WITH TIMER0 Name TMR0 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Timer0 – 8-bit Real-Time Clock/Counter RBPU T0CS T0SE — — TRIS5 TRIS4 PSA PS2 PS1 PS0 Value on All Other Resets xxxx xxxx uuuu uuuu 1111 1111 1111 1111 --11 1111 --11 1111 N/A OPTION N/A TRIS Legend: x = unknown, u = unchanged, – = unimplemented, read as ‘0’, Shaded cells = unimplemented, read as ‘0’ DS41319A-page 30 RBWU Value on Power-On Reset TRIS3 TRIS2 TRIS1 TRIS0 Preliminary © 2007 Microchip Technology Inc. PIC12F519 7.1 Using Timer0 with an External Clock When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (TOSC) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization. 7.1.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for T0CKI to be high for at least 2 TOSC (and a small RC delay of 2 Tt0H) and low for at least 2 TOSC (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device. FIGURE 7-4: When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4 TOSC (and a small RC delay of 4 Tt0H) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. 7.1.2 TIMER0 INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing. TIMER0 TIMING WITH EXTERNAL CLOCK Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 External Clock Input or Prescaler Output (2) External Clock/Prescaler Output After Sampling (3) Q1 Q2 Q3 Q4 Small pulse misses sampling (1) Increment Timer0 (Q4) Timer0 Note 1: T0 T0 + 1 T0 + 2 Delay from clock input change to Timer0 increment is 3 TOSC to 7 TOSC. (Duration of Q = TOSC). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 TOSC max. 2: External clock if no prescaler selected; prescaler output otherwise. 3: The arrows indicate the points in time where sampling occurs. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 31 PIC12F519 7.2 Prescaler EXAMPLE 7-1: An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see Section 8.6 “Watchdog Timer (WDT)”). For simplicity, this counter is being referred to as “prescaler” throughout this data sheet. Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all ‘0’s. 7.2.1 SWITCHING PRESCALER ASSIGNMENT CHANGING PRESCALER (TIMER0 → WDT) CLRWDT ;Clear WDT CLRF TMR0 ;Clear TMR0 and Prescaler MOVLW ‘00xx1111’b ;These 3 lines (5, 6, 7) OPTION ;are required only if ;desired CLRWDT ;PS<2:0> are 000 or 001 MOVLW ‘00xx1xxx’b ;Set Postscaler to OPTION ;desired WDT rate To change the prescaler from the WDT to the Timer0 module, use the sequence shown in Example 7-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler. EXAMPLE 7-2: CLRWDT MOVLW ‘xxxx0xxx’ CHANGING PRESCALER (WDT → TIMER0) ;Clear WDT and ;prescaler ;Select TMR0, new ;prescale value and ;clock source OPTION The prescaler assignment is fully under software control (i.e., it can be changed “on-the-fly” during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. DS41319A-page 32 Preliminary © 2007 Microchip Technology Inc. PIC12F519 BLOCK DIAGRAM OF THE TIMER0/ WDT PRESCALER(1) FIGURE 7-5: TCY (= FOSC/4) Data Bus 0 T0CKI pin 1 8 M U X 1 M U X 0 Sync 2 Cycles TMR0 Reg T0SE T0CS 0 Watchdog Timer 1 M U X PSA 8-bit Prescaler 8 8-to-1 MUX PS<2:0> PSA WDT Enable bit 1 0 MUX PSA WDT Time-Out Note 1: T0CS, T0SE, PSA, PS<2:0> are bits in the OPTION register. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 33 PIC12F519 NOTES: DS41319A-page 34 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8.0 SPECIAL FEATURES OF THE CPU What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC12F519 microcontroller has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are: The Sleep mode is designed to offer a very low current Power-Down mode. The user can wake-up from Sleep through a change on input pins or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application, including an internal 4 MHz or 8 MHz oscillator. The EXTRC oscillator option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options. 8.1 • Oscillator Selection • Reset: - Power-on Reset (POR) - Device Reset Timer (DRT) - Wake-up from Sleep on Pin Change • Watchdog Timer (WDT) • Sleep • Code Protection • ID Locations • In-Circuit Serial Programming™ Configuration Bits The PIC12F519 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type; one bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection (Register 8-1). The PIC12F519 device has a Watchdog Timer, which can be shut off only through Configuration bit WDTE. It runs off of its own RC oscillator for added reliability. If using XT or LP selectable oscillator options, there is always an 18 ms (nominal) delay provided by the Device Reset Timer (DRT), intended to keep the chip in Reset until the crystal oscillator is stable. If using INTRC or EXTRC, the DRT provides a 1 ms (nominal) delay. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 35 PIC12F519 REGISTER 8-1: — CONFIG: CONFIGURATION WORD REGISTER(1) CPDF IOSCFS MCLRE CP WDTE bit 7 FOSC1 FOSC0 bit 0 bit 7 Unimplemented: Read as ‘1’ bit 6 CPDF: Code Protection bit - Flash Data Memory 1 = Code protection off 0 = Code protection on bit 5 IOSCFS: Internal Oscillator Frequency Select bit 1 = 8 MHz INTOSC speed 0 = 4 MHz INTOSC speed bit 4 MCLRE: Master Clear Enable bit 1 = RB3/MCLR pin functions as MCLR 0 = RB3/MCLR pin functions as RB3, MCLR internally tied to VDD bit 3 CP: Code Protection bit - User Program Memory 1 = Code protection off 0 = Code protection on bit 2 WDTE: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled bit 1-0 FOSC<1:0>: Oscillator Selection bits 00 = LP oscillator with 18 ms DRT(2) 01 = XT oscillator with 18 ms DRT(2) 10 = INTOSC with 1 ms DRT(2) 11 = EXTRC with 1 ms DRT(2) Note 1: Refer to the “PIC12F519 Memory Programming Specification”, DS41316 to determine how to access the Configuration Word. 2: DRT length (18 ms or 1 ms) is a function of clock mode selection. It is the responsibility of the application designer to ensure the use of either 18 ms (nominal) DRT or the 1 ms (nominal) DRT will result in acceptable operation. Refer to Section 11.1 “DC Characteristics: PIC12F519 (Industrial)” and Section 11.2 “DC Characteristics: PIC12F519 (Extended)” for VDD rise time and stability requirements for this mode of operation. DS41319A-page 36 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8.2 Oscillator Configurations 8.2.1 FIGURE 8-2: OSCILLATOR TYPES The PIC12F519 device can be operated in up to four different oscillator modes. The user can program using the Configuration bits (FOSC<1:0>), to select one of these modes: • • • • EXTERNAL CLOCK INPUT OPERATION (XT OR LP OSC CONFIGURATION) LP: XT: INTRC: EXTRC: 8.2.2 TABLE 8-1: CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT or LP modes, a crystal or ceramic resonator is connected to the (RB5)/OSC1/(CLKIN) and (RB4)/OSC2 pins to establish oscillation (Figure 8-1). The PIC12F519 oscillator designs require the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT or LP modes, the device can have an external clock source drive the (RB5)/OSC1/CLKIN pin (Figure 8-2). When the part is used in this fashion, the output drive levels on the OSC2 pin are very weak. This pin should be left open and unloaded. Also when using this mode, the external clock should observe the frequency limits for the clock mode chosen (XT or LP). Note 1: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required. CRYSTAL OPERATION (OR CERAMIC RESONATOR) (XT OR LP OSC CONFIGURATION) C1(1) OSC1 C2(1) Note 1: 2: 3: RS(2) Osc Type XT Note: OSC2 CAPACITOR SELECTION FOR CERAMIC RESONATORS Cap. Range C1 Cap. Range C2 4.0 MHz 30 pF 30 pF Component values shown are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components. CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR – PIC12F519(2) Osc Type Resonator Freq. Cap.Range C1 Cap. Range C2 LP 32 kHz(1) 15 pF 15 pF XT 200 kHz 1 MHz 4 MHz 47-68 pF 15 pF 15 pF 47-68 pF 15 pF 15 pF Note 1: 2: PIC12F519 RF(3) OSC2 Resonator Freq. TABLE 8-2: Sleep XTAL PIC12F519 Open Low-Power Crystal Crystal/Resonator Internal 4 MHz or 8 MHz Oscillator External Resistor/Capacitor FIGURE 8-1: OSC1 Clock from ext. system To internal logic For VDD > 4.5V, C1 = C2 ≈ 30 pF is recommended. Component values shown are for design guidance only. Rs may be required to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components. See Capacitor Selection tables for recommended values of C1 and C2. A series resistor (RS) may be required for AT strip cut crystals. RF approx. value = 10 MΩ. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 37 PIC12F519 8.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance. Figure 8-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 kΩ resistor provides the negative feedback for stability. The 10 kΩ potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs. FIGURE 8-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT +5V 74AS04 4.7k CLKIN 74AS04 PIC12F519 10k XTAL 10k 20 pF EXTERNAL RC OSCILLATOR For timing insensitive applications, the RC circuit option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit-to-unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 8-5 shows how the R/C combination is connected to the PIC12F519 device. For REXT values below 3.0 kΩ, the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 MΩ), the oscillator becomes sensitive to noise, humidity and leakage. It is recommended keeping REXT between 5.0 kΩ and 100 kΩ. Although the oscillator will operate with no external capacitor (CEXT = 0 pF), it is recommended using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance. To Other Devices 10k 8.2.4 20 pF Figure 8-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 Ω resistors provide the negative feedback to bias the inverters in their linear region. Section 11.0 “Electrical Characteristics”, shows RC frequency variation from part-to-part due to normal process variation. The variation is larger for larger values of R (since leakage current variation will affect RC frequency more for large R) and for smaller values of C (since variation of input capacitance will affect RC frequency more). Also, see the Electrical Specifications section for variation of oscillator frequency due to VDD for given REXT/CEXT values, as well as frequency variation due to operating temperature for given R, C and VDD values. FIGURE 8-5: EXTERNAL RC OSCILLATOR MODE VDD FIGURE 8-4: 330 EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT 74AS04 OSC1 To Other Devices 330 74AS04 REXT CEXT 74AS04 N Internal clock PIC16F519 VSS CLKIN 0.1 mF XTAL DS41319A-page 38 PIC12F519 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8.2.5 8.3 INTERNAL 4/8 MHz RC OSCILLATOR The internal RC oscillator provides a fixed 4/8 MHz (nominal) system clock at VDD = 5V and 25°C, (see Section 11.0 “Electrical Characteristics” for information on variation over voltage and temperature). In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal RC oscillator. This location is always non-code protected, regardless of the code-protect settings. This value is programmed as a MOVLW XX instruction where XX is the calibration value, and is placed at the Reset vector. This will load the W register with the calibration value upon Reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it. OSCCAL, when written to with the calibration value, will “trim” the internal oscillator to remove process variation from the oscillator frequency. Note: Erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later. Reset The device differentiates between various kinds of Reset: • • • • • • Power-on Reset (POR) MCLR Reset during normal operation MCLR Reset during Sleep WDT Time-out Reset during normal operation WDT Time-out Reset during Sleep Wake-up from Sleep on pin change Some registers are not reset in any way, and they are unknown on Power-on Reset (POR) and unchanged in any other Reset. Most other registers are reset to “Reset state” on Power-on Reset (POR), MCLR, WDT or Wake-up on pin change Reset during normal operation. They are not affected by a WDT Reset during Sleep or MCLR Reset during Sleep, since these Resets are viewed as resumption of normal operation. The exceptions to this are TO, PD and RBWUF bits. They are set or cleared differently in different Reset situations. These bits are used in software to determine the nature of Reset. See Table 8-3 for a full description of Reset states of all registers. For the PIC12F519 device, only bits <7:1> of OSCCAL are used for calibration. See Register 4-3 for more information. Note: The bit 0 of the OSCCAL register is unimplemented and should be written as ‘0’ when modifying OSCCAL for compatibility with future devices. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 39 PIC12F519 TABLE 8-3: RESET CONDITIONS FOR REGISTERS Register Address W — Power-on Reset MCLR Reset, WDT Time-out, Wake-up On Pin Change qqqq qqqu(1) qqqq qqqu(1) INDF 00h xxxx xxxx uuuu uuuu TMR0 01h xxxx xxxx uuuu uuuu PCL 02h 1111 1111 1111 1111 STATUS 03h 0001 1xxx q00q quuu(2), (3) FSR 04h 110x xxxx 11uu uuuu OSCCAL 05h 1111 111- uuuu uuu- PORTB 06h --xx xxxx --uu uuuu OPTION — 1111 1111 1111 1111 --11 1111 TRIS — --11 1111 EECON 21h xxx0 0000 EEDATA 25h xxxx xxxx EEADR 26h --xx xxxx Legend: Note 1: 2: 3: u = unchanged, x = unknown, – = unimplemented bit, read as ‘0’, q = value depends on condition. Bits <7:1> of W register contain oscillator calibration values due to MOVLW XX instruction at top of memory. See Table 8-7 for Reset value for specific conditions. If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0. TABLE 8-4: RESET CONDITION FOR SPECIAL REGISTERS STATUS Addr: 03h PCL Addr: 02h Power-on Reset 0001 1xxx 1111 1111 MCLR Reset during normal operation 000u uuuu 1111 1111 MCLR Reset during Sleep 0001 0uuu 1111 1111 WDT Reset during Sleep 0000 0uuu 1111 1111 WDT Reset normal operation 0000 uuuu 1111 1111 Wake-up from Sleep on pin change 1001 0uuu 1111 1111 Legend: u = unchanged, x = unknown DS41319A-page 40 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8.3.1 MCLR ENABLE This Configuration bit, when unprogrammed (left in the ‘1’ state), enables the external MCLR function. When programmed, the MCLR function is tied to the internal VDD and the pin is assigned to be a I/O. See Figure 8-6. FIGURE 8-6: MCLR SELECT A power-up example where MCLR is held low is shown in Figure 8-8. VDD is allowed to rise and stabilize before bringing MCLR high. The chip will actually come out of Reset TDRT after MCLR goes high. RBWU RB3/MCLR/VPP MCLRE 8.4 The Power-on Reset circuit and the Device Reset Timer (see Section 8.5 “Device Reset Timer (DRT)”) circuit are closely related. On power-up, the Reset latch is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms or 1 ms, it will reset the Reset latch and thus end the on-chip Reset signal. Internal MCLR Power-on Reset (POR) The PIC12F519 device incorporates an on-chip Power-on Reset (POR) circuitry, which provides an internal chip Reset for most power-up situations. The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the RB3/MCLR/VPP pin as MCLR and tie through a resistor to VDD, or program the pin as RB3, in which case, an internal weak pull-up resistor is implemented using a transistor (refer to Table 11-2 for the pull-up resistor ranges). This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Section 11.0 “Electrical Characteristics” for details. In Figure 8-9, the on-chip Power-on Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be RB3). The VDD is stable before the Start-up timer times out and there is no problem in getting a proper Reset. However, Figure 8-10 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 8-9). Note: When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met. When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the devices must be held in Reset until the operating parameters are met. A simplified block diagram of the on-chip Power-on Reset circuit is shown in Figure 8-7. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 41 PIC12F519 FIGURE 8-7: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT VDD Power-up Detect POR (Power-on Reset) RB3/MCLR/VPP MCLR Reset MCLRE Start-up Timer WDT Reset WDT Time-out Pin Change Sleep S Q R Q (10 μs, 1 ms or 18 ms) CHIP Reset Wake-up on pin Change Reset FIGURE 8-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR PULLED LOW) VDD MCLR Internal POR TDRT DRT Time-out Internal Reset TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME FIGURE 8-9: VDD MCLR Internal POR TDRT DRT Time-out Internal Reset DS41319A-page 42 Preliminary © 2007 Microchip Technology Inc. PIC12F519 FIGURE 8-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME V1 VDD MCLR Internal POR TDRT DRT Time-out Internal Reset Note: When VDD rises slowly, the TDRT time-out expires long before VDD has reached its final value. In this example, the chip will reset properly if, and only if, V1 ≥ VDD min. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 43 PIC12F519 8.5 Device Reset Timer (DRT) 8.6 On the PIC12F519 device, the DRT runs any time the device is powered up. DRT runs from Reset and varies based on oscillator selection and Reset type (see Table 8-5). The DRT operates on an internal RC oscillator. The processor is kept in Reset as long as the DRT is active. The DRT delay allows VDD to rise above VDD min. and for the oscillator to stabilize. Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the devices in a Reset condition after MCLR has reached a logic high (VIH MCLR) level. Programming RB3/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases. This allows savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the RB3/MCLR/VPP pin as a general purpose input. The Device Reset Time delays will vary from chip-to-chip due to VDD, temperature and process variation. See AC parameters for details. The DRT will also be triggered upon a Watchdog Timer time-out from Sleep. This is particularly important for applications using the WDT to wake from Sleep mode automatically. Reset sources are POR, MCLR, WDT time-out and wake-up on pin change. See Section 8.8.2 “Wake-up from Sleep”, Notes 1, 2 and 3. TABLE 8-5: DRT (DEVICE RESET TIMER PERIOD) Oscillator Configuration POR Reset Subsequent Resets INTOSC, EXTRC 1 ms (typical) 10 μs (typical) LP, XT 18 ms (typical) 18 ms (typical) DS41319A-page 44 Watchdog Timer (WDT) The Watchdog Timer (WDT) is a free running on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the external RC oscillator of the (RB5)/OSC1/CLKIN pin and the internal 4 or 8 MHz oscillator. This means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or wake-up Reset, generates a device Reset. The TO bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset. The WDT can be permanently disabled by programming the configuration WDTE as a ‘0’ (see Section 8.1 “Configuration Bits”). Refer to the PIC12F519 Programming Specifications to determine how to access the Configuration Word. 8.6.1 WDT PERIOD The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see DC specs). Under worst-case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs. 8.6.2 WDT PROGRAMMING CONSIDERATIONS The CLRWDT instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset. The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT wake-up Reset. Preliminary © 2007 Microchip Technology Inc. PIC12F519 FIGURE 8-11: WATCHDOG TIMER BLOCK DIAGRAM From Timer0 Clock Source (Figure 7-1) 0 1 Watchdog Time M U X Postscaler 8-to-1 MUX PS<2:0> PSA WDT Enable Configuration Bit To Timer0 (Figure 7-3) 0 1 MUX PSA WDT Time-out Note 1: TABLE 8-6: Name OPTION Legend: PSA, PS<2:0> are bits in the OPTION register. SUMMARY OF REGISTER ASSOCIATED WITH THE WATCHDOG TIMER Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Value on POR, BOR Value on all other Resets RBWU RBPU T0CS T0SE PSA PS2 PS1 PS0 1111 1111 1111 1111 Shaded boxes = Not used by Watchdog Timer. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 45 PIC12F519 8.7 Time-out Sequence, Power-down and Wake-up from Sleep Status Bits (TO, PD, RBWUF) The TO, PD and (RBWUF) bits in the STATUS register can be tested to determine if a Reset condition has been caused by a power-up condition, a MCLR or Watchdog Timer (WDT) Reset. 8.8.2 The device can wake-up from Sleep through one of the following events: An external Reset input on RB3/MCLR/VPP pin, when configured as MCLR. A Watchdog Timer Time-out Reset (if WDT was enabled). A change on input pin RB0, RB1 and RB3 when wake-up on change is enabled. 1. 2. 3. TABLE 8-7: TO/PD/(RBWUF) STATUS AFTER RESET RBWUF TO PD Reset Caused By 0 0 0 WDT wake-up from Sleep 0 0 u WDT time-out (not from Sleep) 0 1 0 MCLR wake-up from Sleep 0 1 1 Power-up 0 u u MCLR not during Sleep 1 1 0 Wake-up from Sleep on pin change 8.8 These events cause a device Reset. The TO, PD and RBWUF bits can be used to determine the cause of device Reset. The TO bit is cleared if a WDT time-out occurred (and caused wake-up). The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The RBWUF bit indicates a change in state while in Sleep at pins RB0, RB1 and RB3 (since the last file or bit operation on RB port). Note: Legend: u = unchanged Note 1: The TO, PD and RBWUF bits maintain their status (u) until a Reset occurs. A low-pulse on the MCLR input does not change the TO, PD and RBWUF Status bits. Power-down Mode (Sleep) WAKE-UP FROM SLEEP Caution: Right before entering Sleep, read the input pins. When in Sleep, wake up occurs when the values at the pins change from the state they were in at the last reading. If a wake-up on change occurs and the pins are not read before re-entering Sleep, a wake-up will occur immediately even if no pins change while in Sleep mode. The WDT is cleared when the device wakes from Sleep, regardless of the wake-up source. A device may be powered down (Sleep) and later powered up (wake-up from Sleep). 8.8.1 SLEEP The Power-down mode is entered by executing a SLEEP instruction. If enabled, the Watchdog Timer will be cleared but keeps running, the TO bit (STATUS<4>) is set, the PD bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or high-impedance). Note: A Reset generated by a WDT time-out does not drive the MCLR pin low. For lowest current consumption while powered down, the T0CKI input should be at VDD or VSS and the RB3/MCLR/VPP pin must be at a logic high level if MCLR is enabled. DS41319A-page 46 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8.9 Program Verification/Code Protection FIGURE 8-12: If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes. The first 64 locations and the last location (OSCCAL) can be read, regardless of the code protection bit setting. External Connector Signals The last memory location can be read regardless of the code protection bit setting on the PIC12F519 device. 8.10 ID Locations Four memory locations are designated as ID locations where users can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. Use only the lower 4 bits of the ID locations and always program the upper 8 bits as ‘0’s. 8.11 TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION To Normal Connections PIC12F519 +5V VDD 0V VSS VPP MCLR/VPP CLK RB1 Data I/O RB0 VDD To Normal Connections In-Circuit Serial Programming™ The PIC12F519 device can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows users to manufacture boards with unprogrammed PIC12F519 device and then program the PIC12F519 device just before shipping the product. This also allows the most recent firmware, or a custom firmware, to be programmed. The PIC12F519 device is placed into a Program/Verify mode by holding the RB1 and RB0 pins low while raising the MCLR (VPP) pin from VIL to VIHH (see programming specification). The RB1 pin becomes the programming clock, and the RB0 pin becomes the programming data. Both RB1 and RB0 pins are Schmitt Trigger inputs in this mode. After Reset, a 6-bit command is then supplied to the device. Depending on the command, 14 bits of program data are then supplied to or from the device, depending if the command was a Load or a Read. For complete details of serial programming, please refer to the “PIC12F519 Memory Programming Specification,” (DS41316). A typical In-Circuit Serial Programming connection is shown in Figure 8-12. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 47 PIC12F519 NOTES: DS41319A-page 48 Preliminary © 2007 Microchip Technology Inc. PIC12F519 9.0 INSTRUCTION SET SUMMARY The PIC12F519 instruction set is highly orthogonal and is comprised of three basic categories. • Byte-oriented operations • Bit-oriented operations • Literal and control operations Each PIC12F519 instruction is a 12-bit word divided into an opcode, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 9-1, while the various opcode fields are summarized in Table 9-1. For byte-oriented instructions, ‘f’ represents a file register designator and ‘d’ represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed in the file register specified in the instruction. For bit-oriented instructions, ‘b’ represents a bit field designator which selects the number of the bit affected by the operation, while ‘f’ represents the number of the file in which the bit is located. All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 μs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 μs. Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number: 0xhhh where ‘h’ signifies a hexadecimal digit. FIGURE 9-1: Byte-oriented file register operations 11 f 11 OPCODE 11 Bit address within an 8-bit file register k Literal field, constant data or label x Don’t care location (= 0 or 1) The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. TO Literal and control operations – GOTO instruction 9 8 OPCODE 0 k (literal) k = 9-bit immediate value Watchdog Timer counter Time-out bit Power-down bit [ ] Options ( ) Contents italics 11 Top-of-Stack Destination, either the W register or the specified register file location ∈ 0 k (literal) Program Counter dest < > 7 Label name PD → 0 f (FILE #) k = 8-bit immediate value Destination select; d = 0 (store result in W) d = 1 (store result in file register ‘f’) Default is d = 1 WDT 8 OPCODE b PC 8 7 5 4 b (BIT #) Literal and control operations (except GOTO) Description Working register (accumulator) TOS 0 f (FILE #) Bit-oriented file register operations Register file address (0x00 to 0x7F) label 4 b = 3-bit bit address f = 5-bit file register address W d 5 d d = 0 for destination W d = 1 for destination f f = 5-bit file register address OPCODE FIELD DESCRIPTIONS Field 6 OPCODE For literal and control operations, ‘k’ represents an 8 or 9-bit constant or literal value. TABLE 9-1: GENERAL FORMAT FOR INSTRUCTIONS Assigned to Register bit field In the set of User defined term (font is courier) © 2007 Microchip Technology Inc. Preliminary DS41319A-page 49 PIC12F519 TABLE 9-2: INSTRUCTION SET SUMMARY Mnemonic, Operands ADDWF ANDWF CLRF CLRW COMF DECF DECFSZ INCF INCFSZ IORWF MOVF MOVWF NOP RLF RRF SUBWF SWAPF XORWF Description Cycles 12-Bit Opcode MSb LSb Status Notes Affected f, d f, d f – f, d f, d f, d f, d f, d f, d f, d f – f, d f, d f, d f, d f, d 0001 11df ffff C, DC, Z 1, 2, 4 Add W and f 1 0001 01df ffff AND W with f 1 Z 2, 4 0000 011f ffff Clear f 1 Z 4 0000 0100 0000 Clear W 1 Z 0010 01df ffff Complement f 1 Z 0000 11df ffff Decrement f 1 Z 2, 4 0010 11df ffff Decrement f, Skip if 0 1(2) None 2, 4 1 0010 10df ffff Increment f Z 2, 4 1(2) 0011 11df ffff Increment f, Skip if 0 None 2, 4 1 0001 00df ffff Inclusive OR W with f Z 2, 4 1 0010 00df ffff Move f Z 2, 4 1 0000 001f ffff Move W to f None 1, 4 1 0000 0000 0000 No Operation None 1 0011 01df ffff Rotate left f through Carry C 2, 4 1 0011 00df ffff Rotate right f through Carry C 2, 4 1 0000 10df ffff C, DC, Z 1, 2, 4 Subtract W from f 1 0011 10df ffff Swap f None 2, 4 1 0001 10df ffff Exclusive OR W with f Z 2, 4 BIT-ORIENTED FILE REGISTER OPERATIONS 0100 bbbf ffff None 2, 4 1 Bit Clear f BCF f, b 0101 bbbf ffff None 2, 4 1 Bit Set f BSF f, b 0110 bbbf ffff None Bit Test f, Skip if Clear 1(2) BTFSC f, b 1(2) 0111 bbbf ffff None f, b Bit Test f, Skip if Set BTFSS LITERAL AND CONTROL OPERATIONS ANDLW k AND literal with W 1 1110 kkkk kkkk Z CALL 1 k Call Subroutine 2 1001 kkkk kkkk None CLRWDT – Clear Watchdog Timer 1 0000 0000 0100 TO, PD None GOTO k Unconditional branch 2 101k kkkk kkkk Z IORLW k Inclusive OR literal with W 1 1101 kkkk kkkk None MOVLW k Move literal to W 1 1100 kkkk kkkk None OPTION – Load OPTION register 1 0000 0000 0010 None RETLW k Return, place literal in W 2 1000 kkkk kkkk SLEEP – Go into Standby mode 1 0000 0000 0011 TO, PD None 3 TRIS f Load TRIS register 1 0000 0000 0fff Z XORLW k Exclusive OR literal to W 1 1111 kkkk kkkk Note 1: The 9th bit of the program counter will be forced to a ‘0’ by any instruction that writes to the PC except for GOTO. See Section 4.6 “Program Counter”. 2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is ‘1’ for a pin configured as input and is driven low by an external device, the data will be written back with a ‘0’. 3: The instruction TRIS f, where f = 6, causes the contents of the W register to be written to the tri-state latches of PORTB. A ‘1’ forces the pin to a high-impedance state and disables the output buffers. 4: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0). DS41319A-page 50 Preliminary © 2007 Microchip Technology Inc. PIC12F519 ADDWF Add W and f BCF Syntax: [ label ] ADDWF Syntax: [ label ] BCF Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: 0 ≤ f ≤ 31 0≤b≤7 Operation: (W) + (f) → (dest) Operation: 0 → (f<b>) Status Affected: C, DC, Z Status Affected: None Description: Description: Bit ‘b’ in register ‘f’ is cleared. BSF Bit Set f Syntax: [ label ] BSF Operands: 0 ≤ f ≤ 31 0≤b≤7 Status Affected: Z Operation: 1 → (f<b>) Description: The contents of the W register are AND’ed with the eight-bit literal ‘k’. The result is placed in the W register. Status Affected: None ANDWF AND W with f BTFSC Syntax: [ label ] ANDWF ANDLW Syntax: f,d Bit Clear f Add the contents of the W register and register ‘f’. If ‘d’ is’0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. AND literal with W [ label ] ANDLW k Operands: 0 ≤ k ≤ 255 Operation: (W).AND. (k) → (W) f,d f,b f,b Description: Bit ‘b’ in register ‘f’ is set. Bit Test f, Skip if Clear Syntax: [ label ] BTFSC f,b 0 ≤ f ≤ 31 0≤b≤7 Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: Operation: (W) .AND. (f) → (dest) Operation: skip if (f<b>) = 0 Status Affected: Z Status Affected: None Description: Description: If bit ‘b’ in register ‘f’ is ‘0’, then the next instruction is skipped. If bit ‘b’ is ‘0’, then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. The contents of the W register are AND’ed with register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 51 PIC12F519 BTFSS Bit Test f, Skip if Set CLRW Syntax: [ label ] BTFSS f,b Syntax: [ label ] CLRW 0 ≤ f ≤ 31 0≤b<7 Operands: None Operation: 00h → (W); 1→Z Operands: Clear W Operation: skip if (f<b>) = 1 Status Affected: None Status Affected: Z Description: If bit ‘b’ in register ‘f’ is ‘1’, then the next instruction is skipped. If bit ‘b’ is ‘1’, then the next instruction fetched during the current instruction execution, is discarded and a NOP is executed instead, making this a two-cycle instruction. Description: The W register is cleared. Zero bit (Z) is set. CALL Subroutine Call CLRWDT Clear Watchdog Timer Syntax: [ label ] CALL k Syntax: [ label ] CLRWDT Operands: 0 ≤ k ≤ 255 Operands: None Operation: (PC) + 1→ Top-of-Stack; k → PC<7:0>; (STATUS<6:5>) → PC<10:9>; 0 → PC<8> Operation: 00h → WDT; 0 → WDT prescaler (if assigned); 1 → TO; 1 → PD Status Affected: None Status Affected: TO, PD Description: Subroutine call. First, return address (PC + 1) is pushed onto the stack. The eight-bit immediate address is loaded into PC bits <7:0>. The upper bits PC<10:9> are loaded from STATUS<6:5>, PC<8> is cleared. CALL is a two-cycle instruction. Description: The CLRWDT instruction resets the WDT. It also resets the prescaler, if the prescaler is assigned to the WDT and not Timer0. Status bits TO and PD are set. CLRF Clear f COMF Complement f Syntax: [ label ] CLRF Syntax: [ label ] COMF Operands: 0 ≤ f ≤ 31 Operands: Operation: 00h → (f); 1→Z 0 ≤ f ≤ 31 d ∈ [0,1] Operation: (f) → (dest) Status Affected: Z Status Affected: Z Description: The contents of register ‘f’ are cleared and the Z bit is set. Description: The contents of register ‘f’ are complemented. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. DS41319A-page 52 f Preliminary f,d © 2007 Microchip Technology Inc. PIC12F519 DECF Decrement f INCF Syntax: [ label ] DECF f,d Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operation: (f) – 1 → (dest) Operation: (f) + 1 → (dest) Status Affected: Z Status Affected: Z Description: Decrement register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. Description: The contents of register ‘f’ are incremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. DECFSZ Decrement f, Skip if 0 INCFSZ Increment f, Skip if 0 Syntax: [ label ] DECFSZ f,d Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operation: (f) – 1 → d; Operation: (f) + 1 → (dest), skip if result = 0 Status Affected: None Status Affected: None Description: The contents of register ‘f’ are decremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. If the result is ‘0’, the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction. Description: The contents of register ‘f’ are incremented. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. If the result is ‘0’, then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction. GOTO Unconditional Branch IORLW Inclusive OR literal with W Syntax: [ label ] Syntax: [ label ] Operands: 0 ≤ k ≤ 511 Operands: 0 ≤ k ≤ 255 Operation: k → PC<8:0>; STATUS<6:5> → PC<10:9> Operation: (W) .OR. (k) → (W) Status Affected: Z Status Affected: None Description: Description: GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. GOTO is a twocycle instruction. The contents of the W register are OR’ed with the eight-bit literal ‘k’. The result is placed in the W register. skip if result = 0 GOTO k © 2007 Microchip Technology Inc. Preliminary Increment f INCF f,d INCFSZ f,d IORLW k DS41319A-page 53 PIC12F519 IORWF Inclusive OR W with f MOVWF Syntax: [ label ] Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: 0 ≤ f ≤ 31 (W).OR. (f) → (dest) Operation: (W) → (f) Operation: Status Affected: None Status Affected: Z Description: Description: Inclusive OR the W register with register ‘f’. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. Move data from the W register to register ‘f’. MOVF Move f NOP No Operation Syntax: [ label ] Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operands: None Operation: No operation Status Affected: None Description: No operation. IORWF f,d MOVF f,d Move W to f MOVWF f NOP Operation: (f) → (dest) Status Affected: Z Description: The contents of register ‘f’ are moved to destination ‘d’. If ‘d’ is ‘0’, destination is the W register. If ‘d’ is ‘1’, the destination is file register ‘f’. ‘d’ = 1 is useful as a test of a file register, since status flag Z is affected. MOVLW Move Literal to W OPTION Load OPTION Register Syntax: [ label ] Syntax: [ label ] Operands: 0 ≤ k ≤ 255 Operands: None Operation: k → (W) Operation: (W) → Option Status Affected: None Status Affected: None Description: The eight-bit literal ‘k’ is loaded into the W register. The “don’t cares” will assembled as ‘0’s. Description: The content of the W register is loaded into the OPTION register. DS41319A-page 54 MOVLW k Preliminary Option © 2007 Microchip Technology Inc. PIC12F519 RETLW Return with Literal in W SLEEP Enter SLEEP Mode Syntax: [ label ] Syntax: [label ] Operands: 0 ≤ k ≤ 255 Operands: None Operation: k → (W); TOS → PC Operation: 00h → WDT; 0 → WDT prescaler; 1 → TO; 0 → PD Status Affected: TO, PD, RBWUF Description: Time-out Status bit (TO) is set. The Power-down Status bit (PD) is cleared. RBWUF is unaffected. The WDT and its prescaler are cleared. The processor is put into Sleep mode with the oscillator stopped. See Section 8.8 “Power-down Mode (Sleep)” on Sleep for more details. SUBWF Subtract W from f RETLW k Status Affected: None Description: The W register is loaded with the eight-bit literal ‘k’. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. RLF Rotate Left f through Carry Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] RLF f,d SLEEP Syntax: [label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] SUBWF f,d Operation: See description below Status Affected: C Operation: (f) – (W) → (dest) The contents of register ‘f’ are rotated one bit to the left through the Carry flag. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. Status Affected: C, DC, Z Description: Subtract (two’s complement method) the W register from register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. SWAPF Swap Nibbles in f Syntax: [ label ] SWAPF f,d Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operation: (f<3:0>) → (dest<7:4>); (f<7:4>) → (dest<3:0>) Status Affected: None Description: The upper and lower nibbles of register ‘f’ are exchanged. If ‘d’ is ‘0’, the result is placed in W register. If ‘d’ is ‘1’, the result is placed in register ‘f’. Description: register ‘f’ C RRF Rotate Right f through Carry Syntax: [ label ] Operands: 0 ≤ f ≤ 31 d ∈ [0,1] Operation: See description below Status Affected: C Description: The contents of register ‘f’ are rotated one bit to the right through the Carry flag. If ‘d’ is ‘0’, the result is placed in the W register. If ‘d’ is ‘1’, the result is placed back in register ‘f’. RRF f,d C © 2007 Microchip Technology Inc. register ‘f’ Preliminary DS41319A-page 55 PIC12F519 TRIS Load TRIS Register XORWF Syntax: [ label ] TRIS Syntax: [ label ] XORWF Operands: f=6 Operands: Operation: (W) → TRIS register f 0 ≤ f ≤ 31 d ∈ [0,1] f Exclusive OR W with f f,d Status Affected: None Operation: (W) .XOR. (f) → (dest) Description: TRIS register ‘f’ (f = 6 or 7) is loaded with the contents of the W register. Status Affected: Z Description: Exclusive OR the contents of the W register with register ‘f’. If ‘d’ is ‘0’, the result is stored in the W register. If ‘d’ is ‘1’, the result is stored back in register ‘f’. XORLW Exclusive OR literal with W Syntax: [label ] Operands: 0 ≤ k ≤ 255 Operation: (W) .XOR. k → (W) Status Affected: Z Description: The contents of the W register are XOR’ed with the eight-bit literal ‘k’. The result is placed in the W register. DS41319A-page 56 XORLW k Preliminary © 2007 Microchip Technology Inc. PIC12F519 10.0 DEVELOPMENT SUPPORT 10.1 The PIC® microcontrollers are supported with a full range of hardware and software development tools: • Integrated Development Environment - MPLAB® IDE Software • Assemblers/Compilers/Linkers - MPASMTM Assembler - MPLAB C18 and MPLAB C30 C Compilers - MPLINKTM Object Linker/ MPLIBTM Object Librarian - MPLAB ASM30 Assembler/Linker/Library • Simulators - MPLAB SIM Software Simulator • Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB REAL ICE™ In-Circuit Emulator • In-Circuit Debugger - MPLAB ICD 2 • Device Programmers - PICSTART® Plus Development Programmer - MPLAB PM3 Device Programmer - PICkit™ 2 Development Programmer • Low-Cost Demonstration and Development Boards and Evaluation Kits MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains: • A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - Emulator (sold separately) - In-Circuit Debugger (sold separately) • A full-featured editor with color-coded context • A multiple project manager • Customizable data windows with direct edit of contents • High-level source code debugging • Visual device initializer for easy register initialization • Mouse over variable inspection • Drag and drop variables from source to watch windows • Extensive on-line help • Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers The MPLAB IDE allows you to: • Edit your source files (either assembly or C) • One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information) • Debug using: - Source files (assembly or C) - Mixed assembly and C - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 57 PIC12F519 10.2 MPASM Assembler 10.5 The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging. The MPASM Assembler features include: 10.3 Support for the entire dsPIC30F instruction set Support for fixed-point and floating-point data Command line interface Rich directive set Flexible macro language MPLAB IDE compatibility 10.6 MPLAB C18 and MPLAB C30 C Compilers The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip’s PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers. For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger. 10.4 MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: • • • • • • • Integration into MPLAB IDE projects • User-defined macros to streamline assembly code • Conditional assembly for multi-purpose source files • Directives that allow complete control over the assembly process MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script. MPLAB ASM30 Assembler, Linker and Librarian MPLAB SIM Software Simulator The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: • Efficient linking of single libraries instead of many smaller files • Enhanced code maintainability by grouping related modules together • Flexible creation of libraries with easy module listing, replacement, deletion and extraction DS41319A-page 58 Preliminary © 2007 Microchip Technology Inc. PIC12F519 10.7 MPLAB ICE 2000 High-Performance In-Circuit Emulator 10.9 The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment. The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers. The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft® Windows® 32-bit operating system were chosen to best make these features available in a simple, unified application. 10.8 MPLAB REAL ICE In-Circuit Emulator System MPLAB REAL ICE In-Circuit Emulator System is Microchip’s next generation high-speed emulator for Microchip Flash DSC® and MCU devices. It debugs and programs PIC® and dsPIC® Flash microcontrollers with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit. The MPLAB REAL ICE probe is connected to the design engineer’s PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high speed, noise tolerant, lowvoltage differential signal (LVDS) interconnection (CAT5). MPLAB ICD 2 In-Circuit Debugger Microchip’s In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip’s In-Circuit Serial ProgrammingTM (ICSPTM) protocol, offers costeffective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices. 10.10 MPLAB PM3 Device Programmer The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications. MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 59 PIC12F519 10.11 PICSTART Plus Development Programmer 10.13 Demonstration, Development and Evaluation Boards The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant. A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. 10.12 PICkit 2 Development Programmer The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip’s baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH’s PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip’s powerful, mid-range Flash memory family of microcontrollers. DS41319A-page 60 The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ® security ICs, CAN, IrDA®, PowerSmart battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Check the Microchip web page (www.microchip.com) and the latest “Product Selector Guide” (DS00148) for the complete list of demonstration, development and evaluation kits. Preliminary © 2007 Microchip Technology Inc. PIC12F519 11.0 ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings(†) Ambient temperature under bias.......................................................................................................... -40°C to +125°C Storage temperature ............................................................................................................................ -65°C to +150°C Voltage on VDD with respect to VSS ............................................................................................................... 0 to +6.5V Voltage on MCLR with respect to VSS..........................................................................................................0 to +13.5V Voltage on all other pins with respect to VSS ............................................................................... -0.3V to (VDD + 0.3V) Total power dissipation(1) .................................................................................................................................. 700 mW Max. current out of VSS pin ................................................................................................................................ 200 mA Max. current into VDD pin ................................................................................................................................... 150 mA Input clamp current, IIK (VI < 0 or VI > VDD)...................................................................................................................±20 mA Output clamp current, IOK (VO < 0 or VO > VDD) ...........................................................................................................±20 mA Max. output current sunk by any I/O pin .............................................................................................................. 25 mA Max. output current sourced by any I/O pin ......................................................................................................... 25 mA Max. output current sourced by I/O port .............................................................................................................. 75 mA Max. output current sunk by I/O port ................................................................................................................... 75 mA Note 1: Power dissipation is calculated as follows: PDIS = VDD x {IDD – ∑ IOH} + ∑ {(VDD – VOH) x IOH} + ∑(VOL x IOL) †NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 61 PIC12F519 PIC12F519 VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C FIGURE 11-1: 6.0 5.5 5.0 VDD (Volts) 4.5 4.0 3.5 3.0 2.5 INTOSC ONLY 2.0 0 8 4 10 20 25 Frequency (MHz) FIGURE 11-2: MAXIMUM OSCILLATOR FREQUENCY TABLE Oscillator Mode LP XT EXTRC INTOSC 0 200 kHz 4 MHz 8 MHz Frequency (MHz) DS41319A-page 62 Preliminary © 2007 Microchip Technology Inc. PIC12F519 11.1 DC CHARACTERISTICS: PIC12F519 (Industrial) Standard Operating Conditions (unless otherwise specified) Operating Temperature 40°C ≤ TA ≤ +85°C (industrial) DC CHARACTERISTICS Param No. D001 Sym VDD Characteristic Min Supply Voltage Typ(1) 2.0 (2) Max Units 5.5 V Conditions See Figure 11-1 D002 VDR RAM Data Retention Voltage — 1.5* — V Device in Sleep mode D003 VPOR VDD Start Voltage to ensure Power-on Reset — Vss — V See Section 8.4 “Power-on Reset (POR)” for details D004 SVDD VDD Rise Rate to ensure Power-on Reset 0.05* — — V/ms See Section 8.4 “Power-on Reset (POR)” for details (Note 6) D010 IDD Supply Current(3,4) — — 175 0.625 275 1.1 μA mA FOSC = 4 MHz, VDD = 2.0V FOSC = 4 MHz, VDD = 5.0V — — 250 1.0 450 1.5 μA mA FOSC = 8 MHz, VDD = 2.0V FOSC = 8 MHz, VDD = 5.0V — — 11 38 15 52 μA μA FOSC = 32 kHz, VDD = 2.0V FOSC = 32 kHz, VDD = 5.0V D020 IPD Power-down Current(5) — — 0.1 0.35 1.2 2.2 μA μA VDD = 2.0V VDD = 5.0V D022 IWDT WDT Current(5) — — 1.0 7.0 3.0 16.0 μA μA VDD = 2.0V VDD = 5.0V * Note 1: 2: 3: 4: 5: 6: These parameters are characterized but not tested. Data in the Typical (“Typ”) column is based on characterization results at 25°C. This data is for design guidance only and is not tested. This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. For standby current measurements, the conditions are the same as IDD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep. This rise rate applies if the clock mode selected (LP, XT) allows DRT to hold the device in Reset within 18 ms (nominal delay) DRT. Otherwise, the user must ensure that VDD reaches VDDMIN before DRT expires. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 63 PIC12F519 11.2 DC CHARACTERISTICS: PIC12F519 (Extended) Standard Operating Conditions (unless otherwise specified) Operating Temperature 40°C ≤ TA ≤ +125°C (extended) DC CHARACTERISTICS Param No. D001 Sym VDD Characteristic Min Supply Voltage Typ(1) 2.0 (2) Max Units 5.5 V Conditions See Figure 11-1 D002 VDR RAM Data Retention Voltage — 1.5* — V Device in Sleep mode D003 VPOR VDD Start Voltage to ensure Power-on Reset — Vss — V See Section 8.4 “Power-on Reset (POR)” for details D004 SVDD VDD Rise Rate to ensure Power-on Reset 0.05* — — V/ms See Section 8.4 “Power-on Reset (POR)” for details (Note 6) D010 IDD Supply Current(3,4) — — 175 0.625 275 1.1 μA mA FOSC = 4 MHz, VDD = 2.0V FOSC = 4 MHz, VDD = 5.0V — — 250 1.0 450 1.5 μA mA FOSC = 8 MHz, VDD = 2.0V FOSC = 8 MHz, VDD = 5.0V — — 11 38 16 54 μA μA FOSC = 32 kHz, VDD = 2.0V FOSC = 32 kHz, VDD = 5.0V D020 IPD Power-down Current(5) — — 0.1 0.35 9.0 15.0 μA μA VDD = 2.0V VDD = 5.0V D022 IWDT WDT Current(5) — — 1.0 7.0 18 22 μA μA VDD = 2.0V VDD = 5.0V * Note 1: 2: 3: 4: 5: 6: These parameters are characterized but not tested. Data in the Typical (“Typ”) column is based on characterization results at 25°C. This data is for design guidance only and is not tested. This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VSS, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. For standby current measurements, the conditions are the same as IDD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep. This rise rate applies if the clock mode selected (LP, XT) allows DRT to hold the device in Reset within 18 ms (nominal delay) DRT. Otherwise, the user must ensure that VDD reaches VDDMIN before DRT expires. DS41319A-page 64 Preliminary © 2007 Microchip Technology Inc. PIC12F519 TABLE 11-1: DC CHARACTERISTICS: PIC12F519 (Industrial, Extended) Standard Operating Conditions (unless otherwise specified) Operating temperature -40°C ≤ TA ≤ +85°C (industrial) -40°C ≤ TA ≤ +125°C (extended) Operating voltage VDD range as described in DC specification. DC CHARACTERISTICS Param No. Sym VIL Characteristic Min Typ† Max Units Conditions Input Low Voltage I/O ports D030 with TTL buffer D030A Vss — 0.8V V For all 4.5 ≤ VDD ≤ 5.5V Vss — 0.15 VDD V Otherwise D031 with Schmitt Trigger buffer Vss — 0.15 VDD V D032 MCLR, T0CKI Vss — 0.15 VDD V D033 OSC1 (EXTRC mode) Vss — 0.15 VDD V D033A OSC1 (XT and LP modes) Vss — 0.3 V 2.0 — VDD V 4.5 ≤ VDD ≤ 5.5V 0.25 VDD + 0.8V — VDD V Otherwise For entire VDD range VIH Input High Voltage I/O ports D040 — with TTL buffer D040A D041 with Schmitt Trigger buffer 0.85 VDD — VDD V D042 MCLR, T0CKI 0.85 VDD — VDD V D042A OSC1 (EXTRC mode) 0.85 VDD — VDD V D043 OSC1 (XT and LP modes) 1.6 — VDD V IPUR I/O PORT weak pull-up current(5) 50 250 400 μA IIL Input Leakage Current(2), (3) D070 (Note 1) (Note 1) VDD = 5V, VPIN = VSS D060 I/O ports — — ±1 μA Vss ≤ VPIN ≤ VDD, Pin at high-impedance D061 RB3/MCLR(4) — ±0.7 ±5 μA Vss ≤ VPIN ≤ VDD D063 OSC1 — — ±5 μA Vss ≤ VPIN ≤ VDD, XT and LP osc configuration — — 0.6 V IOL = 8.5 mA, VDD = 4.5V, –40°C to +85°C — — 0.6 V IOL = 7.0 mA, VDD = 4.5V, –40°C to +125°C VDD – 0.7 — — V IOH = -3.0 mA, VDD = 4.5V, –40°C to +85°C VDD – 0.7 — — V IOH = -2.5 mA, VDD = 4.5V, –40°C to +125°C — 50 pF Output Low Voltage D080 I/O ports D080A Output High Voltage I/O ports(3) D090 D090A Capacitive Loading Specs on Output Pins D101 Note All I/O pins † 1: 2: 3: 4: 5: — Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12F519 be driven with external clock in RC mode. The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. Negative current is defined as coming out of the pin. This specification applies to RB3/MCLR configured as RB3 with internal pull-up disabled. This specification applies to all weak pull-up devices, including the weak pull-up found on RB3/MCLR. The current value listed will be the same whether or not the pin is configured as RB3 with pull-up enabled or MCLR. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 65 PIC12F519 TABLE 11-2: VDD (Volts) RB0/RB1 2.0 5.5 RB3 2.0 5.5 DS41319A-page 66 PULL-UP RESISTOR RANGES Temperature (°C) Min Typ Max Units –40 25 85 125 –40 25 85 125 73K 73K 82K 86K 15K 15K 19K 23K 105K 113K 123K 132K 21K 22K 26K 29K 186K 187K 190K 190K 33K 34K 35K 35K Ω Ω Ω Ω Ω Ω Ω Ω –40 25 85 125 –40 25 85 125 63K 77K 82K 86K 16K 16K 24K 26K 81K 93K 96K 100K 20K 21K 25K 27K 96K 116K 116K 119K 22K 23K 28K 29K Ω Ω Ω Ω Ω Ω Ω Ω Preliminary © 2007 Microchip Technology Inc. PIC12F519 11.3 Timing Parameter Symbology and Load Conditions – PIC12F519 The timing parameter symbols have been created following one of the following formats: 1. TppS2ppS 2. TppS T F Frequency T Time Lowercase subscripts (pp) and their meanings: pp 2 to mc MCLR ck CLKOUT osc Oscillator cy Cycle time os OSC1 drt Device Reset Timer t0 T0CKI io I/O port wdt Watchdog Timer Uppercase letters and their meanings: S F Fall P Period H High R Rise I Invalid (high-impedance) V Valid L Low Z High-impedance FIGURE 11-3: LOAD CONDITIONS – PIC12F519 Legend: CL pin CL = 50 pF for all pins except OSC2 15 pF for OSC2 in XT or LP modes when external clock is used to drive OSC1 VSS FIGURE 11-4: EXTERNAL CLOCK TIMING – PIC12F519 Q4 Q1 Q3 Q2 Q4 Q1 OSC1 1 3 3 4 4 2 © 2007 Microchip Technology Inc. Preliminary DS41319A-page 67 PIC12F519 TABLE 11-1: EXTERNAL CLOCK TIMING REQUIREMENTS AC CHARACTERISTICS Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C ≤ TA ≤ +85°C (industrial), -40°C ≤ TA ≤ +125°C (extended) Operating Voltage VDD range is described in Section 11.0 “Electrical Characteristics” Param No. Characteristic Min Typ(1) Max External CLKIN Frequency(2) DC — 4 DC — 200 DC — 4 MHz EXTRC Oscillator mode MHz XT Oscillator mode 1A Sym FOSC Oscillator Frequency(2) 1 TOSC External CLKIN Period Oscillator Period (2) (2) Units Conditions MHz XT Oscillator mode kHz LP Oscillator mode 0.1 — 4 DC — 200 kHz LP Oscillator mode 250 — — ns XT Oscillator mode 5 — — μs LP Oscillator mode 250 — — ns EXTRC Oscillator mode 250 — 10,000 ns XT Oscillator mode LP Oscillator mode 5 — — μs 2 TCY Instruction Cycle Time 200 4/FOSC DC ns 3 TosL, TosH Clock in (OSC1) Low or High Time 50* — — ns XT Oscillator 2* — — μs LP Oscillator TosR, TosF Clock in (OSC1) Rise or Fall Time — — 25* ns XT Oscillator — — 50* ns LP Oscillator 4 * Note 1: 2: These parameters are characterized but not tested. Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the “max” cycle time limit is “DC” (no clock) for all devices. TABLE 11-2: CALIBRATED INTERNAL RC FREQUENCIES AC CHARACTERISTICS Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C ≤ TA ≤ +85°C (industrial), -40°C ≤ TA ≤ +125°C (extended) Operating Voltage VDD range is described in Section 10.1 Param No. Freq. Min Tolerance F10 Sym FOSC Characteristic Internal Calibrated INTOSC Frequency(1) Typ† Max Units Conditions ±1% 7.92 8.00 8.08 MHz 3.5V, 25C ±2% 7.84 8.00 8.16 MHz 2.5V ≤ VDD ≤ 5.5V 0°C ≤ TA ≤ +85°C ±5% 7.60 8.00 8.40 MHz 2.0V ≤ VDD ≤ 5.5V -40°C ≤ TA ≤ +85°C (Ind.) -40°C ≤ TA ≤ +125°C (Ext.) * These parameters are characterized but not tested. † Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 uF and 0.01 uF values in parallel are recommended. DS41319A-page 68 Preliminary © 2007 Microchip Technology Inc. PIC12F519 FIGURE 11-5: I/O TIMING Q1 Q4 Q2 Q3 OSC1 I/O Pin (input) 17 I/O Pin (output) 19 18 New Value Old Value 20, 21 Note: All tests must be done with specified capacitive loads (see data sheet) 50 pF on I/O pins and CLKOUT. TABLE 11-3: TIMING REQUIREMENTS Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C ≤ TA ≤ +85°C (industrial) AC CHARACTERISTICS -40°C ≤ TA ≤ +125°C (extended) Operating Voltage VDD range is described in Param No. Sym Characteristic Min Typ(1) Max Units — — 100* ns 17 TOSH2IOV OSC1↑ (Q1 cycle) to Port Out Valid(2), (3) 18 TOSH2IOI OSC1↑ (Q2 cycle) to Port Input Invalid (I/O in hold time)(2) TBD — — ns 19 TIOV2OSH Port Input Valid to OSC1↑ (I/O in setup time) TBD — — ns — 10 50** ns — 10 50** ns 20 21 TIOR TIOF Port Output Rise Port Output Fall Time(3) Time(3) TBD = To be determined. * These parameters are characterized but not tested. ** These parameters are design targets and are not tested. Note 1: Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. 2: Measurements are taken in EXTRC mode. 3: See Figure 11-3 for loading conditions. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 69 PIC12F519 FIGURE 11-6: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER TIMING VDD MCLR 30 Internal POR 32 32 32 DRT Time-out(2) Internal Reset Watchdog Timer Reset 31 34 34 I/O pin(1) Note 1: 2: I/O pins must be taken out of High-impedance mode by enabling the output drivers in software. Runs in MCLR or WDT Reset only in XT and LP. TABLE 11-3: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER – PIC12F519 Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C ≤ TA ≤ +85°C (industrial) -40°C ≤ TA ≤ +125°C (extended) Operating Voltage VDD range is described in Section TABLE 11-1: “DC CHARACTERISTICS: PIC12F519 (Industrial, Extended)” AC CHARACTERISTICS Param No. Sym Characteristic 30 TMCL MCLR Pulse Width (low) 31 TWDT Watchdog Timer Time-out Period (no prescaler) 32 TDRT Device Reset Timer Period Standard Short 34 * Note 1: TIOZ I/O High-impedance from MCLR low Min Typ(1) Max Units 2000* — — ns VDD = 5.0V 9* 9* 18* 18* 30* 40* ms ms VDD = 5.0V (Industrial) VDD = 5.0V (Extended) 9* 9* 18* 18* 30* 40* ms ms VDD = 5.0V (Industrial) VDD = 5.0V (Extended) 0.5* 0.5* 1.125* 1.125* 2* 2.5* ms ms VDD = 5.0V (Industrial) VDD = 5.0V (Extended) — — 2000* ns Conditions These parameters are characterized but not tested. Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. DS41319A-page 70 Preliminary © 2007 Microchip Technology Inc. PIC12F519 TABLE 11-4: DRT (DEVICE RESET TIMER PERIOD) Oscillator Configuration POR Reset Subsequent Resets IntRC and ExtRC 1 ms (typical) 10 μs (typical) XT and LP 18 ms (typical) 18 ms (typical) FIGURE 11-7: TIMER0 CLOCK TIMINGS T0CKI 40 41 42 TABLE 11-4: TIMER0 CLOCK REQUIREMENTS Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C ≤ TA ≤ +85°C (industrial) -40°C ≤ TA ≤ +125°C (extended) Operating Voltage VDD range is described in Section TABLE 11-1: “DC CHARACTERISTICS: PIC12F519 (Industrial, Extended)” AC CHARACTERISTICS Param Sym No. Characteristic 40 Tt0H T0CKI High Pulse Width 41 Tt0L T0CKI Low Pulse Width 42 Tt0P T0CKI Period * Note 1: Min No Prescaler With Prescaler No Prescaler With Prescaler 0.5 TCY + 20* 10* 0.5 TCY + 20* 10* 20 or TCY + 40* N Typ(1) Max Units — — — — — — — — — — ns ns ns ns ns Conditions Whichever is greater. N = Prescale Value (1, 2, 4,..., 256) These parameters are characterized but not tested. Data in the Typical (“Typ”) column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 71 PIC12F519 NOTES: DS41319A-page 72 Preliminary © 2007 Microchip Technology Inc. PIC12F519 12.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS Graphs and charts are not available at this time. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 73 PIC12F519 NOTES: DS41319A-page 74 Preliminary © 2007 Microchip Technology Inc. PIC12F519 13.0 PACKAGING INFORMATION 13.1 Package Marking Information 8-Lead PDIP Example 12F519-I /P017 0610 XXXXXXXX XXXXXNNN YYWW 8-Lead SOIC (3.90 mm) Example XXXXXXXX XXXXYYWW NNN 12F519-I /SN0610 017 8-Lead MSOP Example XXXXXX YWWNNN 519/MS 610017 8-Lead 2x3 DFN* Example XXX YWW NN BE0 610 17 Legend: XX...X Y YY WW NNN e3 * Note: * Customer-specific information Year code (last digit of calendar year) Year code (last 2 digits of calendar year) Week code (week of January 1 is week ‘01’) Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator ( e3 ) can be found on the outer packaging for this package. In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Standard PIC® device marking consists of Microchip part number, year code, week code, and traceability code. For PIC device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 75 PIC12F519 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging N NOTE 1 E1 1 3 2 D E A2 A L A1 c e eB b1 b Units Dimension Limits Number of Pins INCHES MIN N NOM MAX 8 Pitch e Top to Seating Plane A – – .210 Molded Package Thickness A2 .115 .130 .195 Base to Seating Plane A1 .015 – – Shoulder to Shoulder Width E .290 .310 .325 Molded Package Width E1 .240 .250 .280 Overall Length D .348 .365 .400 Tip to Seating Plane L .115 .130 .150 Lead Thickness c .008 .010 .015 b1 .040 .060 .070 b .014 .018 .022 eB – – Upper Lead Width Lower Lead Width Overall Row Spacing § .100 BSC .430 Notes: 1. Pin 1 visual index feature may vary, but must be located with the hatched area. 2. § Significant Characteristic. 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-018B DS41319A-page 76 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging D e N E E1 NOTE 1 1 2 3 α h b h A2 A c φ L A1 L1 Units Dimension Limits Number of Pins β MILLIMETERS MIN N NOM MAX 8 Pitch e Overall Height A – 1.27 BSC – Molded Package Thickness A2 1.25 – – Standoff § A1 0.10 – 0.25 Overall Width E Molded Package Width E1 3.90 BSC Overall Length D 4.90 BSC 1.75 6.00 BSC Chamfer (optional) h 0.25 – 0.50 Foot Length L 0.40 – 1.27 Footprint L1 1.04 REF Foot Angle φ 0° – 8° Lead Thickness c 0.17 – 0.25 Lead Width b 0.31 – 0.51 Mold Draft Angle Top α 5° – 15° Mold Draft Angle Bottom β 5° – 15° Notes: 1. Pin 1 visual index feature may vary, but must be located within the hatched area. 2. § Significant Characteristic. 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-057B © 2007 Microchip Technology Inc. Preliminary DS41319A-page 77 PIC12F519 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging D N E E1 NOTE 1 1 2 e b A2 A c φ L L1 A1 Units Dimension Limits Number of Pins MILLIMETERS MIN N NOM MAX 8 Pitch e Overall Height A – 0.65 BSC – Molded Package Thickness A2 0.75 0.85 0.95 Standoff A1 0.00 – 0.15 Overall Width E Molded Package Width E1 3.00 BSC Overall Length D 3.00 BSC Foot Length L Footprint L1 1.10 4.90 BSC 0.40 0.60 0.80 0.95 REF Foot Angle φ 0° – 8° Lead Thickness c 0.08 – 0.23 Lead Width b 0.22 – 0.40 Notes: 1. Pin 1 visual index feature may vary, but must be located within the hatched area. 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-111B DS41319A-page 78 Preliminary © 2007 Microchip Technology Inc. PIC12F519 8-Lead Plastic Dual Flat, No Lead Package (MC) – 2x3x0.9 mm Body [DFN] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging D e b N N L K E2 E EXPOSED PAD NOTE 1 2 1 2 NOTE 1 1 D2 BOTTOM VIEW TOP VIEW A A3 A1 NOTE 2 Units Dimension Limits Number of Pins MILLIMETERS MIN N NOM MAX 8 Pitch e Overall Height A 0.80 0.90 1.00 Standoff A1 0.00 0.02 0.05 Contact Thickness A3 0.20 REF Overall Length D 2.00 BSC Overall Width E Exposed Pad Length D2 1.30 – Exposed Pad Width E2 1.50 – 1.90 b 0.18 0.25 0.30 Contact Length L 0.30 0.40 0.50 Contact-to-Exposed Pad K 0.20 – – Contact Width 0.50 BSC 3.00 BSC 1.75 Notes: 1. Pin 1 visual index feature may vary, but must be located within the hatched area. 2. Package may have one or more exposed tie bars at ends. 3. Package is saw singulated. 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-123B © 2007 Microchip Technology Inc. Preliminary DS41319A-page 79 PIC12F519 APPENDIX A: REVISION HISTORY Revision A (May 2007) Original release of this document. DS41319A-page 80 Preliminary © 2007 Microchip Technology Inc. PIC12F519 INDEX A ALU ....................................................................................... 9 Assembler MPASM Assembler..................................................... 58 B Block Diagram On-Chip Reset Circuit ................................................. 42 Timer0......................................................................... 29 TMR0/WDT Prescaler................................................. 33 Watchdog Timer.......................................................... 45 C C Compilers MPLAB C18 ................................................................ 58 MPLAB C30 ................................................................ 58 Carry ..................................................................................... 9 Clocking Scheme ................................................................ 12 Code Protection ............................................................ 35, 47 CONFIG1 Register.............................................................. 36 Configuration Bits................................................................ 35 Customer Change Notification Service ............................... 83 Customer Notification Service............................................. 83 Customer Support ............................................................... 83 D Data EEPROM Memory Code Protection .......................................................... 24 DC and AC Characteristics ................................................. 73 Development Support ......................................................... 57 Digit Carry ............................................................................. 9 MPLAB ICD 2 In-Circuit Debugger ..................................... 59 MPLAB ICE 2000 High-Performance Universal In-Circuit Emulator...................................................... 59 MPLAB Integrated Development Environment Software.... 57 MPLAB PM3 Device Programmer ...................................... 59 MPLAB REAL ICE In-Circuit Emulator System .................. 59 MPLINK Object Linker/MPLIB Object Librarian .................. 58 O OPTION Register................................................................ 17 OSC selection..................................................................... 35 OSCCAL Register............................................................... 18 Oscillator Configurations..................................................... 37 Oscillator Types HS............................................................................... 37 LP ............................................................................... 37 RC .............................................................................. 37 XT ............................................................................... 37 P PIC12F519 Device Varieties................................................. 7 PICSTART Plus Development Programmer....................... 60 POR Device Reset Timer (DRT) ................................... 35, 44 PD............................................................................... 46 TO............................................................................... 46 PORTB ............................................................................... 25 Power-down Mode.............................................................. 46 Prescaler ............................................................................ 32 Program Counter ................................................................ 19 Q E Q cycles .............................................................................. 12 Errata .................................................................................... 3 R F RC Oscillator....................................................................... 38 Reader Response............................................................... 84 Read-Modify-Write.............................................................. 28 Register File Map PIC16C57/CR57......................................................... 14 Registers CONFIG1 (Configuration Word Register 1)................ 36 Special Function ......................................................... 14 Reset .................................................................................. 35 FSR ..................................................................................... 20 FSR Register ...................................................................... 20 Fuses. See Configuration Bits I I/O Interfacing ..................................................................... 27 I/O Ports .............................................................................. 25 I/O Programming Considerations........................................ 28 ID Locations .................................................................. 35, 47 INDF.................................................................................... 20 INDF Register ..................................................................... 20 Indirect Data Addressing..................................................... 20 Instruction Cycle ................................................................. 12 Instruction Flow/Pipelining .................................................. 12 Instruction Set Summary..................................................... 50 Internet Address.................................................................. 83 S Sleep ............................................................................ 35, 46 Software Simulator (MPLAB SIM) ...................................... 58 Special Features of the CPU .............................................. 35 Special Function Registers ................................................. 14 Stack................................................................................... 19 STATUS Register ........................................................... 9, 16 L T Loading of PC ..................................................................... 19 Timer0 Timer0 (TMR0) Module .............................................. 29 TMR0 with External Clock .......................................... 31 Timing Diagrams and Specifications .................................. 67 Timing Parameter Symbology and Load Conditions .......... 67 TRIS Registers ................................................................... 25 M Memory Map PIC12F519.................................................................. 13 Memory Organization.......................................................... 13 Data EEPROM Memory.............................................. 21 Program Memory (PIC12F519)................................... 13 Microchip Internet Web Site ................................................ 83 MPLAB ASM30 Assembler, Linker, Librarian ..................... 58 © 2007 Microchip Technology Inc. Preliminary DS41319A-page 81 PIC12F519 W Wake-up from Sleep ........................................................... 46 Watchdog Timer (WDT) ................................................ 35, 44 Period.......................................................................... 44 Programming Considerations ..................................... 44 WWW Address.................................................................... 83 WWW, On-Line Support........................................................ 3 Z Zero bit .................................................................................. 9 DS41319A-page 82 Preliminary © 2007 Microchip Technology Inc. PIC12F519 THE MICROCHIP WEB SITE CUSTOMER SUPPORT Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: Users of Microchip products can receive assistance through several channels: • Product Support – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software • General Technical Support – Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing • Business of Microchip – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives • • • • • Distributor or Representative Local Sales Office Field Application Engineer (FAE) Technical Support Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com CUSTOMER CHANGE NOTIFICATION SERVICE Microchip’s customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 83 PIC12F519 READER RESPONSE It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. To: Technical Publications Manager RE: Reader Response Total Pages Sent ________ From: Name Company Address City / State / ZIP / Country Telephone: (_______) _________ - _________ FAX: (______) _________ - _________ Application (optional): Would you like a reply? Device: PIC12F519 Y N Literature Number: DS41319A Questions: 1. What are the best features of this document? 2. How does this document meet your hardware and software development needs? 3. Do you find the organization of this document easy to follow? If not, why? 4. What additions to the document do you think would enhance the structure and subject? 5. What deletions from the document could be made without affecting the overall usefulness? 6. Is there any incorrect or misleading information (what and where)? 7. How would you improve this document? DS41319A-page 84 Preliminary © 2007 Microchip Technology Inc. PIC12F519 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PART NO. X /XX XXX Device Temperature Range Package Pattern Examples: a) b) Device: PIC12F519 PIC12F519T (Tape and Reel) Temperature Range: I E Package: MC MS P SN Pattern: Special Requirements Note: = = PIC12F519-I/P = Industrial temp., PDIP package (Pb-free) PIC12F519T-I/SL = Industrial temp., SOIC -40°C to +85°C (Industrial) -40°C to +125°C (Extended) = = = = 8L DFN 2x3 (DUAL Flatpack No-Leads) MSOP (Pb-free) 300 mil PDIP (Pb-free) 3.90 mm SOIC, 8-LD (Pb-free) Tape and Reel available for only the following packages: SOIC, MC and MSOP. © 2007 Microchip Technology Inc. Preliminary DS41319A-page 85 WORLDWIDE SALES AND SERVICE AMERICAS ASIA/PACIFIC ASIA/PACIFIC EUROPE Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 Korea - Gumi Tel: 82-54-473-4301 Fax: 82-54-473-4302 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Fuzhou Tel: 86-591-8750-3506 Fax: 86-591-8750-3521 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 Malaysia - Penang Tel: 60-4-646-8870 Fax: 60-4-646-5086 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 Taiwan - Hsin Chu Tel: 886-3-572-9526 Fax: 886-3-572-6459 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 China - Xian Tel: 86-29-8833-7250 Fax: 86-29-8833-7256 12/08/06 DS41319A-page 86 Preliminary © 2007 Microchip Technology Inc.