FAIRCHILD NDS9410S

February 1997
NDS9410S
Single N-Channel Enhancement Mode Field Effect Transistor
General Description
Features
SO-8 N-Channel enhancement mode power field effect
transistors are produced using Fairchild's proprietary, high cell
density, DMOS technology. This very high density process is
especially tailored to minimize on-state resistance and provide
superior switching performance. These devices are particularly
suited for low voltage applications such as notebook computer
power management and other battery powered circuits where
fast switching, low in-line power loss, and resistance to
transients are needed.
7.0 A, 30 V. RDS(ON) = 0.03 Ω @ VGS = 10 V.
High density cell design for extremely low RDS(ON).
High power and current handling capability in a widely used
surface mount package.
____________________________________________________________________________________________
5
4
6
3
7
2
8
1
ABSOLUTE MAXIMUM RATINGS T A = 25°C unless otherwise noted
Symbol
Parameter
NDS9410S
Units
VDSS
Drain-Source Voltage
30
V
VGSS
Gate-Source Voltage
±20
V
ID
Drain Current - Continuous
7
A
PD
Maximum Power Dissipation
(Note 1a)
- Pulsed
25
(Note 1a)
2.5
(Note 1b)
1.2
(Note 1c)
TJ,TSTG
Operating and Storage Temperature Range
W
1
-55 to 150
°C
(Note 1a)
50
°C/W
(Note 1)
25
°C/W
THERMAL CHARACTERISTICS
RθJA
Thermal Resistance, Junction-to-Ambient
RθJC
Thermal Resistance, Junction-to-Case
© 1997 Fairchild Semiconductor Corporation
NDS9410S Rev.B
ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise noted)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
1
µA
10
µA
OFF CHARACTERISTICS
BVDSS
Drain-Source Breakdown Voltage
VGS = 0 V, ID = 250 µA
IDSS
Zero Gate Voltage Drain Current
VDS = 24 V, VGS = 0 V
30
V
TJ= 55°C
IGSSF
Gate - Body Leakage, Forward
VGS = 20 V, VDS = 0 V
100
nA
IGSSR
Gate - Body Leakage, Reverse
VGS = -20 V, VDS= 0 V
-100
nA
V
ON CHARACTERISTICS (Note 2)
VGS(th)
Gate Threshold Voltage
VDS = VGS, ID = 250 µA
TJ= 125°C
RDS(ON)
Static Drain-Source On-Resistance
2
2.2
4
1.4
1.6
2.8
VGS = 10 V, ID = 7 A
TJ= 125°C
0.026
0.03
0.036
0.055
Ω
ID(on)
On-State Drain Current
VGS = 10 V, VDS = 5 V
gFS
Forward Transconductance
VDS = 10 V, ID = 7 A
25
11
S
VDS = 15 V, VGS = 0 V,
f = 1.0 MHz
670
pF
490
pF
150
pF
DYNAMIC CHARACTERISTICS
Ciss
Input Capacitance
Coss
Output Capacitance
Crss
Reverse Transfer Capacitance
SWITCHING CHARACTERISTICS (Note 2)
tD(on)
Turn - On Delay Time
tr
Turn - On Rise Time
10
20
ns
15
30
ns
tD(off)
tf
Turn - Off Delay Time
19
40
ns
Turn - Off Fall Time
12
25
ns
Qg
Total Gate Charge
Qgs
Gate-Source Charge
18
25
nC
Qgd
Gate-Drain Charge
VDD = 10 V, ID = 1 A,
VGEN = 10 V, RGEN = 6 Ω
VDS = 10 V,
ID = 7 A, VGS = 10 V
4
nC
6
nC
NDS9410S Rev.B
ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise noted)
Symbol
Parameter
Conditions
Min
Typ
Max
Units
2.1
A
1.2
V
DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS
IS
Maximum Continuous Drain-Source Diode Forward Current
VSD
Drain-Source Diode Forward Voltage
VGS = 0 V, IS = 2.1A
(Note 2)
Notes:
1. RθJA is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. RθJC is guaranteed by
design while RθCA is determined by the user's board design.
PD(t ) =
T J −TA
R θJ A(t )
=
T J −TA
R θJ C+RθCA(t )
= I 2D (t ) × RDS(ON )
TJ
Typical RθJA for single device operation using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:
a. 50oC/W when mounted on a 1 in2 pad of 2oz copper.
b. 105oC/W when mounted on a 0.04 in2 pad of 2oz copper.
c. 125oC/W when mounted on a 0.006 in2 pad of 2oz copper.
1a
1b
1c
Scale 1 : 1 on letter size paper
2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%
NDS9410S Rev.B
Typical Electrical Characteristics
2.5
VGS =10V
7.0
5.0
18
4.5
12
4.0
6
0
R DS(on) , NORMALIZED
6.0
5.5
24
0
0.5
1
1.5
2
V DS , DRAIN-SOURCE VOLTAGE (V)
2.5
DRAIN-SOURCE ON-RESISTANCE
I D , DRAIN-SOURCE CURRENT (A)
30
V GS =4.5V
2
5.0
5.5
1.5
7.0
8.0
10
1
0.5
3
6.0
0
6
1.6
RDS(on) , NORMALIZED
1.2
1
0.8
DRAIN-SOURCE ON-RESISTANCE
V GS = 10V
1.4
V GS = 10V
1.6
1.2
25°C
1
0.8
-55°C
0.6
0.4
0.6
-50
-25
0
25
50
75
100
T , JUNCTION TEMPERATURE (°C)
125
TJ = 125°C
1.4
150
0
5
10
15
20
I D , DRAIN CURRENT (A)
J
25
30
Figure 4. On-Resistance Variation
with Drain Current and Temperature.
Figure 3. On-Resistance Variation
with Temperature.
1.2
V DS = 10V
T
J
= -55°C
25°C
24
V GS(th) , NORMALIZED
-125°C
18
12
6
2
2.5
3
3.5
4
4.5
5
5.5
V GS , GATE TO SOURCE VOLTAGE (V)
Figure 5. Transfer Charateristics.
6
6.5
GATE-SOURCE THRESHOLD VOLTAGE
30
I D, DRAIN CURRENT (A)
30
1.8
I D = 7.0A
0
24
Figure 2. On-Resistance Variation
with Drain Current and Gate Voltage.
Figure 1. On-Region Characteristics.
R DS(ON), NORMALIZED
DRAIN-SOURCE ON-RESISTANCE (OHMS)
12
18
I D , DRAIN CURRENT (A)
VDS = VGS
1.1
I D = 250µA
1
0.9
0.8
0.7
0.6
-50
-25
0
25
50
75
100
T , JUNCTION TEMPERATURE (°C)
125
150
J
Figure 6. Gate Threshold Variation
with Temperature.
NDS9410S Rev.B
Typical Electrical Characteristics (continued)
20
10
5
I D = 250µA
1.08
I S , REVERSE DRAIN CURRENT (A)
BV DSS, NORMALIZED
DRAIN-SOURCE BREAKDOWN VOLTAGE
1.1
1.06
1.04
1.02
1
0.98
0.96
0.94
-50
-25
0
25
50
75
100
TJ , JUNCTION TEMPERATURE (°C)
125
150
VGS = 0V
TJ = 125°C
1
25°C
0.1
-55°C
0.01
0.001
0.0001
0
15
2000
, GATE-SOURCE VOLTAGE (V)
1000
Ciss
Coss
500
300
f = 1 MHz
Crss
0.2
12
0.5
1
2
VDS (V)
5
10
20
30
Figure 9. Capacitance Characteristics.
9
6
3
0
0
5
10
Q
15
20
, GATE CHARGE (nC)
25
t on
t d(on)
t d(off)
tf
90%
90%
V OUT
D
VOUT
10%
10%
INVERTED
DUT
G
30
t off
tr
RL
V IN
g
Figure 10. Gate Charge Characteristics.
VDD
R GEN
10V
15V
V
V GS = 0 V
GS
CAPACITANCE (pF)
VDS = 5V
I D = 7.0A
1500
VGS
1.5
Figure 8. Body Diode Forward Voltage Variation
with Source Current and
Temperature.
Figure 7. Breakdown Voltage
Variation with Temperature.
100
0.1
0.3
0.6
0.9
1.2
V SD , BODY DIODE FORWARD VOLTAGE (V)
90%
S
V IN
50%
50%
10%
PULSE WIDTH
Figure 11. Switching Test Circuit.
Figure 12. Switching Waveforms.
NDS9410S Rev.B
2.5
25
TJ = -55°C
20
25°C
15
125°C
10
5
g
0
0
5
10
15
20
25
1a
STEADY-STATE POWER DISSIPATION (W)
V DS = 10V
FS
, TRANSCONDUCTANCE (SIEMENS)
Typical Electrical and ThermalCharacteristics (continued)
2
1.5
1b
1c
1
4.5"x5" FR-4 Board
o
TA = 2 5 C
Still Air
0.5
30
0
0.2
0.4
0.6
0.8
2oz COPPER MOUNTING PAD AREA (in 2 )
I D , DRAIN CURRENT (A)
Figure 14. SO-8 Maximum Steady-State Power
Dissipation versus Copper Mounting Pad
Area.
Figure 13. Transconductance Variation with Drain
Current and Temperature.
8
50
10
0µ
s
1m
s
10
6
1b
1c
5
4.5"x5" FR-4 Board
o
4
TA = 2 5 C
0 .2
0 .4
0 .6
0.8
2oz COPPER MOUNTING PAD AREA (in 2 )
Figure 15. Maximum Steady- State Drain
Current versus Copper Mounting Pad
Area.
S(
1
ON
IT
10
10
0m
ms
s
1s
1
10
VGS = 10V
0.5
s
DC
SINGLE PULSE
R θJ A = See Note 1c
TAA = 25°C
0.1
VG S = 1 0 V
0
RD
IM
)L
5
Still Air
D
I
ID , DRAIN CURRENT (A)
, STEADY-STATE DRAIN CURRENT (A)
30
1a
7
3
1
0.05
0.1
0.2
0.5
V
DS
1
2
5
10
, DRAIN-SOURCE VOLTAGE (V)
20
30
50
Figure 16. Maximum Safe Operating Area.
r(t), NORMALIZED EFFECTIVE
TRANSIENT THERMAL RESISTANCE
1
0.5
0.2
0.1
0.05
0.02
D = 0.5
0.2
R θJA (t) = r(t) * R θJA
R θJA = See note 1c
0.1
0.05
0.02
P(pk)
0.01
t1
0.01
Single Pulse
0.005
(t)
θJA
Duty Cycle, D = t1 /t2
0.002
0.001
0.0001
t2
TJ - TA = P * R
0.001
0.01
0.1
t1 , TIME (sec)
1
10
100
300
Figure 17. Transient Thermal Response Curve.
Note:
Thermal characterization performed using the conditions described in note 1c. Transient thermal response will change
depending on the circuit board design.
NDS9410S Rev.B
SO-8 Tape and Reel Data and Package Dimensions
SOIC(8lds) Packaging
Configuration: Figure 1.0
Packaging Description:
EL ECT ROST AT IC
SEN SIT IVE DEVICES
DO NO T SHI P OR STO RE N EAR ST RO NG EL ECT ROST AT IC
EL ECT RO M AGN ETI C, M AG NET IC O R R ADIO ACT IVE FI ELD S
TNR D ATE
PT NUMB ER
PEEL STREN GTH MIN ___ __ ____ __ ___gms
MAX ___ ___ ___ ___ _ gms
Antistatic Cover Tape
ESD Label
SOIC-8 parts are shipped in tape. The carrier tape is
made from a dissipative (carbon filled) polycarbonate
resin. The cover tape is a multilayer film (Heat Activated
Adhesive in nature) primarily composed of polyester film,
adhesive layer, sealant, and anti-static sprayed agent.
These reeled parts in standard option are shipped with
2,500 units per 13" or 330cm diameter reel. The reels are
dark blue in color and is made of polystyrene plastic (antistatic coated). Other option comes in 500 units per 7" or
177cm diameter reel. This and some other options are
further described in the Packaging Information table.
These full reels are individually barcode labeled and
placed inside a standard intermediate box (illustrated in
figure 1.0) made of recyclable corrugated brown paper.
One box contains two reels maximum. And these boxes
are placed inside a barcode labeled shipping box which
comes in different sizes depending on the number of parts
shipped.
Static Dissipative
Embossed Carrier Tape
F63TNR
Label
Customized
Label
F852
NDS
9959
F852
NDS
9959
F852
NDS
9959
F852
NDS
9959
F852
NDS
9959
Pin 1
SOIC (8lds) Packaging Information
Packaging Option
Packaging type
Qty per Reel/Tube/Bag
Standard
(no flow code)
TNR
2,500
L86Z
F011
D84Z
Rail/Tube
TNR
TNR
95
4,000
500
13" Dia
-
13" Dia
7" Dia
343x64x343
530x130x83
343x64x343
184x187x47
Max qty per Box
5,000
30,000
8,000
1,000
Weight per unit (gm)
0.0774
0.0774
0.0774
0.0774
Weight per Reel (kg)
0.6060
-
0.9696
0.1182
Reel Size
Box Dimension (mm)
SOIC-8 Unit Orientation
Note/Comments
343mm x 342mm x 64mm
Standard Intermediate box
ESD Label
F63TNR Label sample
F63TNLabel
F63TN Label
LOT: CBVK741B019
QTY: 2500
FSID: FDS9953A
SPEC:
D/C1: D9842
D/C2:
QTY1:
QTY2:
SPEC REV:
CPN:
N/F: F
ESD Label
(F63TNR)3
SOIC(8lds) Tape Leader and Trailer
Configuration: Figure 2.0
Carrier Tape
Cover Tape
Components
Trailer Tape
640mm minimum or
80 empty pockets
Leader Tape
1680mm minimum or
210 empty pockets
July 1999, Rev. B
SO-8 Tape and Reel Data and Package Dimensions, continued
SOIC(8lds) Embossed Carrier Tape
Configuration: Figure 3.0
P0
D0
T
E1
F
K0
Wc
W
E2
B0
Tc
A0
D1
P1
User Direction of Feed
Dimensions are in millimeter
Pkg type
A0
B0
SOIC(8lds)
(12mm)
6.50
+/-0.10
5.30
+/-0.10
W
12.0
+/-0.3
D0
D1
E1
E2
1.55
+/-0.05
1.60
+/-0.10
1.75
+/-0.10
F
10.25
min
5.50
+/-0.05
P1
P0
8.0
+/-0.1
4.0
+/-0.1
K0
2.1
+/-0.10
Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481
rotational and lateral movement requirements (see sketches A, B, and C).
T
Wc
0.450
+/0.150
9.2
+/-0.3
0.06
+/-0.02
0.5mm
maximum
20 deg maximum
Typical
component
cavity
center line
B0
Tc
0.5mm
maximum
20 deg maximum component rotation
Typical
component
center line
Sketch A (Side or Front Sectional View)
A0
Component Rotation
Sketch C (Top View)
Component lateral movement
Sketch B (Top View)
SOIC(8lds) Reel Configuration: Figure 4.0
Component Rotation
W1 Measured at Hub
Dim A
Max
Dim A
max
See detail AA
Dim N
7" Diameter Option
B Min
Dim C
See detail AA
W3
13" Diameter Option
Dim D
min
W2 max Measured at Hub
DETAIL AA
Dimensions are in inches and millimeters
Tape Size
Reel
Option
Dim A
Dim B
0.059
1.5
512 +0.020/-0.008
13 +0.5/-0.2
0.795
20.2
2.165
55
0.488 +0.078/-0.000
12.4 +2/0
0.724
18.4
0.469 – 0.606
11.9 – 15.4
0.059
1.5
512 +0.020/-0.008
13 +0.5/-0.2
0.795
20.2
7.00
178
0.488 +0.078/-0.000
12.4 +2/0
0.724
18.4
0.469 – 0.606
11.9 – 15.4
12mm
7" Dia
7.00
177.8
12mm
13" Dia
13.00
330
 1998 Fairchild Semiconductor Corporation
Dim C
Dim D
Dim N
Dim W1
Dim W2
Dim W3 (LSL-USL)
July 1999, Rev. B
SO-8 Tape and Reel Data and Package Dimensions, continued
SOIC-8 (FS PKG Code S1)
1:1
Scale 1:1 on letter size paper
Dimensions shown below are in:
inches [millimeters]
Part Weight per unit (gram): 0.0774
9
September 1998, Rev. A
TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is
not intended to be an exhaustive list of all such trademarks.
ISOPLANAR™
MICROWIRE™
POP™
PowerTrench 
QFET™
QS™
Quiet Series™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
ACEx™
CoolFET™
CROSSVOLT™
E2CMOSTM
FACT™
FACT Quiet Series™
FAST®
FASTr™
GTO™
HiSeC™
SyncFET™
TinyLogic™
UHC™
VCX™
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER
NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD
DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT
OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT
RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
1. Life support devices or systems are devices or
2. A critical component is any component of a life
support device or system whose failure to perform can
systems which, (a) are intended for surgical implant into
be reasonably expected to cause the failure of the life
the body, or (b) support or sustain life, or (c) whose
support device or system, or to affect its safety or
failure to perform when properly used in accordance
with instructions for use provided in the labeling, can be
effectiveness.
reasonably expected to result in significant injury to the
user.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
Advance Information
Formative or
In Design
This datasheet contains the design specifications for
product development. Specifications may change in
any manner without notice.
Preliminary
First Production
This datasheet contains preliminary data, and
supplementary data will be published at a later date.
Fairchild Semiconductor reserves the right to make
changes at any time without notice in order to improve
design.
No Identification Needed
Full Production
This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.
Obsolete
Not In Production
This datasheet contains specifications on a product
that has been discontinued by Fairchild semiconductor.
The datasheet is printed for reference information only.
Rev. D