FAN8060 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Features Description The FAN8060 is a highly efficient, monolithic, currentmode, step-down synchronous regulator. It can provide 1A continuous current from 2.5V to 5.5V input voltage. The output voltage can be adjusted from 1.2V up to the input voltage with an external voltage divider. Current Mode Control Over 96% Efficient Selectable Continuous Output Current: 500mA/1A 2.5V to 5.5V Input Voltage Range Output Voltage as Low as 1.2V 1.2MHz Operating Frequency Less than 1µA Shutdown Current External Synchronization from 500kHz to 2MHz 100% Duty Cycle Synchronous Switching FET; no Schottky Diode Required Stable with Ceramic Capacitors Light Load Mode with Pulse Skipping External Compensation External Soft-Start Overload / Short-Circuit Protection Under-Voltage Lockout Thermal Shutdown 10-Lead 3x3mm Green MLP Package External compensation and soft-start allow for design optimization and flexibility. High-frequency operation allows for all-ceramic solutions and small footprints. In addition, a user-selectable current limit provides protection against output overload and short circuit. FAN8060 features pulse skipping to achieve higher efficiency during light load operation. 100% duty cycle capability enables power solutions to extend the drop out voltage. Provision for external synchronization allows users to minimize input capacitors and manage EMI in solutions. FAN8060 is available in a green, low profile, 10-Lead 3x3mm MLP package. FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator February 2009 Applications PDAs GPS Devices MP3 Players Mini PCI Digital Cameras Peripheral Ports DSP Core USB Devices PCMCIA Cable Modem Data Cards Application Diagram Figure 1. Typical Application Circuit © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com Part Number Operating Temperature Range FAN8060EMPX -40 to +85°C Package Eco Status 10-Pin, 3x3mm Molded Leadless Package (MLP) Green Packing Method Tape & Reel For Fairchild’s definition of “green” Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html. Pin Configuration Figure 2. Pin Configuration (Top View) Note: 1. Connect exposed PAD to AGND FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Ordering Information Pin Definitions Pin Name Function 1 EN 2 AVIN Analog Input Voltage. All internal control circuits are connected to this supply. 3 PVIN Power Input Voltage. Power stage supply voltage. 4 SW 5 PGND Power Ground. Power return and source of the power NMOS 6 SYNC Synchronization. Use this pin to synchronize the part to an external clock. This pin also controls current limit threshold. Tie to ground for 1.0A or tie to VIN for 0.5A continuous load current. When an external clock is applied, the default current setting is 1A. This pin has a pull-down resistor of 450KΩ. 7 SS 8 COMP 9 FB 10 AGND Enable. Enables operation when pulled to logic HIGH. Switching Node. The drains of both PMOS and NMOS. Soft-Start. A capacitor connected between this pin and AGND can set soft-start time. Compensation. Error amplifier output. Connect the external compensation network between this pin and AGND. Output Voltage Feedback. Connect through a resistor divider to set the output voltage. Analog Ground. Ground return for all internal control circuits. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 2 Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltage values, except differential voltages, are given with respect to the network ground terminal. Stress beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Symbols Parameter Min. Max. Unit VPVIN PVIN (AGND=PGND) -0.3 6.0 V VAVIN AVIN (AGND=PGND) -0.3 6.0 V VSW Switch Voltage, SW to GND -0.3 VIN + 0.3 or 6.0 V All other pins except COMP -0.3 6.0 V TSTG Storage Temperature -65 +150 °C TJ Junction Temperature -40 +125 °C ESD Electrostatic Discharge Protection Human Body Model, JESD22-A114 2.0 Charged Device Model, JESD22-C101 2.5 kV Note: 2. COMP pin has an internal clamp to 1.5V. Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. Symbol Parameter Min. Max. Unit VIN Supply Voltage 2.5 5.5 V TA Ambient Operating Temperature -40 +85 °C FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Absolute Maximum Ratings Thermal Information Symbol TSTG TL Parameter Min. Storage Temperature -65 Lead Soldering Temperature, 30 Seconds θJA Thermal Resistance: Junction-to-Ambient θJc Thermal Resistance: Junction-to-Case PD Typ. (3) (3) Total Power Dissipation in the package, TA=25°C Max. Units +150 °C +300 °C 49 °C/W 8 °C/W 1.3 W Note: 3. Typical thermal resistance when mounted on a four-layer PCB. Actual results are dependent upon mounting method and surface related to the design. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 3 VIN=5.0V, VOUT=2.5 V, COUT=10µF, CIN=10µF, over operating range, unless otherwise noted. Symbol Parameter Conditions Min. Typ. Max. Units 5.5 V 371 500 µA 0.34 0.60 µA 2.19 2.25 V Basic Operation VIN VIN Operating Voltage AVIN=PVIN 2.5 IQ Quiescent Current VEN=5 V, VSS=0V 250 ISD Shutdown Current VEN=0V VIN Under-Voltage Lockout Rising VIN VUVLO VUVLOHYS 2.10 VIN Under-Voltage Lockout Hysteresis VENH Enable High Input Voltage VENL Enable Low Input Voltage 1.70 0.80 (4) RONPMOS PMOS On Resistance RONNMOS NMOS On Resistance 70 (4) 200 VIN=3.3V 300 VIN=5V 200 VIN=3.3V 300 ILIM P-Channel Current Limit VFB=0.7V, VIN=5V, 100% Duty Cycle VSYNC=0V 1.2 VSYNC=VIN 0.6 fOSC Oscillator Frequency TA=25°C VSYNC SYNC Threshold Rising Edge fSYNC Synchronization Frequency VSYNC=Square Wave tSYNC Minimum SYNC Pulse Width VSYNC On Time Sink/Source Current IAMP (4) GEA Error Amplifier 2.00 1.22 VIN=5V 1.105 mV 1.21 V mΩ mΩ A 1.35 VIN/2 500 V MHz V 2000 100 KHz ns 30 45 60 µA 700 1000 1400 µA/V (4) AVEA (4) 550 V/V 3 A/V GCS Current Sense Gain VREF Reference Voltage for Temperature Co-efficient, see Figure 12 Measured at FB Pin TA=25°C 1.181 1.205 1.229 V IFB FB Bias Current TA=25°C -0.10 -0.06 0 µA ISS Soft-Start Current -4.8 -4.5 -4.3 µA FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Electrical Characteristics Protections (4) TOTP Over-Temperature Threshold THYS Over-Temperature Hysteresis +165 °C +20 °C Note: 4. Guaranteed by design and characterization; not production tested. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 4 AVIN To Internal Supply PVIN SYNC + Current Sense - 450k + + Oscillator Slope Compensation EN Enable & Reference Log ic & Driver OTP SW 4uA PWM Vref SS FB + ++ ++ GM Pulse Skip - -- + 1.4V Short Circuit Protection COMP Low Current Detect PGND FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Functional Block Diagram AGND Figure 3. Functional Block Diagram © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 5 The FAN8060 is a step-down converter operating in current-mode PWM architecture with a typical switching frequency of 1.2MHz. At the beginning of each clock cycle, the P-channel transistor is turned on. The current in the inductor ramps up and is sensed via an internal circuit. The P-channel switch is turned off when the sensed current causes the PWM comparator to trip, which is when the output voltage is in regulation or when the inductor current reaches the current limit (set internally to 1.2A, typically). After a minimum dead time to prevent shoot-through current, the N-channel transistor is turned on and the current ramps down. As the clock cycle is completed, the N-channel switch is turned off and the next clock cycle starts. When the input voltage on AVIN exceeds the UVLO threshold and EN is high, the circuit releases SS and enables the PWM regulator. A capacitor connected to the SS pin and AGND is charged by a 4μA internal current source, causing the voltage on the capacitor to rise. When this voltage reaches 1.2V, the output is in regulation. The SS voltage continues to rise to AVIN. The time for the output to reach regulation is given by the following equation: Light Load Operation Output overload and short-circuit protection is active during soft-start. When the part is disabled, SS pin is pulled low internally. Soft Start t (ms ) = As the output load reduces, the current in the inductor during off time is sensed across the low side MOSFET. When the current reverses direction, the low-side MOSFET is turned off and the high-side MOSFET is not turned on until the output is out of regulation. (1) Overload & Short-Circuit Protection FAN8060 employs cycle-by-cycle current limiting, which limits current by reducing duty cycle during overload. As the load increases beyond the limit, the output voltage starts to reduce, thereby reducing the FB voltage. When the FB node is half the reference voltage and the COMP node has reached maximum value, short-circuit protection is detected. At that time, both the SS pin and the COMP pin are pulled to ground until the inductor current crosses zero. At that point, both SS and COMP are released for the current to ramp up again. This continues until the short-circuit condition is released. 100% Duty Cycle Operation As the input voltage approaches the output voltage, the controller starts to increase the duty cycle to maintain output regulation until duty cycle reaches 85%. The controller then transitions to a 100% duty cycle mode over several cycles to support the load. When the dropout condition is met, the converter turns the Pchannel high side continuously on. In this mode, the output voltage is equal to the input voltage, minus the voltage drop across the P-channel MOSFET. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 CSS (nF ) (4μA / 1.2V ) FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Operation Description www.fairchildsemi.com 6 VIN=5V, VOUT=2.4V, L=3.3µH, CIN=10µF, COUT=10µF, fS=1.2MHz, TA=25°C, unless otherwise noted. EN(2V/div.) VSW (2V/div.) EN(2V/div.) VSW (2V/div.) VOUT(2V/div.) VOUT(2V/div.) IL((1A/div.) IL((1A/div.) [1ms/div.] [1ms/div.] Figure 4. EN Startup with 1A Load Figure 5. EN Turn off with 1A Load VSW (2V/div.) VSW (2V/div.) VOUT(2V/div.) VOUT(2V/div.) FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Typical Performance Characteristics IL((1A/div.) IL((1A/div.) [500ns/div.] [200ns/div.] Figure 6. PWM Operation with 1A Load Figure 7. 2MHz Sync Operation with 1A Load VOUT(10mV/div. AC coupled) VOUT(50mV/div. AC coupled) VSW (2V/div.) IOUT(500mA/div.) Slew rate : 2.5A/us IL((1A/div.) [500ns/div.] [200µs/div.] Figure 8. Load Transient Response(Step-up/down) © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 Figure 9. Output Voltage Ripple with 1A Load www.fairchildsemi.com 7 VIN=5V, VOUT=2.4V, L=3.3µH, CIN=10µF, COUT=10µF, fS=1.2MHz, TA=25°C, unless otherwise noted. 0.10 98 0.05 95 Efficiency [%] 3.3VIN/2.4VO 0.00 VOUT [%] -0.05 -0.10 -0.15 3.3VIN/2.4VO 5VIN/2.4VO -0.20 92 5VIN/2.4VO 89 86 83 -0.25 80 -0.30 0 0.2 0.4 0.6 0.8 0 1 0.2 0.4 0.6 0.8 1 Load Current [A] Load Current [A] Figure 10. Normalized VOUT vs. Load Current Figure 11. Efficiency vs. Load Current 4.00 VREF [%] Frequency [%] 2.00 0.00 -2.00 FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Typical Performance Characteristics (Continued) -4.00 -50 Temperature [℃] 0 25 50 75 100 Temperature [℃] Figure 12. Normalized VREF vs. Temperature © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 -25 Figure 13. Normalized Oscillation Frequency vs. Temperature www.fairchildsemi.com 8 Refer to Figure 1 for reference designators. Input Capacitor Selection The input capacitor reduces the RMS current drawn from the input and switching noise from the device. The combined RMS current rating for the input capacitor should be greater than the value calculated by the following equation: Output Voltage Setting The output voltage of the FAN8060 can be set from 1.2V to VIN by an external resistor divider, given by the following equation: VOUT = 1.2(1 + R2 ) R3 I RMS = IOUTMAX ⋅ ( D − D 2 ) (2) (5) where: where, VOUT equals the output voltage. IRMS = RMS current of the input capacitor; and Inductor Selection IOUTMAX = Maximum output current. Typically, the inductor value is chosen based on ripple current (ΔIL), which is chosen between 10% and 35% of the maximum DC load. Regulator designs that require fast transient response use a higher ripple-current setting, while regulator designs that require higher efficiency keep ripple current on the low side and operate at a lower switching frequency. Small, high value, inexpensive, lower-ESR ceramic capacitors are recommended; 10µF ceramic capacitors with X7R or X5R should be adequate for 1A applications. Loop Compensation The loop is compensated using a feedback network connected between COMP and AGND. Figure 14 shows a Type-2 compensation network used to stabilize the FAN8060. For a given output voltage ripple requirement, L can be calculated by the following equation: L≥ VOUT ⋅ (1 − D ) Δ I L ⋅ fS (3) Vout where; R2 VFB D = Duty ratio (VO/VIN); fS = Switching frequency; and - Ve Gm R3 + ∆IL = Inductor ripple value, typically set to 10% 35% of the maximum steady-state load current. RC CA CC Vref The inductor should have a low DCR to minimize the conduction losses and maximize efficiency. Some recommended inductors are suggested in Table 1: Figure 14. Compensation Network Table 1. Recommended Inductors (3.3µH) Size[mm2] DCR Part Number Vendor 7x7x3 23mΩ SLF7032T-3R3 TDK 5x5x2 60mΩ LTF5022T-3R3 TDK 4x4x2 78mΩ VLCF4020T-3R3 TDK The goal of the compensation design is to shape the frequency response of the converter to achieve high DC gain and fast transient, while maintaining loop stability. FAN8060 employs peak-current-mode control for easy use and fast transient response. Current mode control helps simplify the loop to a one-pole and one zero system. 130mΩ VLF3012AT-3R3 TDK The DC gain of the voltage feedback loop is given by: 2.6x2.8x1.2 AVDC = RL ⋅ GCS ⋅ AVEA ⋅ Output Capacitor Selection The output capacitor is selected based on the needs of the final application and its output ripple requirements. A larger output capacitor value reduces the output ripple voltage. The formula of output ripple ΔVOUT is: ⎛ 1 ΔVOUT ≅ ΔIL ⎜⎜ ESR + 8 ⋅ COUT ⋅ fS ⎝ ⎞ ⎟ ⎟ ⎠ VFB VOUT (6) where: AVDC = DC gain of the feedback loop; RL (4) = Load resistor value (VOUT/IOUT); GCS = Current sense gain (3A/V); AVEA = Error amplifier voltage gain (550V/V); and where COUT is the output capacitor. VFB ESR is the equivalent series resistance of the output capacitor. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Applications Information = Feedback threshold voltage (1.2V). www.fairchildsemi.com 9 fP 1 = 1 2π ⋅ COUT ⋅ RL If required, add the second compensation capacitor (CA) to set the pole fP3 at the location of the ESR zero. Determine (CA) value by the equation: (7) CA = The system zero is due to the output capacitor and its ESR. System zero is calculated by the equation: f z1 = 1 2π ⋅ COUT ⋅ ESR Design Example Table 2 provides component values for delivering various output voltages with loads up to 1A with VIN at 5V (+/-10% tolerance). The pole is calculated by the following equation: f p2 (14) (8) The output characteristics of the error (Gm) amplifier are controlled by a series capacitor and resistor network connected at the COMP pin to GND. GEA = 2π ⋅ CC ⋅ AVEA COUT ⋅ ESR RC Table 2. Recommended Feedback and Compensation Values (VIN=5V) (9) VO C4 L1 R2 R3 Short Open where: 1.2V GEA = Error Amplifier Transconductance (1000µA/V); and 1.5V 2.55kΩ 10.2kΩ 1.8V 10µF 3.3µH 5.9kΩ 2.5V 16.2kΩ 3.3V 18.7kΩ 10.7kΩ CC = compensation capacitor. Zero is due to the compensation capacitor (CC) and resistor (RC) calculated by the following equation: fz 2 = 1 2π ⋅ CC ⋅ RC R1 C5 C2 11.8kΩ 4.7kΩ 1.5nF 150pF 15kΩ (10) where RC is compensation resistor. The system crossover frequency (fC), where the control th loop has unity gain, is recommended to be set at 1/10 of switching frequency. Generally, higher fC means faster response to load transients, but can result in instability if not properly compensated. Figure 15. Recommended Schematic (5VIN to 2.5VO) The first step in compensation design is choosing the compensation resistor (RC) to set the crossover frequency by the following equation: RC = 2π ⋅ COUT ⋅ fC ⋅ VOUT GCS ⋅ GEA ⋅ VFB (11) where VFB is reference voltage. The next step is choosing the compensation capacitor (CC) to achieve the desired phase margin. For applications with typical inductor values, setting the compensation zero, fZ2, to below one fourth of the crossover frequency provides sufficient phase margin. Determine the (CC) value by the following equation: CC = 2 π ⋅ RC ⋅ fC (12) Then determine if the second compensation capacitor (CA) is required. It is required if the ESR zero of the output capacitor is located at less than half of the switching frequency. f 1 < S 2π ⋅ COUT ⋅ ESR 2 © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 (13) www.fairchildsemi.com 10 FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator The system pole is calculated by the equation: The switching power supply PCB layout needs careful attention and is critical to achieving low losses and clean and stable operation. Although each design is different, below are some general recommendations for a good PCB layout. Keep the high-current traces and load connectors as short and wide as possible. These traces consist of VIN, GND, VOUT, and SW. Place the input capacitor, the inductor, and the output capacitor as close as possible to the IC terminals. Keep the loop area between SW node, inductor, and output capacitors as small as possible; minimizing ground loops to reduce EMI issues. Route high-dV/dt signals, such as SW node, away from the error amplifier input/output pins. Keep components connected to the FB and COMP pins close to the pins. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 Figure 16. Recommended PCB Layout www.fairchildsemi.com 11 FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator PCB Layout Recommendations 3.0 0.15 C 10 A 2X 6 1.55 2.00 3.10 2.33 0.78 0.55 B 2.25 2.20 2.00 3.0 0.15 C 2X TOP VIEW 0.8 MAX 0.23 0.02 D 1 0.50 0.25 5 RECOMMENDED LAND PATTERN 0.10 C (0.20) 0.08 C 0.05 0.00 C SIDE VIEW SEATING PLANE (3.00±0.10) 2.25±0.05 PIN #1 IDENT (0.38) 1 5 (3.00±0.10) 1.55±0.05 0.40±0.05 0.5 10 0.30 0.20 6 2.0 0.10 0.05 C A B C BOTTOM VIEW A. CONFORMS TO JEDEC REGISTRATION MO-229, VARIATION WEED-5 B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 D. LAND PATTERN DIMENSIONS ARE NOMINAL REFERENCE VALUES ONLY MLP10BrevA Figure 17. 10-Pin, 3x3mm Molded Leadless Package (MLP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 12 FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator Physical Dimensions FAN8060 — 1.2MHz, 1A Synchronous Step-Down DC/DC Regulator © 2008 Fairchild Semiconductor Corporation FAN8060 • Rev. 1.0.0 www.fairchildsemi.com 13