PB51 PB51 P r o d u c t IInnnnoovvaa t i o n FFr roomm Power Booster Amplifier FEATURES • WIDE SUPPLY RANGE — ±15V to ±150V • HIGH OUTPUT CURRENT — 1.5A Continuous (PB51), 2.0A Continuous (PB51A) • VOLTAGE AND CURRENT GAIN • HIGH SLEW — 50V/µs Minimum (PB51) 75V/µs Minimum (PB51A) • PROGRAMMABLE OUTPUT CURRENT LIMIT • HIGH POWER BANDWIDTH — 320 kHz Minimum • LOW QUIESCENT CURRENT — 12mA Typical • EVALUATION KIT — EK29 12-pin SIP PACKAGE STYLE DP Formed leads available. See package styles ED & EE APPLICATIONS • HIGH VOLTAGE INSTRUMENTATION • ELECTROSTATIC TRANSDUCERS & DEFLECTION • PROGRAMMABLE POWER SUPPLIES UP TO 280V P-P EQUIVALENT SCHEMATIC 8 +VS Q2 Q1 DESCRIPTION The PB51 is a high voltage, high current amplifier designed to provide voltage and current gain for a small signal, general purpose op amp. Including the power booster within the feedback loop of the driver amplifier results in a composite amplifier with the accuracy of the driver and the extended output voltage range and current capability of the booster. The PB51 can also be used without a driver in some applications, requiring only an external current limit resistor to function properly. The output stage utilizes complementary MOSFETs, providing symmetrical output impedance and eliminating second breakdown limitations imposed by Bipolar Transistors. Internal feedback and gainset resistors are provided for a pin-strapable gain of 3. Additional gain can be achieved with a single external resistor. Compensation is not required for most driver/gain configurations, but can be accomplished with a single external capacitor. Enormous flexibility is provided through the choice of driver amplifier, current limit, supply voltage, voltage gain, and compensation. This hybrid circuit utilizes a beryllia (BeO) substrate, thick film resistors, ceramic capacitors and semiconductor chips to maximize reliability, minimize size and give top performance. Ultrasonically bonded aluminum wires provide reliable interconnections at all operating temperatures. The 12-pin Power SIP package is electrically isolated. Q3 IN 1 Q4 Q5 Q6 GAIN 6 12 OUT 3.1K 9 ILIM Q7 COM 2 Q11 CC 5 Q8 Q9 Q10 11 –VS EXTERNAL CONNECTIONS 1 2 3 4 NC NC 5 6 7 8 9 10 11 12 TYPICAL APPLICATION CF VIN RI +15V OP AMP –15V PB51U http://www.cirrus.com IN RF COM +Vs –Vs CC RG +VS NC -VS RCL RCL OUT IN COM PB51 NC OUT CC RL RG Copyright © Cirrus Logic, Inc. 2009 (All Rights Reserved) JUN 2009 1 APEX − PB51UREVE PB51 P r o d u c t I n n o v a t i o nF r o m ABSOLUTE MAXIMUM RATINGS SUPPLY VOLTAGE, +VS to –VS OUTPUT CURRENT, within SOA POWER DISSIPATION, internal at TC = 25°C1 INPUT VOLTAGE, referred to COM TEMPERATURE, pin solder—10s max. TEMPERATURE, junction1 TEMPERATURE RANGE, storage OPERATING TEMPERATURE RANGE, case SPECIFICATIONS PARAMETER TEST CONDITIONS2 INPUT OFFSET VOLTAGE, initial OFFSET VOLTAGE, vs. temperature INPUT IMPEDANCE, DC INPUT CAPACITANCE CLOSED LOOP GAIN RANGE GAIN ACCURACY, internal Rg, Rf GAIN ACCURACY, external Rf PHASE SHIFT OUTPUT VOLTAGE SWING VOLTAGE SWING VOLTAGE SWING CURRENT, continuous SLEW RATE CAPACITIVE LOAD SETTLING TIME to .1% POWER BANDWIDTH SMALL SIGNAL BANDWIDTH SMALL SIGNAL BANDWIDTH POWER SUPPLY VOLTAGE, ±VS4 CURRENT, quiescent THERMAL RESISTANCE, AC junction to case5 RESISTANCE, DC junction to case RESISTANCE, junction to air TEMPERATURE RANGE, case MIN Full temperature range3 25 3 AV = 3 AV = 10 f = 10kHz, AVCL = 10, CC = 22pF f = 200kHz, AVCL = 10, CC = 22pF Io = 1.5A (PB58), 2A (PB58A) Io = 1A Io = .1A Full temperature range Full temperature range RL = 100, 2V step VC = 100 Vpp CC = 22pF, AV = 25, Vcc = ±100 CC = 22pF, AV = 3, Vcc = ±30 Full temperature range VS = ±15 VS = ±60 VS = ±150 Full temp. range, f > 60Hz Full temp. range, f < 60Hz Full temperature range Meets full range specifications VS–11 VS–10 VS–8 1.5 50 160 ±156 –25 300V 2.0A 83W ±15V 260°C 175°C –40 to +85°C –25 to +85°C PB51 TYP MAX MIN ±.75 –4.5 50 3 10 ±10 ±15 10 60 ±1.75 –7 * 25 * ±15 ±25 VS –8 VS –7 VS –5 100 2200 2 320 100 1 PB51A TYP MAX UNITS * ±1.0 * * * * * * * * * * * * VS–15 VS–11 * * * * 2.0 75 * * * 240 * * * V mV/°C k pF V/V % % ° ° V V V A V/µs pF µs kHz kHz MHz ±60 11 12 14 ±150 * 18 * * * * * * V mA mA mA 1.2 1.6 30 25 1.3 1.8 85 * * * * * * * * °C/W °C/W °C/W °C NOTES: * The specification of PB51A is identical to the specification for PB51 in applicable column to the left. 1. Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation to achieve high MTTF (Mean Time to Failure). 2. The power supply voltage specified under typical (TYP) applies, TC = 25°C unless otherwise noted. 3. Guaranteed by design but not tested. 4. +VS and –VS denote the positive and negative supply rail respectively. 5. Rating applies if the output current alternates between both output transistors at a rate faster than 60Hz. 6. +VS/–VS must be at least 15V above/below COM. CAUTION 2 The PB51 is constructed from MOSFET transistors. ESD handling procedures must be observed. The internal substrate contains beryllia (BeO). Do not break the seal. If accidentally broken, do not crush, machine, or subject to temperatures in excess of 850°C to avoid generating toxic fumes. PB51U PB51 AVCL = 3 0 CC = 22pF .5 V 0 Vs = 10 V Vs = 30 5 0 –25 300 50 75 100 125 0 25 CASE TEMPERATURE, TC (°C) POWER RESPONSE 100 50 40 30 20 10 100K 1M 300K 3M FREQUENCY, F (Hz) 10M CC = 22pF –180 1K 400 -.5 -1 100 60 0 -20 -40 LE 200 .1 20 10M SLEW RATE VS. TEMP. +S PULSE RESPONSE 40 10K 100K 1M FREQUENCY, F (Hz) 300 0 –25 0 25 50 75 100 125 CASE TEMPERATURE, TC (°C) 80 200 –135 INPUT OFFSET VOLTAGE 0 -1.5 –25 OUTPUT VOLTAGE, VQ (V) OUTPUT VOLTAGE, VQ (VP-P) 0V Vs = 15 10M AVCL = 25 –90 .03 W -SLEW 0 25 50 75 100 125 CASE TEMPERATURE, TC (°C) HARMONIC DISTORTION DRIVER = TL070 VS = 60V VO = 95VP-P Ω 10 INPUT OFFSET VOLTAGE, VOS (V) QUIESCENT CURRENT, IQ (mA) 15 100K 1M 10K FREQUENCY, F (Hz) AVCL = 10 .01 1K 10 –45 AVCL = 3 = AVCL = 10 –10 1K 2 SMALL SIGNAL RESPONSE 20 QUIESCENT CURRENT .05 1 1.5 OUTPUT CURRENT, IO (A) 0 AVCL = 25 20 4 .01 L –180 10M VO + 6 SMALL SIGNAL RESPONSE DISTORTION, THD (%) 1K 10K 100K 1M FREQUENCY, F (Hz) 30 25 0 50 75 100 125 CASE TEMPERATURE, TC (°C) VO - 8 5Ω –135 20 0 100 0 –25 10 R –90 40 RCL = 1.5Ω 12 L –45 60 Ω .5 0 7Ω R SMALL SIGNAL RESPONSE = .4 RC = L .68 1 0 25 50 75 100 125 CASE TEMPERATURE, TC (°C) OPEN LOOP PHASE, Ф (°) 0 –25 CL CLOSED LOOP PHASE, Ф (°) 20 R SLEW RATE, SR (V/μs) 40 1.5 14 =3 CURRENT LIMIT, ILIM (A) 60 PB51U OUTPUT VOLTAGE SWING VOLTAGE DROP FROM SUPPLY, VS - VO (V) CURRENT LIMIT 2 80 80 OPEN LOOP GAIN, A (dB) POWER DERATING 100 CLOSED LOOP GAIN, A (dB) INTERNAL POWER DISSIPATION, P(W) P r o d u c t I n n o v a t i o nF r o m .003 -60 -80 1 2 3 4 5 TIME, t (µs) 6 7 8 .001 300 1K 3K 10K FREQUENCY, F (Hz) 30K 3 PB51 P r o d u c t I n n o v a t i o nF r o m GENERAL STABILITY Please read Application Note 1 "General Operating Considerations" which covers stability, supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit www.Cirrus.com for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit; heat sink selection; Cirrus’s complete Application Notes library; Technical Seminar Workbook; and Evaluation Kits. Stability can be maximized by observing the following guidelines: 1. Operate the booster in the lowest practical gain. 2. Operate the driver amplifier in the highest practical effective gain. 3. Keep gain-bandwidth product of the driver lower than the closed loop bandwidth of the booster. 4. Minimize phase shift within the loop. A good compromise for (1) and (2) is to set booster gain from 3 to 10 with total (composite) gain at least a factor of 3 times booster gain. Guideline (3) implies compensating the driver as required in low composite gain configurations. Phase shift within the loop (4) is minimized through use of booster and loop compensation capacitors Cc and Cf when required. Typical values are 5pF to 33pF. Stability is the most difficult to achieve in a configuration where driver effective gain is unity (ie; total gain = booster gain). For this situation, Table 1 gives compensation values for optimum square wave response with the op amp drivers listed. CURRENT LIMIT For proper operation, the current limit resistor (RCL) must be connected as shown in the external connection diagram. The minimum value is 0.33 with a maximum practical value of 47. For optimum reliability the resistor value should be set as high as possible. The value is calculated as follows: +IL=.65/RCL+ .010, -IL = .65/RCL. OUTPUT CURRENT FROM +VS or –VS (A) SAFE OPERATING AREA SOA 3 2 1 .5 .4 .3 ste ad ys ste ad tat eT C t= ste ad ys eT C 12 5° 0m ys tat = C DRIVER 10 s tat = eT C 85 °C = 25 °C CCH CF 22p CC 22p 18p 4.7p 4.7p 15p 22p 10p 10p 10p 10p FPBW SR 4kHz 20kHz 60kHz 80kHz 80kHz 1.5 7 >60 >60 >60 For: RF = 33K, RI = 3.3K, RG = 22K .2 TABLE 1. TYPICAL VALUES FOR CASE WHERE OP AMP EFFECTIVE GAIN = 1. .1 10 20 30 40 50 100 200 300 SUPPLY TO OUTPUT DIFFERENTIAL VOLTAGE, VS –VO (V) NOTE: The output stage is protected against transient flyback. However, for protection against sustained, high energy flyback, external fast-recovery diodes should be used. COMPOSITE AMPLIFIER CONSIDERATIONS Cascading two amplifiers within a feedback loop has many advantages, but also requires careful consideration of several amplifier and system parameters. The most important of these are gain, stability, slew rate, and output swing of the driver. Operating the booster amplifier in higher gains results in a higher slew rate and lower output swing requirement for the driver, but makes stability more difficult to achieve. GAIN SET RG = [(Av-1) • 3.1K] - 6.2K R + 6.2K Av = G +1 3.1K The booster’s closed-loop gain is given by the equation above. The composite amplifier’s closed loop gain is determined by the feedback network, that is: –Rf/Ri (inverting) or 1+Rf/Ri (noninverting). The driver amplifier’s “effective gain” is equal to the composite gain divided by the booster gain. Example: Inverting configuration (figure 1) with R i = 2K, R f = 60K, R g = 0 : Av (booster) = (6.2K/3.1K) + 1 = 3 Av (composite) = 60K/2K = – 30 Av (driver) = – 30/3 = –10 4 OP07 741 LF155 LF156 TL070 CF RF +15V CCH RI VIN OP AMP –15V +Vs RCL IN COM PB51 OUT COMP CC –Vs RL GAIN R G FIGURE 2. NON-INVERTING COMPOSITE AMPLIFIER. SLEW RATE The slew rate of the composite amplifier is equal to the slew rate of the driver times the booster gain, with a maximum value equal to the booster slew rate. OUTPUT SWING The maximum output voltage swing required from the driver op amp is equal to the maximum output swing from the booster divided by the booster gain. The Vos of the booster must also be supplied by the driver, and should be subtracted from the available swing range of the driver. Note also that effects of Vos drift and booster gain accuracy should be considered when calculating maximum available driver swing. PB51U