HITTITE HMC988LP3E

HMC988LP3E
v01.0512
Clock Distribution - SMT
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Typical Applications
Features
The HMC988LP3E is ideal for:
DC - 4 GHz
•
Basestation Digital Pre-Distortion Paths(DPD)
-170 dBc/Hz floor @ 100 MHz output
•
High Performance Automated Test
Equipment(ATE)
-164 dBc/Hz floor @ 2 GHz output
Integrated Jitter 35 fsRMS@ 100 MHz output
13 fsRMS(calculated) @ 2 GHz output
•
Backplane clock skew management
•
Phase Coherence of multiple clock paths
Adjustable output phase with soft/hard reset sync
•
Clock Delay management to improve setup &
hold time margins
Adjustable output delay in 60 steps of 20 ps
Flexible Input Interface:
•
PCB signal flight time offset circuits
LVPECL,LVDS,CML,CMOS Compatible
•
Track and hold circuits for ADC/DACs
AC or DC Coupling
On - Chip Termination 50 Ω (100 Ω Differential)
Output Driver (LVPECL):
Functional Diagram
800 mVpp LVPECL into 50 Ω Single-Ended (+3
dBm Fo)
Up to 8 addressable dividers per SPI bus
3.3 V operation or 5 V operation with Optional onchip regulator for best performance
3 x 3 QFN Leadless SMT Package
General Description
The HMC988LP3E is a an ultra low noise clock
divider capable of dividing by 1/2/4/8/16/32. It is a
versatile device with additional functionality including
adjustable output phase, adjustable delay in 60 steps
of ~ 20 ps, a clock synchronization function, and a
clock invert option.
Housed in a compact 3x3 mm SMT QFN package, the
clock divider offers a high level of functionality. The
device works with 3.3 V supply or may be connected
to 5 V supply and utilize the optional on-chip regulator.
This on-chip regulator may be bypassed.
Up to 8 addressable HMC988LP3E devices can be
used together on the SPI bus.
The HMC988LP3E is ideally suited for data converter
applications with extremely low phase noise
requirements.
1
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Unless otherwise specified: T = +25 °C. Current consumptions assumes fine adjustable delay is disabled. Phase
noise degrades approximately 15 dB if using fine delay adjustment.
Parameter
Conditions
Min
Typ.
Input Frequency Range
DC
Output Frequency Range
DC
Divide Ratios
Max
Units
4
GHz
4
GHz
1
GHz
1/2/4/8/16/32
Maximum Fine Delay Adjust Frequency
DC
VDD
with on-chip regulator
+3.7
+4.5
+5.5
V
VDD
bypass on-chip regulator
+3.1
+3.3
+3.5
V
Input Swing (LVPECL or ACc)
+2
Output Swing (LVPECL)
Rise/Fall Time (LVPECL OUT)
20%/80%
Input Commom Mode DC Bias
+1.6
Output Common Mode Voltage
Vpp
+1.2 (diffiential)
Vppd
90
ps
+2
+2.5
+2
Phase Noise (100 MHz)
@ 100 MHz out
@ 500 MHz out
@ 1 GHz out
@ 2 GHz out
[1]
Jitter Density
@ 100 MHz out
@ 500 MHz out
@ 1 GHz out
@ 2 GHz out
[2]
Integrated Jitter
@ 100 MHz out
@ 500 MHz out
@ 1 GHz out
@ 2 GHz out
[3]
dBc/Hz
7.12
1.8
1.13
2.84
FOM (Figure of Merit)
Fine Delay Adjustment Range
asec/√Hz
35
9
5
13
[4]
[4]
[4]
60 steps of ~ 20 ps
V
V
-170
-168
-166
-164
Coarse Delay Adjustment Range
fsec
-254
dBc/Hz
1/2 to ∞ *TINPUT
Input
Cycles
300
1500
Fine Delay Adjjustment Resolution
20
Fine Delay Adjustment Step Count
60
PSRR
Vpp
+1.8 (single-ended)
Clock Distribution - SMT
Table 1. Electrical Specifications
ps
ps
[5]
With Regulator
Bypass Regulator
AM
-70
-80
dBc
PM
-80
-92
dBc
AM
-40
-50
dBc
PM
-50
-70
dBc
Current Consumption
Stand-by Current - Chip Disabled
Mininum Current
[6]
using Regulator case
0.7
mA
bypass Regulator case
0.01
mA
68
mA
Additive Divider
16
21
mA
Delay Line Current
12
44
mA
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
2
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
Table 1. Electrical Specifications
3
Unless otherwise specified: T = +25 °C. Current consumptions assumes fine adjustable delay is disabled. Phase
noise degrades approximately 15 dB if using fine delay adjustment.
Parameter
Conditions
Min
LVPECL Termination Load Current
Propagation Delay
Delay vs Temp
Typ.
26
Max
Units
40
mA
250 MHz (Setpoint 15)
350
fs/ °C
1 GHz
150
fs/ °C
Delay Line Disabled
(Setpoint 15)
210
ps
[1] Phase noise performance is characterized using the HMC1034 as a source at ~2 GHz, 9 dBm differential. For sinusoidal low-frequency inputs,
the phase noise may degrade. For example, a single-ended 100 MHz 9 dBm sin-wave in bypass mode produces a phase noise floor of -164 dBc/
Hz as opposed to -170 dBc/Hz.
[2] To calculate Jitter Density, (10^((Floor phase noise)/20)/2π)*(1/frequency) i.e jitter density@ 500 MHz = (10^(-168/20)/2π)*(1/500000000)
[3] Integrated Bandwidth start from 12 KHz to 20 MHz, Jitter Density x √Desired customized BW i.e integrated jitter @ 2 GHz over a 6 GHz BW =
2.84 asec/√Hz x √6 GHz 1asec = 1/1000 of a femtosecond, only 100 MHz number is meaured with 100 MHz wenzel and HMC988 in bypass mode
[4] These integrated jitter number are based on calculation
[5] Spur caused by 100 mVpp Agressor tone on input supply. This specification is the level of the SSB spur which appears symmetrically around the
output frequency when the input supply stimulated by a 100 mVpp aggressive tone @ 30 kHz. The spur level is linearly proportional to the aggressor tone amplitude. It is relatively independent of input and output frequencies, and input power level. When regulated, at least 3.7 V must be
applied to the input power supply to provide sufficient PSRR. The spur level is not appreciably different for single ended or differential operation.
The frequency response to the aggressive tone is flat from 1 kHz to 50 kHz offset. Above 50 kHz the solution PSRR improves strongly, but is largely
dependant on board decoupling capacitance and is not a direct indication of the raw part performance.
[6] When Divider is bypassed,no termination loads and delay line disabled case.
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
TYPICAL PERFORMANCE CHARACTERISTICS
Figure 2. Phase Noise Performance vs
Temperature at 1.5 GHz Div 2
Figure 1. Phase Noise Performance vs
Divider Ratio at 1.5 GHz Div 1/2/4/8/16
-110
-120
-120
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
-100
-140
-160
Source
Div 1(Bypass)
Div 2
Div 4
Div 8
Div 16
-180
-200
1
10
-130
-140
-150
27C
85C
-40C
-160
100
1000
10000
-170
100000
1
10
100
1000
10000
100000
OFFSET (KHz)
OFFSET (KHz)
Figure 3. Phase Noise Floor Performance
Vs Input Swing
Figure 4. Phase Noise Floor Performance
Vs Output Frequency [1]
-130
-162
100MHz Bypass Single-Ended
1500MHz div 2 Single-Ended
1500MHz div 2 Differential
-140
PHASE NOISE (dBc/Hz)
PHASE NOISE (dBc/Hz)
-135
-145
-150
-155
Bypass
-164
-166
Divide by 4
Divide by 8
-170
-165
1
10
100
1000
Instrument Noise Floor
100
10000
3000
1000
OUTPUT FREQUNECY (MHz)
INPUT SWING (mVpp)
Figure 5. VOUT Vs Frequency over
Temperature [2]
Figure 6. Delay Vs Delay line Setpoint [3]
2000
2.5
150 MHz
27C
85C
-40C
1500
DELAY (ps)
2
OUTPUT LEVEL (Vpp)
Divide by 2
-168
-160
-170
Clock Distribution - SMT
Unless otherwise specified: T = 27 °C, Regulated VDD = 3.3 V, 1.5 GHz, 6 dBm in, AC coupled single ended input and
output, 120 Ω/leg DC termination, AC coupled into 50 Ω measuring load.
1.5
1
1000 MHz
1000
Delay OFF
500
0.5
210
0
0
0.1
1
OUTPUT FREQUENCY (GHz)
7
0
13
26
39
52
60
DELAY LINE SETTING
[1] Measured Differential input and out at various frequencies. Under 300 MHz, the measurment is restricted by the instrument.
[2]Measured single-ended. 120 Ω DC termination, 3.3 V 1 +6 dBm single-ended input. HMC988LP3E AC coupled to 50 Ω instrument with divider
bypass
[3]Corrected for board delay 210 ps
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
4
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Figure 7. S-Parameters-S22 [4]
Figure 8. S-Parameters-S11 [4]
0
0
-10
POWER (dB)
POWER (dB)
-5
-10
-15
-15
-20
-25
-30
-35
S22(Single-Ended)
S22(Differnetial)
-20
S11(Single-Ended)
S11(Differnetial)
-40
100000
5E+06
1000000
1E+5
5E+6
1E+6
FREQUENCY (KHz)
FREQUENCY (KHz)
Figure 9. Input Sensitivity[5]
Figure 10. Supply Voltage vs input Voltage [6]
200
3.6
180
160
3.4
140
Recommended Operating Region
120
VOUT (V)
INPUT POWER LEVEL (mVpp)
Clock Distribution - SMT
-5
100
80
3.2
3
60
40
VOUT(Regulated)
VOUT(non regulated)
2.8
20
0
2.6
0
1
2
3
4
5
3
3.5
4
4.5
5
5.5
VIN (V)
INPUT FREQUENCY (GHz)
Figure 11. Time Domain 1 GHz input,
500 MHz Output [7]
400
300
AMPLITUTE (mVpp)
200
100
0
-100
-200
-300
-400
0 210 500
1000
1500
2000
2500
3000
3500
4000
TIME (ps)
[4] Measured with 200 Ω DC termination, 10 Ω series resistor in front, AC couple 1 nF 3.3 V
[5] Measured single-ended. 120 Ω DC termination, 3.3 V HMC988LP5E AC coupled to 50 Ω instrument(DSO8104B) with divider bypass. ESD diode
will start to turn on if maximum input power exceeds 12 dBm.
[6] On Chip regulator enable mode measured at PIN CAP_3V Vs regulator bypass mode
[7] Measured with 1 GHz 400 mVpp source as single ended input, HMC988LP3E div 2. Board delay 210 ps
5
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Pin Number
Function
Description
1,4,5
CHIP0, CHIP1, CHIP2
Chip SPI Address
2,3
OSCP, OSCN
Differential Signal Input
6
GPO
General Purpose Output Pin & Serial Data Out
7
SDI
Serial Data Input
8
SCK
Serial Data Clock
9
SLE
Serial Data Latch Enable
10,11
DIVN, DIVP
Differential Output Signal
12
VDD3_DECAP
Decoupling point for internally generated supply
13
TRIG
External SYNC or SLIP Control Pin for slip/synchronization start
Decoupling point for regulator
14
FB_DECAP
15
BGAP_DECAP
Decoupling point for regulator
16
VDD5
Regulator Input Supply Voltage
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
Clock Distribution - SMT
Table 2. Pin Descriptions
6
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Table 3. Absolute Maximum Ratings
Clock Distribution - SMT
Parameter
7
Rating
Max Vdd to paddle on suply pin
-0.3 V to +5.5 V
OSCP, OSCN Max RF Power
13 dBm
OSCP, OSCN Differential DC
-0.3 V to 3.6 V
LVPECL Min Output Load Resistor
100 Ω to GND
LVPECL Output Load Current
40 mA/leg
Digital Load
1 kΩ min
Digital Input Voltage Range
-0.3 V to 3.6 V
Thermal Resistance (Jxn to Gnd Paddle)
25 0C/W
Operating Temperature Range
-40 OC to +85 OC
Storage Temperature Range
-65 OC to + 125 OC
Maximum Junction Temperature
+125 OC
Reflow Soldering
Peak Temperature
Time at Peak Temperature
ESD Sensitivity HBM
260 OC
40 sec
Class 1C
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device.
This is a stress rating only; functional operation of the device at these or any other conditions above those
indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
Outline Drawing
NOTES:
[1] PACKAGE BODY MATERIAL: LOW STRESS INJECTION MOLDED PLASTIC SILICA AND SILICON IMPREGNATED.
[2] LEAD AND GROUND PADDLE MATERIAL: COPPER ALLOY.
[3] LEAD AND GROUND PADDLE PLATING: 100% MATTE TIN.
[4] DIMENSIONS ARE IN INCHES [MILLIMETERS].
[5] LEAD SPACING TOLERANCE IS NON-CUMULATIVE.
[6] PAD BURR LENGTH SHALL BE 0.15 mm MAX. PAD BURR HEIGHT SHALL BE 0.05 mm MAX.
[7] PACKAGE WARP SHALL NOT EXCEED 0.05 mm
[8] ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
[9] REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED PCB LAND PATTERN.
Table 4. Package Information
Part Number
Package Body Material
Lead Finish
MSL Rating
Package Marking [1]
HMC988LP3E
RoHS-compliant Low Stress Injection Molded Plastic
100% matte Sn
MSL1[2]
H988
XXXX
[1] 4-Digit lot number XXXX
[2] Max peak reflow temperature of 260 °C
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
8
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
Evaluation PCB
The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50
Ω impedance while the package ground leads and exposed paddle should be connected directly to the ground
plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom
ground planes. The evaluation circuit board shown is available from Hittite upon request.
Evaluation PCB Schematic
To view this Evaluation PCB Schematic please visit www.hittite.com and choose HMC988LP3E from the
“Search by Part Number” pull down menu to view the product splash page.
9
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Item
Contents
Part Number
Evaluation PCB Only
HMC988LP3E Evaluation PCB
EVAL01-HMC988LP3E
Evaluation Kit
HMC988LP3E Evaluation PCB
USB Interface Board
6’ USB A Male to USB B Female Cable
CD ROM (Contains User Manual, Evaluation PCB Schematic, Evaluation Software, Hittite
PLL Design Software)
EKIT01-HMC988LP3E
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
Clock Distribution - SMT
Table 5. Evaluation Order Information
10
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Theory of Operation
In addition to HMC988LP3E excellent low noise performance, the device offers additional functionality including:
Clock Distribution - SMT
Modular Configuration
Synchronization Function
Adjustable Fine Delay
Adjustable Coarse Delay
Trigger Options
Optional On-Chip Regulator
GPO
Modular Configuration
The HMC988LP3E has been designed so that up to 8 devices can be placed on one SPI bus. The part has a 3-bit
addressable chip addresses (CHIP0 pin, CHIP1 pin, CHIP2 pin) so that each chip can be controlled individually. In
addition, HMC988LP3E has a broadcast mode which allows up to 8 HMC988LP3E devices to be simultaneously
controlled, or triggered. In Broadcast mode each HMC988LP3E device will listen to the same chip address, namely
“111.” Typical application of HMC988LP3E is shown in Figure 1.
Figure 1. Typical application of HMC988LP3E
11
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
procedure:
Communicate with first 7 HMC988LP3E devices in a standard SPI mode. Select their chip addresses and write to the
registers of interest.
1. After communicating with first 7 devices, with chip addresses ranging from (“000” to “110”), ensure that Broadcast
Mode for all of them is disabled by writing to Reg04h[0] = “0” to each device.
2. Communicate with the 8th device, with Chip addresses (“111”) in standard mode. The rest of the devices will not
be listening because their Broadcast Mode is disabled (Reg04h[0] = “0”).
3. If a broadcast to all devices on the SPI bus is required, Broadcast Mode needs to be enabled (Reg04h[0] = “1”)
for each device separately. After the Broadcast Mode is enabled in each device, the SPI controller can write to the
SPI bus in a standard way while selecting chip address (“111”). All of the HMC988LP3E devices will be listening.
Synchronization Function
If the HMC988LP3E is used in a typical application as shown in Figure 1, it may be advantageous for some or all of
the outputs to be synchronized. The HMC988LP3E can accomplish this using its SYNC functionality.
Clock Distribution - SMT
Although the HMC988LP3E has only 8 SPI chip addresses, one of which (“111”) is used in the broadcast mode, it is
still possible to use broadcast mode and control 8 HMC988LP3E devices on one SPI bus, according to the following
Figure 2. HMC988LP3E SYNC Function Timing Diagram
As shown in Figure 2, the Sync function ensures that all outputs launch synchronously, a number of input cycles after
the the SYNC function is triggered. The delay, measured in the number of input cycles, is governed by equation 1
where x is the number of input cycles and N is the divide ratio selection (Reg02h[2:0]) of HMC988LP3E.
if N = 1
1


x =  N 

 2  + 1 if N > 1
 

EQ (1)
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
12
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
Adjustable Coarse Delay
13
The HMC988LP3E provides the option to delay the output one cycle of the input signal using its SLIP function. This
function in essence prevents the input signal from cycling for 1 period and causes a corresponding phase shift in the
output signal. Timing diagram of the execution of the Slip function is show in Figure 3.
Figure 3. HMC988LP3E’s SLIP Function Timing Diagram
In addition, the HMC988LP3E allows the user to select the launch phase of the output signal relative to the input signal
by programming Reg06h[2]. When this functionality is used in conjunction with the Slip function, it allows the user to
adjust the delay/phase of the output signal, in increments of half period of the input signal. Example of a half period
delay is shown in.Figure 4. In order to achieve the half period delay, the HMC988LP3E delays the output by one full
period of the input signal, by using the SLIP function, then Reg06h[2] value is changed from “1” (rising edge) to “0”
(falling edge) and the output is effectively sped up by half cycle of the input, resulting in a total delay of one half of the
period of the input signal. Similar methodology can be deployed to delay the output signal by X.5 or more cycles, in
effect the user would deploy the Slip function to X+1 times and then switch the trigger from rising edge to falling edge
to achieve a total delay of X.5.
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
Figure 4. Delay by 1/2 of Input Clock Cycle Timing Diagram
Adjustable Fine Delay
In addition to the 1/2 cycle delay offered by the slip function, the output of the HMC988LP3E can be delayed in ~20 ps
steps, by programing Reg07h[5:0]. anywhere from 0 to 60. The delay function follows Equation 2.
Delay ≅ (Reg07h) × 20ps + 300ps
EQ (2)
Clock Distribution - SMT
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
At higher frequencies (> 200 MHz), the step size compresses near the high end of the range when using the fine delay.
Please note that the phase noise can degrade by 15 dB.
Trigger Details
In HMC988LP3E, the Sync and the Slip functions can both be implemented using the external “TRIG” pin or by using
the SPI interface. The circuit diagram for SYNC and SLIP controls pins is shown in Figure 5. Note that the SYNC and
SLIP should not be applied at the same time.
Figure 5. SYNC/SLIP Circuit Diagram
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
14
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
Executing SYNC/SLIP Using External PIn
In order to execute SYNC or SLIP function using the external pin, simply assert the external “TRIG” pin of the
HMC988LP3E. The functions will trigger on the rising edge of the external SYNC or SLIP pin . Note that the
corresponding SYNC or SLIP external trigger awareness function needs to be enabled in the HMC988LP3E.
Note that Reg04h[1] and Reg04h[2] should never be equal to “1” at the same time. if “1” is written to Reg04h[1], than
“0” needs to be written to Reg04h[2], and vice-versa.
Execute SYNC/SLIP Using the SPI Interface
Pin 9, Serial Latch Enable (SLE), of the HMC988LP3E causes SPI bits to change states and therefore acts as a trigger
if the SYNC and SLIP functions are chosen to be executed using the SPI interface. Note that the SYNC signal is level
sensitive, and must remain 1 in order to keep the internal divider running. The slip signal is rising-edge sensitive, and
must be returned low at some point before the next trigger.
Optional On-Chip Regulator
The HMC988LP3E has an optional on-chip regulator that can be used or bypassed. The regulator requires an input
voltage ≥ 3.8 V. The on-chip regulator circuit is shown in Figure 6. The regulator can be bypassed by programing
Reg04h[5] = “1”. In that case identical voltage should be applied to input of the regulator (VDD5) and VDD3_DECAP.
Figure 6. Regulator Circuit Diagram
GPO
The HMC988LP3E has a GPO (General Purpose Output) pin that can be used for obtaining various internal states
of the device (many of which are only used for internal testing), or as an SPI output. The function of the GPO pin is
configured in Reg05h.
15
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
HMC988LP3E Input Stage
or CML signals. If driven single-ended, a large AC coupling cap to ground should be used on the undriven input. The
input impedance is 50 Ω single-ended (100 Ω differential). The DC bias level of 2.0 V can be generated internally
by programming Reg04h[3] = 0 (default configuration), supplied externally, or generated via an LVPECL termination
network inside the part.
Clock Distribution - SMT
The HMC988LP5E input stage, Figure 7, is flexible. It can be driven single-ended or differential, with LVPECL, LVDS,
Figure 7. HMC988LP3E Input Stage
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
16
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
HMC988LP3E Output Stage
The LVPECL output driver produces up to 1.6 Vppd swing into 50 Ω loads. LVPECL drivers are terminated with off-chip
resistors that provide the DC current through the emitter-follower output stage. The output stage has a switch which
disconnects the output driver from the load when not used. The switch series resistor significantly improves the output
match when driving into 50 Ω transmission lines. The switch series resistor causes a small DC level shift and swing
degradation, depending on the termination current.
If unused, disabled LVPECL outputs can be left floating, terminated, or grounded.
Figure 8. HMC988LP3E Output Stage
17
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Serial Port Write Operation
Parameter
Conditions
Min.
Typ.
Max.
Units
t1
SDI setup time
3
ns
t2
SDI hold time
3
ns
t3
SEN low duration
10
ns
t4
SEN high duration
10
ns
t5
SCLK 9 Rising Edge to SEN Rising Edge
10
Serial port Clock Speed
DC
SEN to SCLK Recovery Time
10
t6
ns
50
MHz
ns
A typical WRITE cycle is shown in Figure 9.
a. The Master (host) places 9 bit data, d8:d0, MSB first, on SDI on the first 9 falling edges of SCLK.
b. The slave () shifts in data on SDI on the first 9 rising edges of SCLK
c. Master places 4 bit register address to be written to, r3:r0, MSB first, on the next 4 falling edges of SCLK
(10-13)
d. Slave shifts the register address bits on the next 4 rising edges of SCLK (10-13).
e. Master places 3 bit chip address, a2:a0, MSB first, on the next 3 falling edges of SCLK (14-16).
f. Slave shifts the chip address bits on the 3 rising edges of SCLK (14-16).
g. Master asserts SEN after the 16th rising edge of SCLK.
h. Slave registers the SDI data on the rising edge of SEN.
Clock Distribution - SMT
Table 6. SPI Open Mode - Write Timing Characteristics
Figure 9. SPI Timing Diagram, Write Operation
Serial Port Read Operation
In order ensure correct read operation a pull-down resistor to ground (~1-2kOhm) is recommended on the Serial Data
Out line from the part. A typical READ cycle is shown in Figure 10.
In general, SDO line is always active during the WRITE cycle. SDO will contain the data from the addresses pointed
to by Reg00h. If Reg00h is not changed, the same data will always be present on the SDO. If it is desired to READ
from a specific address, it is necessary in the first SPI cycle to write the desired address to Reg00h, then in the next
SPI cycle the desired data will be available on the SDO.
An example of the two cycle procedure to read from any random address is as follows:
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
18
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Clock Distribution - SMT
The Master (host), on the first 9 falling edges of SCLK places 9 bit data, d8:d0, MSB first, on SDI as shown in
Figure 10. d8:d0 should be set to zero. d3:d0 = address of the register to be READ on the next cycle.
a. The slave () shifts in data on SDI on the first 9 rising edges of SCLK
b. Master places 4 bit register address , r3:r0, ( the address the WRITE ADDRESS register), MSB first, on the
next 4 falling edges of SCLK (10-13). r3:r0=0000.
c. Slave shifts the register bits on the next 4 rising edges of SCLK (10-13).
d. Master places 3 bit chip address, a2:a0, MSB first, on the next 3 falling edges of SCLK (14-16).
e. Slave shifts the chip address bits on the next 3 rising edges of SCLK (14-16).
f. Master asserts SEN after the 16th rising edge of SCLK.
g. Slave registers the SDI data on the rising edge of SEN.
h. Master clears SEN to complete the address transfer of the two part READ cycle.
i. If we do not wish to write data to the chip at the same time as we do the second cycle , then it is
recommended to simply rewrite the same contents on SDI to Register zero on the READ back part of the
cycle.
j. Master places the same SDI data as the previous cycle on the next 16 falling edges of SCLK.
k. Slave () shifts the SDI data on the next 16 rising edges of SCLK.
l. Slave places the desired data (i.e. data from address in Reg00h[3:0]) on SDO on the next 16 rising edges of
SCLK.
m. Master asserts SEN after the 16th rising edge of SCLK to complete the cycle.
Note that if the chip address bits are unrecognized (a2:a0), the slave will tri-state the SDO output to prevent a possible
bus contention issue.
Table 7. SPI Open Mode - Read Timing Characteristics
Parameter
19
Conditions
Min.
Typ.
Max.
Units
t1
SDI setup time
3
ns
t2
SDI hold time
3
ns
t3
SEN low duration
10
ns
t4
SEN high duration
10
t5
SCLK Rising Edge to SDO time
t6
SEN to SCLK Recovery Time
10
t7
SCLK 16 Rising Edge to SEN Rising Edge
10
8.2+0.2ns/
pF
ns
ns
ns
ns
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
Clock Distribution - SMT
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Figure 10. SPI Diagram, Read Operation 2- Cycles
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
20
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Register Map
Clock Distribution - SMT
Table 8. Reg 00h - ID Register (Read Only)
Bit
Name
Width
[3:0]
Read Control
4
[4]
Soft Reset
[4:0]
Chip ID
Default
Description
(Write Only)
(Read Only)
Table 9. Reg 01h - Enables
Bit
Width
Default
[0]
Master Chip Enable
1
1
[1]
Rx Buffer Enable
1
1
[2]
Divider Core Enable
1
1
[3]
Output buffer enable
1
1
Reserved
5
0
[8:4]
Name
Description
Table 10. Reg 02h - Divide/Delay select
Bit
Name
Width
Default
[2:0]
Divide Ratio Select
2
2
[8:3]
Reserved
6
0
Description
0: Bypass
1: /2
2: /4
3: /8
4: /16
5: /32
6: N/A
7: N/A
Table 11. Reg 03h - Bias
Bit
21
Width
Default
[1:0]
Reserved
Name
2
2
Description
[3:2]
Reserved
2
2
[5:4]
Transmit Buffer Swing Select
2
2
0: 1.2 Vppd
1: 1.6 Vppd
2: 2 Vppd
3: 2.7 Vppd
[8:6]
SYNC Delay Adjustment
3
3
Can be used to equalize SYNC delay between dividers. 1000+(0-7)*80 ps
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
HMC988LP3E
v01.0512
PROGRAMMABLE CLOCK DIVIDER AND DELAY
DC - 4 GHz
Table 12. Reg 04h - Configuration
Name
Width
Default
Description
[0]
Broadcast Mode
1
0
if 1, a write to Chip Addr “111” will be listened to by all slaves.
Useful for synchronizing multiple dividers
[1]
External SYNC Pin EN
1
1
External pin can be used to start-up divider synchronously.
[2]
External SLIP Pin EN
1
0
External pin can be used to slip divider synchronously
Both ExtSLIP and ExtSYNC bits should not be ‘1’ at the same time
[3]
RX Buffer DC Bias Select
1
0
Use 1 for sinusoidal / non-LVPECL AC coupled inputs
[4]
Delay Line Enable
1
0
Use 0 for natural low-noise path, 1 enables the fine delay
[5]
On-Chip Regulator Bypass
1
0
1 bypass the on-chip regulator, 0 enable the on-chip regulator
Reserved
3
0
[8:6]
Table 13. Reg 05h - General Purpose Output
Bit
[2:0]
[3]
Name
Width
Default
Description
GPO Select
2
0
0: 0
1: 1
2: slip req
3: 0
4: sync req
5: sync delayed
6: waiting for clock pulse (post sync)
7: spare
Force GPO Pin on GPO only
1
0
no automux to serial data output
[4]
Force GPO Pin on SDO only
1
0
no automux to GPO selected data PRIORITY
[5]
Force GPO Pin to HiZ
1
0
Force GPO pin to HiZ
Reserved
3
0
[8:6]
Clock Distribution - SMT
Bit
Table 14. Reg 06h - SPI Triggers
Bit
Name
Width
Default
Description
[0]
SPI SYNC Signal
1
1
0 - holds divider in reset, 1 allows startup
[1]
SPI SLIP Signal
1
0
A 0 to 1 level change is sensed by the input clock, and causes a full input
cycle-slip. The signal must be maintained for > 4 Tvco input clock cycles before
brought low.
[2]
Output Launch Phase
1
0
0: Falling Edge (Early)
1: Rising Edge (Late)
To delay the output by 1/2 cycle you can switch from early to late. To go back, you
must force N-1 full cycle slips, and switch back from late to early.
Reserved
6
0
[8:3]
Table 15. Reg 07 - Delay Lines
Width
Default
[5:0]
Bit
Delay Line Setpoint
Name
6
4
[8:6]
Reserved
3
0
Description
Delay = Setpoint *20 ps + 300 ps (Max of 300 -> 1500 ps)
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
Phone: 978-250-3343
Fax: 978-250-3373
Order On-line at www.hittite.com
Application Support: Phone: 978-250-3343 or [email protected]
22