HOLTEK HT56R62

HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
TinyPowerTM A/D Type with LCD 8-Bit OTP MCU
Technical Document
· Application Note
- HA0075E MCU Reset and Oscillator Circuits Application Note
Features
· Operating voltage:
· PFD/Buzzer for audio frequency generation
fSYS=32768Hz: 2.2V~5.5V
fSYS=4MHz: 2.2V~5.5V
fSYS=8MHz: 3.0V~5.5V
fSYS=12MHz: 4.5V~5.5V
· Dual Serial Interfaces: SPI and I2C
· LCD and LED driver function
· 4 operating modes: normal, slow, idle and sleep
· 6 or 8-channel 12-bit resolution A/D converter
· Operating current:
· 3 or 4-channel 12-bit PWM outputs
fSYS=1MHz at 3V, 170mA, typ.
fSYS=32kHz at 3V, 6mA, typ.
· Low voltage reset function: 2.1V, 3.15V, 4.2V
· OTP Program Memory: 2K´14 ~ 8K´16
· Low voltage detect function: 2.2V, 3.3V, 4.4V
· RAM Data Memory: 128´8 ~ 1152´8
· Bit manipulation instruction
· Table read instructions
· 20 to 24 bidirectional I/O lines
· TinyPower technology for low power operation
· 63 powerful instructions
· Three pin-shared external interrupts lines
· Up to 0.33ms instruction cycle with 12MHz system
clock at VDD=5V
· Multiple programmable Timer/Event Counters
· Multiple level subroutine nesting
with overflow interrupt and 7-stage prescaler
· All instructions executed in one or two machine
· External Crystal, RC and 32768 XTAL oscillators
cycles
· Fully integrated RC 32kHz oscillator
· Power down and wake-up functions to reduce power
· Externally supplied system clock option
consumption
· Watchdog Timer function
· Wide range of available package types
General Description
These TinyPowerTM A/D Type with LCD 8-bit high performance RISC architecture microcontrollers are specifically, designed for applications that interface directly to
analog signals and which require an LCD or LED interface. The devices include an integrated multi-channel Analog to Digital Converter, Pulse Width Modulation outputs
and an LCD/LED driver.
a wide range of products in the home appliance and industrial application areas. Some of these products
could include electronic metering, environmental monitoring, handheld instruments, electronically controlled
tools, motor driving in addition to many others.
The unique Holtek TinyPower technology also gives the
devices extremely low current consumption characteristics, an extremely important consideration in the present
trend for low power battery powered applications. The
usual Holtek MCU features such as power down and
wake-up functions, oscillator options, programmable
frequency divider, etc. combine to ensure user applications require a minimum of external components.
With their fully integrated SPI and I2C functions, designers are provided with a means of easy communication
with external peripheral hardware. The benefits of integrated A/D, LCD, and PWM functions, in addition to low
power consumption, high performance, I/O flexibility
and low-cost, provides the device with the versatility for
Rev. 1.00
1
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Selection Table
Most features are common to all devices, the main feature distinguishing them are Program Memory capacity, I/O count,
stack capacity and package types. The following table summarises the main features of each device.
Part No.
VDD
Program
Data
Memory Memory
Timer
I/O
LCD
A/D
PWM
Stack
Package
Types
8-bit 16-bit
HT56R62
2.2V~
5.5V
2K´14
128´8
20
24´4
or
25´3
2
¾
12-bit´6
12-bit´3
6
52QFP,
64LQFP
HT56R65
2.2V~
5.5V
8K´16
576´8
24
40´4
or
41´3
2
1
12-bit´8
12-bit´4
12
52QFP,
64LQFP,
100QFP
HT56R642
2.2V~
5.5V
4K´15
384´8
24
16´16
or
24´8
1
1
12-bit´8
12-bit´4
8
64LQFP
4K´15
576´8
24
32´16
or
40´8
1
12-bit´8
12-bit´4
HT56R644
2.2V~
HT56R654 5.5V
HT56R656
Note:
2.2V~
5.5V
8K´16
1152´8
8K´16
1152´8
24
48´16
or
56´8
1
8
2
2
100QFP
12
1
12-bit´8
12-bit´4
12
100QFP
1. The devices are only available in OTP versions.
2. For devices that exist in more than one package formats, the table reflects the situation for the larger
package.
Block Diagram
L o w
V o lta g e
D e te c t
W a tc h d o g
T im e r
L o w
V o lta g e
R e s e t
O T P
P r o g r a m m in g
C ir c u itr y
I/O
P o rts
O T P
P ro g ra m
M e m o ry
R e s e t
C ir c u it
8 - b it
R IS C
M C U
C o re
R A M
D a ta
M e m o ry
W a tc h d o g
T im e r O s c illa to r
In te rru p t
C o n tr o lle r
E x te rn a l
R C /C ry s ta l
O s c illa to r
S ta c k
In te rn a l R C
O s c illa to r
E x te rn a l R T C
O s c illa to r
A /D
C o n v e rte r
L C D /L E D
D r iv e r
Rev. 1.00
I2C /S P I
T im e r s
P r o g r a m m a b le
F re q u e n c y
G e n e ra to r
2
P W M
G e n e ra to r
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Pin Assignment
S E G 1 6 /S D O
S E G 9
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 2
S E G 5 /S D O
S E G 4
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 1
P B 0
P B 1
P B 2
P B 3
P B 4
P B 5
P D 0 /P
P D 1 /P
P D 2 /P
P A 5
P A 6
P A 7
/A N 0
/A N 1
/A N 2
/A N 3
/A N 4
/A N 5
V S S
W M 0
W M 1
W M 2
5 2 5 1 5 0 4 9 4 8 4 7 4 6 4 5 4 4 4 3 4 2 4 1 4 0
1
3 9
3 8
2
3 7
3
3 6
4
5
3 5
6
H T 5 6 R 6 2
5 2 Q F P -A
7
8
9
1 0
1 1
1 2
1 3
1 4 1 5 1 6 1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6
3 4
3 3
3 2
3 1
3 0
2 9
2 8
2 7
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
6 /S D
7 /S C
8 /S C
9 /P C
1 0 /P
1 1
1 2
1 3
1 4
1 5
1 6
1 7
1 8
P A 5
P A 6
P A 7
/A N 0
/A N 1
/A N 2
/A N 3
/A N 4
/A N 5
V S S
W M 0
W M 1
W M 2
I/S D A
K /S C L
S
P B 0
P B 1
P B 2
P B 3
P B 4
P B 5
L K
IN T
P D 0 /P
P D 1 /P
P D 2 /P
5
8
9
1 0
1 1
1 2
1 3
0
1 4
C
1 5
1 6
1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6 2 7 2 8 2 9 3 0 3 1 3 2
S
1
S
1 3
S
1 2
0
O
2
1 1
1 0
O
9
O
0
1
C
H T 5 6 R 6 2
6 4 L Q F P -A
8
3 0
3 1
3 2
3 /S E G 4 0
S
7
O
5
2
6
1
4
P A
5
0
3
P A
4
4 8
4 7
4 6
4 5
4 4
4 3
4 2
4 1
4 0
3 9
3 8
3 7
3 6
3 5
3 4
3 3
P A 3
2
3 4
3 3
3 2
3 1
3 0
2 9
2 8
2 7
D I/S D A
C K /S C L
C S
C L K
IN T
E G 2
E G 1
E G 0
S C 4
S C 3
V D D
S C 2
S C 1
R E S
0 /B Z
1 /B Z
P A 2
/P F D
P A 4
P A 5
P A 6
3
1 4 1 5 1 6 1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6
X
D 1
/T M R 0
/IN T 1
/IN T 0
1
H T 5 6 R 6 5
5 2 Q F P -A
7
1 7 /S
1 8 /S
1 9 /S
2 0 /P
2 1 /P
2 2
2 3
2 4
2 5
2 6
2 7
2 8
2 9
S E G
S E G
S E G
C O M
C O M
C O M
C O M
V 1
V M A
V L C
P D 6
P D 5
P D 4
P
2
3 5
6
1 9
2 0
2 1
3 /S E G 2 4
P
0
3 6
4
S E G 2
S E G 1
S E G 0
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 1
P A 5
P A 6
P
1
3 7
3
2
1
0
X
D 1
/T M R 0
/IN T 1
/IN T 0
P
6 4 6 3 6 2 6 1 6 0 5 9 5 8 5 7 5 6 5 5 5 4 5 3 5 2 5 1 5 0 4 9
7
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
3 9
3 8
2
S E G
S E G
S E G
C O M
C O M
C O M
C O M
V 1
V M A
V L C
P D 6
P D 5
P D 4
P A
P B 0 /A N
P B 1 /A N
P B 2 /A N
P B 3 /A N
P B 4 /A N
P B 5 /A N
V S
D 0 /P W M
D 1 /P W M
D 2 /P W M
N
P D 4 /IN T
P D 5 /IN T
D 6 /T M R
N
5 2 5 1 5 0 4 9 4 8 4 7 4 6 4 5 4 4 4 3 4 2 4 1 4 0
1
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
3
4
5 /S D
6 /S D
7 /S C
8 /S C
9 /P C
1 0 /P
1 1
1 2
1 3
1 4
1 5
1 6
1 7
1 8
P B 0
P B 1
P B 2
P B 3
P B 4
P B 5
P B 6
P B 7
O
I/S D A
K /S C L
S
L K
IN T
P D 0
P D 1
P D 2
P D 3
P D
P D
/P
/P
/P
/P
5
4
P A
/A N
/A N
/A N
/A N
/A N
/A N
/A N
/A N
V S
W M
W M
W M
W M
/IN T
/IN T
6 4 6 3 6 2 6 1 6 0 5 9 5 8 5 7 5 6 5 5 5 4 5 3 5 2 5 1 5 0 4 9
7
0
1
1
2
3
2
4
4
6
3
5
7
7
9
6
5
S
1
0
H T 5 6 R 6 4 2
6 4 L Q F P -A
8
1 0
0
1 1
2
1 3
1
1 2
3
1 4
1 5
1 6
1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6 2 7 2 8 2 9 3 0 3 1 3 2
4 8
4 7
4 6
4 5
4 4
4 3
4 2
4 1
4 0
3 9
3 8
3 7
3 6
3 5
3 4
3 3
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
3
4
5
6
7
9
8
1 0 /S
1 1 /S
1 2 /S
1 3 /S
1 4 /P
1 5 /P
1 5 /S
1 4 /S
1 3 /S
D O
D I/S D A
C K /S C L
C S
C L K
IN T
E G 1 6
E G 1 7
E G 1 8
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
V L C
P D 7
P D 6
1 9
2 0
2 1
2 2
2 3
3 /S E G 2 4
2
1
0
D 2
X
D 1
1 2 /S
1 1 /S
1 0 /S
9 /S E
8 /S E
7
6
5
4
3
2
1
0
D
/T M R
/T M R
N C
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C 2
C 1
V L C
V 1
V M A
V L C
1
E G
E G
E G
G 2
G 2
0
1 9
2 0
2 1
2
3
S E G 1 3
S E G 1 2
S E G 1 1
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 2
P A 5
P A 6
P A
/A N
/A N
/A N
/A N
/A N
/A N
V S
0 /P W M
1 /P W M
2 /P W M
3 /P W M
D 4 /IN T
D 5 /IN T
6 /T M R
7 /T M R
P B 0
P B 1
P B 2
P B 3
P B 4
P B 5
P D
P D
P D
P D
P
P
P D
P D
1
1
3
6 4 6 3 6 2 6 1 6 0 5 9 5 8 5 7 5 6 5 5 5 4 5 3 5 2 5 1 5 0 4 9
7
0
2
2
4
4
6
3
5
5
S
7
H T 5 6 R 6 5
6 4 L Q F P -A
8
0
9
1
1 0
2
1 1
3
1 2
1
0
0
1
1 3
1 4
1 5
1 6
1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6 2 7 2 8 2 9 3 0 3 1 3 2
4 8
4 7
4 6
4 5
4 4
4 3
4 2
4 1
4 0
3 9
3 8
3 7
3 6
3 5
3 4
3 3
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
1 4
1 5
1 6 /S
1 7 /S
1 8 /S
1 9 /S
2 0 /P
2 1 /P
2 2
2 3
2 4
2 5
2 6
2 7
2 8
2 9
D O
D I/S D A
C K /S C L
C S
C L K
IN T
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C 2
C 1
L V C
V 1
V M A
V L C
3 0
3 1
3 2
3 3
3 4
3 5
3 /S E G 4 0
2
1
0
D 2
X
D 1
Rev. 1.00
3
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
1 6
1 7
1 8
1 9
2 0
2 1
2 2
2 3
2 4
2 5
2 6
2 7
2 8
2 9
3 0
3 1 3 2 3 3 3 4 3 5 3 6 3 7 3 8 3 9 4 0 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0
C
H T 5 6 R 6 5
1 0 0 Q F P -A
1 5
C
1 4
C
1 3
C
1 2
7 0
6 9
6 8
6 7
6 6
6 5
6 4
6 3
6 2
6 1
6 0
5 9
5 8
5 7
5 6
5 5
5 4
5 3
5 2
5 1
C
1 1
C
7 1
C
1 0
C
7 2
C
9
G 9
G 1 0
G 1 1
G 1 2
G 1 3
G 1 4
G 1 5
G 1 6
G 1 7
G 1 8
G 1 9
G 2 0
G 2 1
G 2 2
G 2 3
G 2 4
G 2 5
G 2 6
G 2 7
G 2 8
G 2 9
/S D
/S D
/S C
/S C
/P C
/P IN
O
P
I/S D A
K /S C L
P
S
P
P
L K
T
P
P
4
7 3
G 8
3
8
D
7 4
G 7
2
7
1
7 5
S
7 6
6
G 6
1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 3 9 2 9 1 9 0 8 9 8 8 8 7 8 6 8 5 8 4 8 3 8 2 8 1
1
P A 5
P A 6
P A 7
P B 0 /A N 0
P B 1 /A N 1
P B 2 /A N 2
P B 3 /A N 3
P B 4 /A N 4
P B 5 /A N 5
P B 6 /A N 6
P B 7 /A N 7
V S S
D 0 /P W M 0
D 1 /P W M 1
D 2 /P W M 2
D 3 /P W M 3
P D 4 /IN T 0
P D 5 /IN T 1
D 6 /T M R 0
D 7 /T M R 1
N C
N C
N C
N C
V L C D
C O M 0
C O M 1
C O M 2
C O M 3
C O M 4
2
8 0
7 9
3
7 8
4
7 7
5
7 6
6
7 5
7
7 4
8
7 3
9
7 2
1 0
7 1
1 1
7 0
1 2
6 9
1 3
6 8
1 4
6 7
H T 5 6 R 6 4 4
1 0 0 Q F P -A
1 5
1 6
1 7
6 6
6 5
6 4
1 8
6 3
1 9
6 2
2 0
6 1
2 1
6 0
2 2
5 9
2 3
5 8
2 4
5 7
2 5
5 6
2 6
5 5
2 7
5 4
2 8
5 3
2 9
3 0
5 2
3 1 3 2 3 3 3 4 3 5 3 6 3 7 3 8 3 9 4 0 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0
N C
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C 2
C 1
V L C
V 1
V M A
5 1
N C
N C
N C
N C
N C
N C
N C
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
G 0 /S
G 1 /S
G 2 /S
G 3 /S
G 4 /P
G 5 /P
G 6
G 7
G 8
G 9
G 1 0
G 1 1
G 1 2
G 1 3
G 1 4
G 1 5
G 1 6
G 1 7
G 1 8
G 1 9
G 2 0
G 2 1
G 2 2
D O
D I/S D A
C K /S C L
C S
C L K
IN T
7
5
2 3
2 4
2 5
2 6
2 7
2 8
2 9
3 0
3 1
1 5 /S
1 4 /S
1 3 /S
1 2 /S
1 1 /S
1 0 /S
9 /S E
8 /S E
1
0
3 0
3 1
3 2
3 3
3 4
3 5
3 6
3 7
3 8
3 9
3 /S E G 4 0
2
X
D 2
6
E G 3
E G 3
E G 3
E G 3
E G 3
E G 3
G 3 8
G 3 9
2
3
4
6
5
1
5
N C
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
N C
N C
N C
N C
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
P A 5
P A 6
P A 7
P B 0 /A N 0
P B 1 /A N 1
P B 2 /A N 2
P B 3 /A N 3
P B 4 /A N 4
P B 5 /A N 5
P B 6 /A N 6
P B 7 /A N 7
V S S
D 0 /P W M 0
D 1 /P W M 1
D 2 /P W M 2
D 3 /P W M 3
P D 4 /IN T 0
P D 5 /IN T 1
D 6 /T M R 0
D 7 /T M R 1
N C
N C
N C
N C
V L C D
C O M 0
C O M 1
C O M 2
C O M 3
C O M 4
7 7
Z
P
7 8
4
Z
P
3
N C
2
P
7 9
4
P
8 0
D
P
2
N
N
N
N
N
N
N
N
N
O S C
O S C
V D
O S C
O S C
R E
P A 0 /B
P A 1 /B
P A
P A 3 /P F
P A
N C
S E G 5
S E G 4
S E G 3
S E G 2
S E G 1
S E G 0
O S C 4
O S C 3
V D D
V R E F
A V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 2
P
1
1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 3 9 2 9 1 9 0 8 9 8 8 8 7 8 6 8 5 8 4 8 3 8 2 8 1
P A 5
P A 6
P A 7
N C
N C
N C
N C
P B 0 /A N 0
P B 1 /A N 1
P B 2 /A N 2
P B 3 /A N 3
P B 4 /A N 4
P B 5 /A N 5
P B 6 /A N 6
P B 7 /A N 7
V S S
A V S S
D 0 /P W M 0
D 1 /P W M 1
D 2 /P W M 2
D 3 /P W M 3
P D 4 /IN T 0
P D 5 /IN T 1
D 6 /T M R 0
D 7 /T M R 1
N C
N C
N C
N C
V L C D 1
7
S E G 8
S E G 7
S E G 6
S E G 5 /P IN T
S E G 4 /P C L K
S E G 3 /S C S
S E G 2 /S C K /S C L
S E G 1 /S D I/S D A
S E G 0 /S D O
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 2
N C
N C
N C
N C
N C
N C
N C
N C
N C
O S C 4
O S C 3
V D D
O S C 2
O S C 1
R E S
P A 0 /B Z
P A 1 /B Z
P A 2
P A 3 /P F D
P A 4 /T M R 2
P
P
P
P
P
P
1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 3 9 2 9 1 9 0 8 9 8 8 8 7 8 6 8 5 8 4 8 3 8 2 8 1
2
8 0
7 9
3
7 8
4
7 7
5
7 6
6
7 5
7
7 4
8
7 3
9
7 2
1 0
7 1
1 1
1 2
1 3
1 4
H T 5 6 R 6 5 4
1 0 0 Q F P -A
1 5
1 6
1 7
1 8
1 9
2 0
2 1
2 2
2 3
2 4
2 5
2 6
2 7
2 8
2 9
3 0
3 1 3 2 3 3 3 4 3 5 3 6 3 7 3 8 3 9 4 0 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0
7 0
6 9
6 8
6 7
6 6
6 5
6 4
6 3
6 2
6 1
6 0
5 9
5 8
5 7
5 6
5 5
5 4
5 3
5 2
5 1
N C
P A 5 /T M R
P A
P A
P B 0 /A N
P B 1 /A N
P B 2 /A N
P B 3 /A N
P B 4 /A N
P B 5 /A N
P B 6 /A N
P B 7 /A N
V S
P D 0 /P W M
P D 1 /P W M
P D 2 /P W M
P D 3 /P W M
P D 4 /IN T
P D 5 /IN T
P D 6 /T M R
P D 7 /T M R
N
N
N
N
V L C
C O M
C O M
C O M
C O M
C O M
N C
N C
N C
N C
N C
N C
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
S E
G 0 /S
G 1 /S
G 2 /S
G 3 /S
G 4 /P
G 5 /P
G 6
G 7
G 8
G 9
G 1 0
G 1 1
G 1 2
G 1 3
G 1 4
G 1 5
G 1 6
G 1 7
G 1 8
G 1 9
G 2 0
G 2 1
G 2 2
D O
D I/S D A
C K /S C L
C S
C L K
IN T
2
7
3
7 9
7 8
0
4
1
5
2
6
3
7
4
8
5
9
6
1 0
7
1 1
7 7
7 6
7 5
7 4
7 3
7 2
7 1
7 0
1 2
S
0
1 3
1
1 4
2
1 5
3
1 6
0
1 7
1
1 8
0
1 9
6 9
6 8
6 7
H T 5 6 R 6 5 6
1 0 0 Q F P -A
6 6
6 5
6 4
6 3
6 2
2 0
1
6 1
2 1
C
6 0
2 2
C
5 9
2 3
C
5 8
2 4
C
5 7
2 5
D
5 6
2 6
0
5 5
2 7
1
5 4
2 8
2
5 3
2 9
4
3
8 0
3 0
5 2
3 1 3 2 3 3 3 4 3 5 3 6 3 7 3 8 3 9 4 0 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0
5 1
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
9
1 0
1 1
1 2
1 3
1 4
1 5
1 6
1 7
1 8
1 9
2 0
2 1
2 2
2 3
2 4
2 5
2 6
2 7
2 8
2 9
3 0
3 1
3 2
3 3
3 4
3 5
3 6
3 7
3 8
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
S E G
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
C O M
3 9
4 0
4 1
4 2
4 3
4 4
4 5
4 6
4 7
1 5 /S
1 4 /S
1 3 /S
1 2 /S
1 1 /S
1 0 /S
9 /S E
8 /S E
7
6
5
2 3
2 4
2 5
2 6
2 7
2 8
2 9
3 0
3 1
1 5 /S
1 4 /S
1 3 /S
1 2 /S
1 1 /S
1 0 /S
9 /S E
8 /S E
7
6
5
8
9
0
1
2
3 2
3 3
3 4
3 5
3 6
3 7
8
9
E G 4
E G 4
E G 5
E G 5
E G 5
E G 5
G 5 4
G 5 5
E G
E G
E G
E G
E G
E G
G 3
G 3
3
Rev. 1.00
1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 3 9 2 9 1 9 0 8 9 8 8 8 7 8 6 8 5 8 4 8 3 8 2 8 1
1
3
6
4
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Pin Description
The following table depicts the pins common to all devices.
Pin Name
PA0/BZ
PA1/BZ
PA2
PA3/PFD
PA4 or
PA4/TMR1 or
PA4/TMR2
PA5~PA7
PB0/AN0~
PB7/AN7
or
PB0/AN0~
PB5/AN5
PD0/PWM0~
PD3/PWM3
PD4/INT0
PD5/INT1
PD6/TMR0
PD7/TMR1
I/O
I/O
I/O
I/O
Configuration
Option
BZ/BZ
PFD
Description
Bidirectional 8-bit input/output port. Each individual bit on this port can be
configured as a wake-up input using the PAWU register. Software instructions determine if the pin is a CMOS output or Schmitt trigger input. A
pull-high resistor can be connected to each pin using the PAPU register. Pins
PA0, PA1 and PA3 are shared with BZ, BZ and PFD respectively, the function
of which is chosen via configuration option. Pins PA0~PA3 can also be setup
as open drain pins using the MISC register. The HT56R642 has no shared
pins with PA4. Pin PA4 is shared with TMR1 on the HT56R62 and with TMR2
on the HT56R65, HT56R654, HT56R656 and HT56R666.
¾
Bidirectional 8-bit input/output port. Software instructions determine if the pin
is a CMOS output or Schmitt trigger input. A pull-high resistor can be connected to each pin using the PBPU register. PB is pin-shared with the A/D input pins. The A/D inputs are selected via software instructions. Once selected
as an A/D input, the I/O function and pull-high resistor selections are disabled
automatically. HT56R62 has six PB pins, PB0/AN0~PB5/AN5 only.
¾
Bidirectional 8-bit input/output port. Software instructions determine if the pin
is a CMOS output or Schmitt trigger input. A pull-high resistor can be connected to each pin using the PDPU register. The PWM outputs,
PWM0~PWM3, are pin shared with pins PD0~PD3, the function of which is
chosen using the PWM registers. Pins PD4~PD7 are pin-shared with INT0,
INT1, TMR0 and TMR1 respectively. HT56R62 has three PWM pins and PD7
is not available.
OSC1, OSC2 are connected to an external RC network or external crystal,
determined by configuration option, for the internal system clock. If the RC
Crystal or RC system clock option is selected, pin OSC2 can be used to measure the sysor EC
tem clock at 1/4 frequency.
EC is external clock mode, we can connect OSC1 pin with external clock
source directly.
OSC1
OSC2
I
O
OSC3
OSC4
I
O
32768Hz
VREF
I
¾
A/D reference voltage input pin
RES
I
¾
Schmitt Trigger reset input. Active low
VDD
¾
¾
Positive power supply
VSS
¾
¾
Negative power supply, ground
AVDD
¾
¾
Analog positive power supply
AVSS
¾
¾
Analog negative power supply, ground
Rev. 1.00
OSC3 and OSC4 are connected to a 32768Hz crystal oscillator to form a real
time clock for timing purposes and for fSUB or fSL. This 32768Hz crystal is disabled/enabled by configuration option.
5
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
The following tables depict the device dependent pins.
Pin Name
I/O
Configuration
Option
I
¾
IC maximum voltage, connect to VDD, VLCD1 or V1
¾
¾
LCD Voltage pump pins for C-type biasing.
For R-type biasing only pin VLCD1 are used.
Description
HT56R62
VMAX
VLCD1/VLCD2/V1,
C1, C2
SEG0~SEG4
SEG5/SDO
SEG6/SDI/SDA
SEG7/SCK/SCL
SEG8/SCS
SEG9/PCLK
SEG10/PINT
SEG11~SEG23
O
O
I/O
I/O
I/O
O
I/O
O
SIM
PINT
SEG0~SEG23 are LCD driver outputs for LCD panel segments.
SEG5 is pin-shared with the SPI bus data output line, SDO.
SEG6 is pin-shared with the SPI bus data input line, SDI and the I2C Bus
data line SDA.
SEG7 is pin-shared with the SPI bus clock line, SCK and the I2C Bus clock
line SCL.
SEG8 is pin-shared with the SPI bus select line, SCS.
SEG9 is pin-shared with the Peripheral Clock line, PCLK.
SEG10 is pin-shared with the Peripheral Interrupt line, PINT.
The SEG0~SEG15 lines can be can be chosen to be either segment drivers or CMOS outputs using control bits in the LCD control registers.
COM0~COM2
COM3/SEG24
O
¾
COM0~COM2 are the LCD common outputs. A bit in the LCD Control
Register determines if pin COM3/SEG24 is configured as a segment
driver or as a common output driver.
I
¾
IC maximum voltage, connect to VDD, VLCD1 or V1
¾
¾
LCD Voltage pump pins for C-type biasing.
For R-type biasing only pin VLCD1 are used.
HT56R65
VMAX
VLCD1/VLCD2/V1,
C1, C2
SEG0~SEG15
SEG16/SDO
SEG17/SDI/SDA
SEG18/SCK/SCL
SEG19/SCS
SEG20/PCLK
SEG21/PINT
SEG22~SEG39
O
O
I/O
I/O
I/O
O
I/O
O
SIM
PINT
SEG0~SEG39 are LCD driver outputs for LCD panel segments.
SEG16 is pin-shared with the SPI bus data output line, SDO.
SEG17 is pin-shared with the SPI bus data input line, SDI and the I2C Bus
data line SDA.
SEG18 is pin-shared with the SPI bus clock line, SCK and the I2C Bus
clock line SCL.
SEG19 is pin-shared with the SPI bus select line, SCS.
SEG20 is pin-shared with the Peripheral Clock line, PCLK.
SEG21 is pin-shared with the Peripheral Interrupt line, PINT.
The SEG0~SEG23 lines can be can be chosen to be either segment drivers or CMOS outputs using control bits in the LCD control registers.
COM0~COM2
COM3/SEG40
O
¾
COM0~COM2 are the LCD common outputs. A bit in the LCD Control
Register determines if pin COM3/SEG40 is configured as a segment
driver or as a common output driver.
I
¾
LCD bias pin - must less than or equal to VDD
HT56R642
VLCD
SEG0~SEG9
SEG10/SDO
SEG11/SDI/SDA
SEG12/SCK/SCL
SEG13/SCS
SEG14/PCLK
SEG15/PINT
COM15/SEG16~
COM8/SEG23
O
O
I/O
I/O
I/O
O
I/O
O
COM0~COM7
O
Rev. 1.00
SIM
PINT
¾
SEG0~SEG15 are LCD driver outputs for LCD panel segments.
SEG10 is pin-shared with the SPI bus data output line, SDO.
SEG11 is pin-shared with the SPI bus data input line, SDI and the I2C Bus
data line SDA.
SEG12 is pin-shared with the SPI bus clock line, SCK and the I2C Bus
clock line SCL.
SEG13 is pin-shared with the SPI bus select line, SCS.
SEG14 is pin-shared with the Peripheral Clock line, PCLK.
SEG15 is pin-shared with the Peripheral Interrupt line, PINT.
The SEG0~SEG15 lines can be can be chosen to be either segment drivers or CMOS outputs using control bits in the LCD control registers.
COM0~COM7 are the LCD common outputs.
6
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Pin Name
I/O
Configuration
Option
Description
HT56R644/HT56R654
VLCD
I
¾
LCD bias pin - must less than or equal to VDD
SEG0~SEG31 are LCD driver outputs for LCD panel segments.
SEG0 is pin-shared with the SPI bus data output line, SDO.
SEG1 is pin-shared with the SPI bus data input line, SDI and the I2C Bus
data line SDA.
SEG2 is pin-shared with the SPI bus clock line, SCK and the I2C Bus clock
line SCL.
SEG3 is pin-shared with the SPI bus select line, SCS.
SEG4 is pin-shared with the Peripheral Clock line, PCLK.
SEG5 is pin-shared with the Peripheral Interrupt line, PINT.
The SEG0~SEG23 lines can be can be chosen to be either segment drivers or CMOS outputs using control bits in the LCD control registers.
SEG0/SDO
SEG1/SDI/SDA
SEG2/SCK/SCL
SEG3/SCS
SEG4/PCLK
SEG5/PINT
SEG6~SEG31
COM15/SEG32~
COM8/SEG39
O
I/O
I/O
I/O
O
I/O
O
O
COM0~COM7
O
¾
COM0~COM2 are the LCD common outputs.
I
¾
LCD bias pin - must less than or equal to VDD
SIM
PINT
HT56R656
VLCD
SEG0/SDO
SEG1/SDI/SDA
SEG2/SCK/SCL
SEG3/SCS
SEG4/PCLK
SEG5/PINT
SEG6~SEG47
COM15/SEG48~
COM8/SEG55
O
I/O
I/O
I/O
O
I/O
O
O
COM0~COM7
O
Note:
SIM
PINT
¾
SEG0~SEG47 are LCD driver outputs for LCD panel segments.
SEG0 is pin-shared with the SPI bus data output line, SDO.
SEG1 is pin-shared with the SPI bus data input line, SDI and the I2C Bus
data line SDA.
SEG2 is pin-shared with the SPI bus clock line, SCK and the I2C Bus clock
line SCL.
SEG3 is pin-shared with the SPI bus select line, SCS.
SEG4 is pin-shared with the Peripheral Clock line, PCLK.
SEG5 is pin-shared with the Peripheral Interrupt line, PINT.
The SEG0~SEG23 lines can be can be chosen to be either segment drivers or CMOS outputs using control bits in the LCD control registers.
COM0~COM7 are the LCD common outputs.
The Pin Description tables represents the largest package type available, therefore some of the pins and functions may not be available on smaller package types.
Absolute Maximum Ratings
Supply Voltage ...........................VSS-0.3V to VSS+6.0V
Storage Temperature ............................-50°C to 125°C
Input Voltage..............................VSS-0.3V to VDD+0.3V
IOL Total ................................................................80mA
Total Power Dissipation .....................................500mW
Operating Temperature...........................-40°C to 85°C
IOH Total..............................................................-80mA
Note: These are stress ratings only. Stresses exceeding the range specified under ²Absolute Maximum Ratings² may
cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed
in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.
Rev. 1.00
7
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D.C. Characteristics
HT56R62/HT56R65
Ta=25°C
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
fSYS=4MHz
2.2
¾
5.5
V
fSYS=8MHz
3.0
¾
5.5
V
fSYS=12MHz
4.5
¾
5.5
V
VREF=AVDD
3.0
¾
5.0
V
¾
170
250
mA
¾
380
570
mA
¾
240
360
mA
¾
490
730
mA
¾
440
660
mA
¾
900
1350
mA
¾
380
570
mA
¾
720
1080
mA
¾
370
550
mA
¾
680
1020
mA
VDD
VDD
Operating Voltage
¾
AVDD
Analog Operating Voltage
¾
IDD1
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(EC Mode, Filter On)
3V
Operating Current
(EC Mode, Filter Off)
3V
IDD2
IDD3
IDD4
IDD5
Conditions
No load, fSYS=fM=1MHz
5V
No load, fSYS=fM=2MHz
5V
5V
No load, fSYS=fM=4MHz
(note 5)
No load, fSYS=fM=4MHz
5V
No load, fSYS=fM=4MHz
5V
IDD6
Operating Current
(Crystal OSC, RC OSC)
5V
No load, fSYS=fM=8MHz
¾
1.8
2.7
mA
IDD7
Operating Current
(Crystal OSC, RC OSC)
5V
No load, fSYS=fM=12MHz
¾
2.6
4.0
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
150
220
IDD8
mA
¾
340
510
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
180
270
mA
¾
400
600
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
270
400
mA
¾
560
840
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
240
360
mA
¾
540
810
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
320
480
mA
¾
680
1020
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
500
750
mA
¾
1000
1500
mA
Operating Current
(fSYS=32768Hz (note 1)
or 32K_INT internal RC OSC)
3V
¾
12
18
mA
¾
20
30
mA
IDD9
IDD10
IDD11
IDD12
IDD13
IDD14
Rev. 1.00
No load, fSYS=fSLOW=500kHz
5V
No load, fSYS=fSLOW=1MHz
5V
No load, fSYS=fSLOW=2MHz
5V
No load, fSYS=fSLOW=1MHz
5V
No load, fSYS=fSLOW=2MHz
5V
No load, fSYS=fSLOW=4MHz
5V
5V
No load, WDT off,
LCD on (note 2), R type,
VLCD1=VDD,
1/2 bias (RBIAS=400kW)
8
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
No load, WDT off,
LCD on (note 2), R type,
VLCD1=VDD,
1/3 bias (RBIAS=600kW)
¾
10
15
mA
¾
18
27
mA
No load, WDT off,
LCD on (note 2), C type
1/3 bias, VLCD1=3V
¾
8
12
mA
¾
12
18
mA
No load, WDT off,
LCD on (note 2), C type
1/2 bias, VLCD1=3V
¾
8
12
mA
¾
12
18
mA
¾
6
9
mA
¾
10
15
mA
¾
0.2
1.0
mA
¾
0.3
2.0
mA
¾
2
4
mA
¾
3
5
mA
VDD
IDD15
IDD16
IDD17
IDD18
ISTB1
ISTB2
ISTB3
ISTB4
ISTB5
ISTB6
ISTB7
Operating Current
(fSYS=32768Hz (note 1)
or 32K_INT internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K_INT internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K_INT internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K_INT internal RC OSC)
3V
Standby Current ( Sleep)
(fSYS, fSUB, fS, fLCD, fWDT=off)
5V
5V
5V
Conditions
No load, LCD off, WDT off
5V
3V
5V
No load, system HALT,
WDT off
Standby Current ( Sleep)
3V
(f SYS , f LCD , f WDT =f SUB =32768Hz
5V
(note 1) or 32K_INT RC OSC)
No load, system HALT,
WDT on
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K_INT RC OSC)
3V
No load, system HALT,
WDT off, LCD on (note 2),
1/2 bias, C type, VLCD1=VDD
¾
3
5
mA
¾
4
6
mA
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K_INT RC OSC)
3V
No load, system HALT,
WDT off, LCD on (note 2),
1/3 bias, C type, VLCD1=3V
¾
3
5
mA
¾
4
6
mA
No load, system HALT,
WDT off, LCD on (note 2),
R type, VLCD1=VDD,
1/2 bias (RBIAS=400kW)
¾
10
15
mA
¾
18
27
mA
No load, system HALT,
WDT off, LCD on (note 2),
R type, VLCD1=VDD,
1/3 bias (RBIAS=600kW)
¾
10
15
mA
¾
16
24
mA
No load, system HALT,
WDT off, LCD off,
SPI or I2C on, PCLK on,
PCLK=fSYS/8
¾
150
250
mA
¾
350
550
mA
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K_INT RC OSC)
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K_INT RC OSC)
Standby Current ( Idle)
(fSYS=on, fSYS=fM=4MHz,
fWDT, fLCD=off,
fS (note 3)=fSUB=32768Hz
(note 1) or 32K_INT RC OSC)
5V
5V
3V
5V
3V
5V
3V
5V
VIL1
Input Low Voltage for I/O Ports,
TMR and INT
¾
¾
0
¾
0.3VDD
V
VIH1
Input High Voltage for I/O Ports,
TMR and INT
¾
¾
0.7VDD
¾
VDD
V
VIL2
Input Low Voltage (RES)
¾
¾
0
¾
0.4VDD
V
Input High Voltage (RES)
¾
¾
0.9VDD
¾
VDD
V
VIH2
VLVR
Rev. 1.00
Low Voltage Reset Voltage
¾
Configuration option: 2.1V
1.98
2.1
2.22
V
¾
Configuration option: 3.15V
2.98
3.15
3.32
V
¾
Configuration option: 4.2V
3.98
4.2
4.42
V
9
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Test Conditions
Symbol
VLVD
Parameter
Low Voltage Detector Voltage
Min.
Typ.
Max.
Unit
Configuration option: 2.2V
2.08
2.2
2.32
V
¾
Configuration option: 3.3V
3.12
3.3
3.50
V
¾
Configuration option: 4.4V
4.12
4.4
4.70
V
6
12
¾
mA
10
25
¾
mA
-2
-4
¾
mA
-5
-8
¾
mA
210
420
¾
mA
350
700
¾
mA
-80
-160
¾
mA
-180
-360
¾
mA
20
60
100
kW
10
30
50
kW
VDD
Conditions
¾
3V
IOL1
I/O Port Sink Current
VOL=0.1VDD
5V
3V
IOH1
I/O Port Source Current
VOH=0.9VDD
5V
IOL2
IOH2
RPH
Note:
LCD Common and Segment
Current
3V
LCD Common and Segment
Current
3V
Pull-high Resistance for I/O
Ports
3V
VOL=0.1VDD
5V
VOH=0.9VDD
5V
¾
5V
1. 32768Hz is in slow start mode (RTCC.4=1) for the D.C. current measurement.
2. LCD waveform is in Type A condition.
3. fS is the internal clock for the Buzzer, RTC Interrupt, Time Base Interrupt and the WDT.
4. Both Timer/Event Counters are off. Timer filter is disabled for all test conditions.
5. All peripherals are in OFF condition if not mentioned at IDD, ISTB tests.
Rev. 1.00
10
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
HT56R642/HT56R644/HT56R654/HT56R656
Ta=25°C
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
fSYS=4MHz
2.2
¾
5.5
V
fSYS=8MHz
3.0
¾
5.5
V
fSYS=12MHz
4.5
¾
5.5
V
VREF=AVDD
3.0
¾
5.0
V
¾
170
250
mA
¾
380
570
mA
¾
240
360
mA
¾
490
730
mA
¾
440
660
mA
¾
900
1350
mA
¾
380
570
mA
¾
720
1080
mA
¾
370
550
mA
¾
680
1020
mA
VDD
VDD
Operating Voltage
¾
AVDD
Analog Operating Voltage
¾
IDD1
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(Crystal OSC, RC OSC)
3V
Operating Current
(EC Mode, Filter On)
3V
Operating Current
(EC Mode, Filter Off)
3V
IDD2
IDD3
IDD4
IDD5
Conditions
No load, fSYS=fM=1MHz
5V
No load, fSYS=fM=2MHz
5V
5V
No load, fSYS=fM=4MHz
(note 5)
No load, fSYS=fM=4MHz
5V
No load, fSYS=fM=4MHz
5V
IDD6
Operating Current
(Crystal OSC, RC OSC)
5V
No load, fSYS=fM=8MHz
¾
1.8
2.7
mA
IDD7
Operating Current
(Crystal OSC, RC OSC)
5V
No load, fSYS=fM=12MHz
¾
2.6
4.0
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
150
220
IDD8
mA
¾
340
510
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
180
270
mA
¾
400
600
mA
Operating Current
(Slow Mode, fM=4MHz)
(Crystal OSC, RC OSC)
3V
¾
270
400
mA
¾
560
840
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
240
360
mA
¾
540
810
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
320
480
mA
¾
680
1020
mA
Operating Current
(Slow Mode, fM=8MHz)
(Crystal OSC, RC OSC)
3V
¾
500
750
mA
¾
1000
1500
mA
WDT off, LCD on (note 2),
1/5 bias (RBIAS=1MW),
VLCD=VDD
¾
8
12
mA
¾
14
21
mA
WDT off, LCD on (note 2),
1/4 bias (RBIAS=800kW),
VLCD=VDD
¾
8
12
mA
¾
14
21
mA
IDD9
IDD10
IDD11
IDD12
IDD13
IDD14
IDD15
Rev. 1.00
No load, fSYS=fSLOW=500kHz
5V
No load, fSYS=fSLOW=1MHz
5V
No load, fSYS=fSLOW=2MHz
5V
No load, fSYS=fSLOW=1MHz
5V
No load, fSYS=fSLOW=2MHz
5V
No load, fSYS=fSLOW=4MHz
5V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
5V
5V
11
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Test Conditions
Symbol
IDD16
IDD17
IDD18
IDD19
IDD20
ISTB1
ISTB2
ISTB3
ISTB4
ISTB5
ISTB6
ISTB7
ISTB8
ISTB9
Rev. 1.00
Parameter
Min.
Typ.
Max.
Unit
WDT off, LCD on (note 2),
1/3 bias (RBIAS=600kW),
VLCD=VDD
¾
10
15
mA
¾
16
24
mA
WDT off, LCD on (note 2),
1/5 bias (RBIAS=100kW),
VLCD=VDD
¾
30
45
mA
¾
50
75
mA
WDT off, LCD on (note 2),
1/4 bias (RBIAS=80kW),
VLCD=VDD
¾
40
60
mA
¾
60
90
mA
WDT off, LCD on (note 2),
1/3 bias (RBIAS=60kW),
VLCD=VDD
¾
50
75
mA
¾
80
120
mA
¾
6
9
mA
¾
10
15
mA
¾
0.2
1.0
mA
¾
0.3
2.0
mA
¾
2
4
mA
¾
3
5
mA
VDD
Conditions
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Operating Current
(fSYS=32768Hz (note 1)
or 32K internal RC OSC)
3V
Standby Current ( Sleep)
(fSYS, fSUB, fS, fLCD, fWDT=off)
5V
5V
5V
5V
No load, LCD off, WDT off,
5V
3V
5V
No load, system HALT,
LCD off, WD off
Standby Current ( Sleep)
3V
(f SYS , f LCD , f WDT =f SUB =32768Hz
5V
(note 1) or 32K RC OSC)
No load, system HALT,
LCD off, WD off
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
3V
No load, system HALT,
WDT off, LCD on (note 2),
1/5 bias (RBIAS=1MW),
VLCD=VDD
¾
6
10
mA
¾
10
15
mA
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
3V
No load, system HALT,
WDT off, LCD on (note 2),
1/4 bias (RBIAS=800kW),
VLCD=VDD
¾
6
10
mA
¾
10
15
mA
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
3V
No load, system HALT,
WDT off, LCD on (note 2),
1/3 bias (RBIAS=600kW),
VLCD=VDD
¾
8
12
mA
¾
12
16
mA
No load, system HALT,
WDT off, LCD on (note 2),
1/5 bias (RBIAS=100kW),
VLCD=VDD
¾
26
39
mA
¾
44
66
mA
No load, system HALT,
WDT off, LCD on (note 2),
1/4 bias (RBIAS=80kW),
VLCD=VDD
¾
32
48
mA
¾
54
81
mA
No load, system HALT,
WDT off, LCD on (note 2),
1/3 bias (RBIAS=60kW),
VLCD=VDD
¾
44
66
mA
¾
70
105
mA
No load, system HALT,
LCD off, WDT off,
SPI or I2C On, PCLK On,
PCLK=fSYS/8
¾
150
250
mA
¾
350
550
mA
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
5V
5V
5V
3V
5V
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
3V
Standby Current ( Idle)
(fSYS, fWDT=off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
3V
Standby Current ( Idle)
(fSYS On, fSYS=fM=4MHz,
fWDT, fLCD off; fS (note 3)=
fSUB=32768Hz (note 1)
or 32K RC OSC)
5V
5V
3V
5V
12
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Test Conditions
Symbol
Parameter
VDD
Conditions
Min.
Typ.
Max.
Unit
VIL1
Input Low Voltage for I/O Ports,
TMR and INT
¾
¾
0
¾
0.3VDD
V
VIH1
Input High Voltage for I/O Ports,
TMR and INT
¾
¾
0.7VDD
¾
VDD
V
VIL2
Input Low Voltage (RES)
¾
¾
0
¾
0.4VDD
V
VIH2
Input High Voltage (RES)
¾
¾
0.9VDD
¾
VDD
V
VLVR
Low Voltage Reset Voltage
VLVD
Low Voltage Detector Voltage
IOL1
IOH1
IOL2
IOH2
RPH
Note:
¾
Configuration option: 4.2V
3.98
4.2
4.42
V
¾
Configuration option: 3.15V
2.98
3.15
3.32
V
¾
Configuration option: 2.1V
1.98
2.1
2.22
V
¾
Configuration option: 2.2V
2.08
2.2
2.32
V
¾
Configuration option: 3.3V
3.12
3.3
3.50
V
¾
Configuration option: 4.4V
4.12
4.4
4.70
V
6
12
¾
mA
10
25
¾
mA
-2
-4
¾
mA
-5
-8
¾
mA
I/O Port Sink Current
3V
(PA, PB, PD; SEG, COM Level or
5V
LED Output)
VOL=0.1VDD
I/O Port Source Current
3V
(PA, PB, PD; SEG, COM Level or
5V
LED Output)
VOH=0.9VDD
LCD Common and Segment
Current
3V
VOL=0.1VDD
210
420
¾
mA
5V
VOL=0.1VDD
350
700
¾
mA
LCD Common and Segment
Current
3V
VOH=0.9VDD
-80
-160
¾
mA
5V
VOH=0.9VDD
-180
-360
¾
mA
Pull-high Resistance for I/O
Ports
3V
¾
20
60
100
kW
5V
¾
10
30
50
kW
1. 32768Hz is slow start mode (RTCC.4=1) in D.C. current measurement.
2. LCD waveform is in Type A condition.
3. fS is internal clock for Buzzer, RTC, Time base and WDT.
4. Timer0/1 off. Timer filter disable in all test condition.
5. All peripherals are in OFF condition if not mentioned at IDD, ISTB tests.
Rev. 1.00
13
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
A.C. Characteristics
Ta=25°C
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
2.2V~5.5V
32
¾
4000
kHz
3.0V~5.5V
32
¾
8000
kHz
4.5V~5.5V
32
¾
12000
kHz
¾
32768
¾
Hz
2.2V~5.5V
0
¾
4000
kHz
3.0V~5.5V
0
¾
8000
kHz
4.5V~5.5V
0
¾
12000
kHz
2.2V~5.5V,
After Trim
28.8
32.0
35.2
kHz
VDD
System Clock
(Crystal OSC, RC OSC)
fSYS
fRTCOSC
RTC Frequency
fTIMER
Timer I/P Frequency
(TMR0/TMR1)
¾
Conditions
¾
¾
¾
fRC32K
32K RC Oscillator
¾
tRES
External Reset Low Pulse Width
¾
¾
1
¾
¾
ms
tLVR
Low Voltage Reset Time
¾
¾
0.1
0.4
0.6
ms
tSST1
System Start-up Timer Period
¾
Power-on
¾
1024
¾
tSYS*
tSST2
System Start-up Timer Period for
XTAL or RTC oscillator
¾
Wake-up from Power
Down Mode
¾
1024
¾
tSYS*
tSST3
System Start-up Timer Period for
External RC or External Clock
¾
Wake-up from Power
Down Mode
¾
1
2
tSYS*
tINT
Interrupt Pulse Width
¾
1
¾
¾
ms
Note:
¾
*tSYS=1/fSYS1 or 1/fSYS2
ADC Characteristics
HT56R62/HT56R65
Ta=25°C
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
52QFP, 64LQFP
0
¾
AVDD
V
100QFP
0
¾
VREF
V
VDD
VAD
A/D Input Voltage
¾
Conditions
VREF
A/D Input Reference Voltage
Range
¾
AVDD=5V
1.6
¾
AVDD+0.1
V
DNL
A/C Differential Non-Linearity
¾
AVDD=5V, VREF=AVDD,
tAD=0.5ms
-2
¾
2
LSB
INL
ADC Integral Non-Linearity
¾
AVDD=5V, VREF=AVDD,
tAD=0.5ms
-4
¾
4
LSB
IADC
Additional Power Consumption
if A/D Converter is Used
3V
¾
0.50
0.75
mA
¾
1.0
1.5
mA
tAD
A/D Clock Period
¾
¾
0.5
¾
¾
ms
tADC
A/D Conversion Time
¾
¾
¾
16
¾
tAD
Rev. 1.00
¾
5V
14
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
HT56R642/HT56R644/HT56R654/HT56R656
Ta=25°C
Test Conditions
Symbol
Parameter
Min.
Typ.
Max.
Unit
128QFP
0
¾
AVDD
V
100QFP
0
¾
VREF
V
VDD
VAD
¾
A/D Input Voltage
Conditions
VREF
A/D Input Reference Voltage
Range
¾
AVDD=5V
1.6
¾
AVDD+0.1
V
DNL
A/C Differential Non-Linearity
¾
AVDD=5V, VREF=AVDD,
tAD=0.5ms
-2
¾
2
LSB
INL
ADC Integral Non-Linearity
¾
AVDD=5V, VREF=AVDD,
tAD=0.5ms
-4
¾
4
LSB
IADC
Additional Power Consumption
if A/D Converter is Used
3V
¾
0.50
0.75
mA
¾
1.0
1.5
mA
tAD
A/D Clock Period
¾
¾
0.5
¾
¾
ms
tADC
A/D Conversion Time
¾
¾
¾
16
¾
tAD
¾
5V
Power-on Reset Characteristics
Ta=25°C
Test Conditions
Symbol
Parameter
VDD
Conditions
Min.
Typ.
Max.
Unit
VPOR
VDD Start Voltage to Ensure
Power-on Reset
¾
¾
¾
¾
100
mV
RPOR
VDD Rise Slew Rate to Ensure
Power-on Reset
¾
¾
0.035
¾
¾
V/ms
tPOR
Minimum Time to Ensure
Power-on Reset
¾
1
¾
¾
ms
V
VPOR=0.1V
D D
tP
O R
R R
V D D
V
P O R
T im e
Rev. 1.00
15
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
System Architecture
ternally generated non-overlapping clocks, T1~T4. The
Program Counter is incremented at the beginning of the
T1 clock during which time a new instruction is fetched.
The remaining T2~T4 clocks carry out the decoding and
execution functions. In this way, one T1~T4 clock cycle
forms one instruction cycle. Although the fetching and
execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the
microcontroller ensures that instructions are effectively
executed in one instruction cycle. The exception to this
are instructions where the contents of the Program
Counter are changed, such as subroutine calls or
jumps, in which case the instruction will take one more
instruction cycle to execute.
A key factor in the high-performance features of the
Holtek range of microcontrollers is attributed to their internal system architecture. The range of devices take
advantage of the usual features found within RISC
microcontrollers providing increased speed of operation
and enhanced performance. The pipelining scheme is
implemented in such a way that instruction fetching and
instruction execution are overlapped, hence instructions
are effectively executed in one cycle, with the exception
of branch or call instructions. An 8-bit wide ALU is used
in practically all instruction set operations, which carries
out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal
data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or
indirectly addressed. The simple addressing methods of
these registers along with additional architectural features ensure that a minimum of external components is
required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes
the device suitable for low-cost, high-volume production
for controller applications.
When the RC oscillator is used, OSC2 is free for use as
a T1 phase clock synchronizing pin. This T1 phase clock
has a frequency of fSYS/4 with a 1:3 high/low duty cycle.
For instructions involving branches, such as jump or call
instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as
the program takes one cycle to first obtain the actual
jump or call address and then another cycle to actually
execute the branch. The requirement for this extra cycle
should be taken into account by programmers in timing
sensitive applications.
Clocking and Pipelining
The main system clock, derived from either a Crystal/Resonator or RC oscillator is subdivided into four in-
O s c illa to r C lo c k
( S y s te m C lo c k )
P h a s e C lo c k T 1
P h a s e C lo c k T 2
P h a s e C lo c k T 3
P h a s e C lo c k T 4
P ro g ra m
C o u n te r
P ip e lin in g
P C
P C + 1
F e tc h In s t. (P C )
E x e c u te In s t. (P C -1 )
P C + 2
F e tc h In s t. (P C + 1 )
E x e c u te In s t. (P C )
F e tc h In s t. (P C + 2 )
E x e c u te In s t. (P C + 1 )
System Clocking and Pipelining
M O V A ,[1 2 H ]
2
C A L L D E L A Y
3
C P L [1 2 H ]
4
:
5
:
6
1
D E L A Y :
F e tc h In s t. 1
E x e c u te In s t. 1
F e tc h In s t. 2
E x e c u te In s t. 2
F e tc h In s t. 3
F lu s h P ip e lin e
F e tc h In s t. 6
E x e c u te In s t. 6
F e tc h In s t. 7
N O P
Instruction Fetching
Rev. 1.00
16
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Program Counter
The lower byte of the Program Counter, known as the
Program Counter Low register or PCL, is available for
program control and is a readable and writable register.
By transferring data directly into this register, a short program jump can be executed directly, however, as only
this low byte is available for manipulation, the jumps are
limited to the present page of memory, that is 256 locations. When such program jumps are executed it should
also be noted that a dummy cycle will be inserted.
During program execution, the Program Counter is used
to keep track of the address of the next instruction to be
executed. It is automatically incremented by one each
time an instruction is executed except for instructions,
such as ²JMP² or ²CALL² that demand a jump to a
non-consecutive Program Memory address. It must be
noted that only the lower 8 bits, known as the Program
Counter Low Register, are directly addressable.
The lower byte of the Program Counter is fully accessible under program control. Manipulating the PCL might
cause program branching, so an extra cycle is needed
to pre-fetch. Further information on the PCL register can
be found in the Special Function Register section.
When executing instructions requiring jumps to
non-consecutive addresses such as a jump instruction,
a subroutine call, interrupt or reset, etc., the
microcontroller manages program control by loading the
required address into the Program Counter. For conditional skip instructions, once the condition has been
met, the next instruction, which has already been
fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained.
Program Counter Bits
Mode
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
Initial Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
External Interrupt 0
0
0
0
0
0
0
0
0
0
0
1
0
0
External Interrupt 1
0
0
0
0
0
0
0
0
0
1
0
0
0
Timer/Event Counter 0 Overflow
0
0
0
0
0
0
0
0
0
1
1
0
0
Timer/Event Counter 1 Overflow
0
0
0
0
0
0
0
0
1
0
0
0
0
SPI/I C Interrupt
0
0
0
0
0
0
0
0
1
0
1
0
0
Multi-Function Interrupt
0
0
0
0
0
0
0
0
1
1
0
0
0
2
Skip
Program Counter + 2
Loading PCL
PC12 PC11 PC10 PC9 PC8 @7
@6
@5
@4
@3
@2
@1
@0
Jump, Call Branch
#12
#11
#10
#9
#8
#7
#6
#5
#4
#3
#2
#1
#0
Return from Subroutine
S12
S11
S10
S9
S8
S7
S6
S5
S4
S3
S2
S1
S0
Program Counter
Note:
PC12~PC8: Current Program Counter bits
@7~@0: PCL bits
#12~#0: Instruction code address bits
S12~S0: Stack register bits
For the HT56R65/HT56R654/HT56R656, the Program Counter is 13 bits wide, i.e. from b12~b0.
For the HT56R642/HT56R644, the Program Counter is 12 bits wide, i.e. from b11~b0, therefore the b12
column in the table is not applicable.
For the HT56R62, the Program Counter is 11 bits wide, i.e. from b10~b0, therefore the b12 and b11
columns in the table are not applicable.
Rev. 1.00
17
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
· Logic operations: AND, OR, XOR, ANDM, ORM,
Stack
XORM, CPL, CPLA
This is a special part of the memory which is used to
save the contents of the Program Counter only. The
stack has multiple levels depending upon the device
and is neither part of the data nor part of the program
space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, SP, and is
neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program
Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored
to its previous value from the stack. After a device reset,
the Stack Pointer will point to the top of the stack.
P ro g ra m
T o p o f S ta c k
· Rotation RRA, RR, RRCA, RRC, RLA, RL, RLCA,
RLC
· Increment and Decrement INCA, INC, DECA, DEC
· Branch decision, JMP, SZ, SZA, SNZ, SIZ, SDZ,
SIZA, SDZA, CALL, RET, RETI
Program Memory
The Program Memory is the location where the user
code or program is stored. For these device the Program Memory is an OTP type, which means it can be
programmed only one time. By using the appropriate
programming tools, this OTP memory device offer users
the flexibility to conveniently debug and develop their
applications while also offering a means of field programming.
C o u n te r
S ta c k L e v e l 1
S ta c k L e v e l 2
S ta c k
P o in te r
B o tto m
S ta c k L e v e l 3
o f S ta c k
Structure
P ro g ra m
M e m o ry
The Program Memory has a capacity of 2K´14 bits to
8K´16 bits. The Program Memory is addressed by the
Program Counter and also contains data, table information and interrupt entries. Table data, which can be
setup in any location within the Program Memory, is addressed by a separate table pointer register.
S ta c k L e v e l N
If the stack is full and an enabled interrupt takes place,
the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack
Pointer is decremented, by RET or RETI, the interrupt
will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily.
However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack
overflow. Precautions should be taken to avoid such
cases which might cause unpredictable program
branching.
Note:
Special Vectors
Within the Program Memory, certain locations are reserved for special usage such as reset and interrupts.
· Location 000H
This vector is reserved for use by the device reset for
program initialisation. After a device reset is initiated, the
program will jump to this location and begin execution.
· Location 004H
This vector is used by the external interrupt 0. If the
external interrupt pin receives an active edge, the program will jump to this location and begin execution if
the external interrupt is enabled and the stack is not
full.
6 levels of stack are available for the HT56R62, 8
levels of stack are available for the HT56R642/
HT56R644 and 12 levels of stack are available
for the HT56R65/HT56R654/ HT56R656.
· Location 008H
Arithmetic and Logic Unit - ALU
This vector is used by the external interrupt 1. If the
external interrupt pin receives an active edge, the program will jump to this location and begin execution if
the external interrupt is enabled and the stack is not
full.
The arithmetic-logic unit or ALU is a critical area of the
microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main
microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or
logical operations after which the result will be placed in
the specified register. As these ALU calculation or operations may result in carry, borrow or other status
changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the
following functions:
· Location 00CH
This internal vector is used by the Timer/Event Counter 0. If a Timer/Event Counter 0 overflow occurs, the
program will jump to this location and begin execution
if the timer/event counter interrupt is enabled and the
stack is not full.
· Arithmetic operations: ADD, ADDM, ADC, ADCM,
SUB, SUBM, SBC, SBCM, DAA
Rev. 1.00
18
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
· Location 010H
· Location 018H
This internal vector is used by the Timer/Event Counter 1. If a Timer/Event Counter 1 overflow occurs, the
program will jump to this location and begin execution
if the timer/event counter interrupt is enabled and the
stack is not full.
This internal vector is used by the Multi-function Interrupt. The Multi-function Interrupt vector is shared by
several internal functions such as a Time Base overflow, a Real Time Clock overflow, an A/D converter
conversion completion, an active edge appearing on
the External Peripheral interrupt pin or a Timer/Event
Counter 2 overflow. The program will jump to this location and begin execution if the relevant interrupt is enabled and the stack is not full.
· Location 014H
This internal vector is used by the SPI/I2C interrupt.
When either an SPI or I2C bus, dependent upon which
one is selected, requires data transfer, the program
will jump to this location and begin execution if the
SPI/I2C interrupt is enabled and the stack is not full.
0 0 0 H
0 0 4 H
0 0 8 H
0 0 C H
0 1 0 H
0 1 4 H
0 1 8 H
H T 5 6 R 6 2
H T 5 6 R 6 5
H T 5 6 R 6 4 2
H T 5 6 R 6 4 4
H T 5 6 R 6 5 4
H T 5 6 R 6 5 6
In itia lis a tio n
V e c to r
In itia lis a tio n
V e c to r
In itia lis a tio n
V e c to r
E x te rn a l IN T 0
In te rru p t V e c to r
E x te rn a l IN T 0
In te rru p t V e c to r
E x te rn a l IN T 0
In te rru p t V e c to r
E x te rn a l IN T 1
In te rru p t V e c to r
E x te rn a l IN T 1
In te rru p t V e c to r
E x te rn a l IN T 1
In te rru p t V e c to r
T im e r C o u n te r 0
In te rru p t V e c to r
T im e r C o u n te r 0
In te rru p t V e c to r
T im e r C o u n te r 0
In te rru p t V e c to r
T im e r C o u n te r 1
In te rru p t V e c to r
T im e r C o u n te r 1
In te rru p t V e c to r
T im e r C o u n te r 1
In te rru p t V e c to r
S P I/I2C
In te rru p t V e c to r
S P I/I2C
In te rru p t V e c to r
S P I/I2C
In te rru p t V e c to r
M u lti_ F u n c tio n
In te rru p t V e c to r
M u lti_ F u n c tio n
In te rru p t V e c to r
M u lti_ F u n c tio n
In te rru p t V e c to r
1 4 b its
1 5 b its
1 6 b its
0 1 C H
7 0 0 H
7 F F H
8 0 0 H
F F F H
1 0 0 0 H
1 F F F H
N o t Im p le m e n te d
Program Memory Structure
Table Location Bits
Instruction
b12
TABRDC [m]
TABRDL [m]
b11
b10
PC12 PC11 PC10
1
1
1
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
PC9
PC8
@7
@6
@5
@4
@3
@2
@1
@0
1
1
@7
@6
@5
@4
@3
@2
@1
@0
Table Location
Note:
PC12~PC8: Current program counter bits
@7~@0: Table Pointer TBLP bits
For the HT56R65/HT56R654/HT56R656, the Table address location is 13 bits, i.e. from b12~b0.
For the HT56R642/HT56R644, the Table address location is 12 bits, i.e. from b11~b0.
For the HT56R62, the Table address location is 11 bits, i.e. from b10~b0.
Rev. 1.00
19
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Look-up Table
Table Program Example
Any location within the Program Memory can be defined
as a look-up table where programmers can store fixed
data. To use the look-up table, the table pointer must
first be setup by placing the lower order address of the
look up data to be retrieved in the table pointer register,
TBLP. This register defines the lower 8-bit address of
the look-up table.
The following example shows how the table pointer and
table data is defined and retrieved from the
microcontroller. This example uses raw table data located in the last page which is stored there using the
ORG statement. The value at this ORG statement is
²700H² which refers to the start address of the last page
within the 2K Program Memory of the HT56R62. The table pointer is setup here to have an initial value of ²06H².
This will ensure that the first data read from the data table will be at the Program Memory address ²706H² or 6
locations after the start of the last page. Note that the
value for the table pointer is referenced to the first address of the present page if the ²TABRDC [m]² instruction is being used. The high byte of the table data which
in this case is equal to zero will be transferred to the
TBLH register automatically when the ²TABRDL [m]² instruction is executed.
After setting up the table pointer, the table data can be
retrieved from the current Program Memory page or last
Program Memory page using the ²TABRDC[m]² or
²TABRDL [m]² instructions, respectively. When these instructions are executed, the lower order table byte from
the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the
Program Memory will be transferred to the TBLH special
register. Any unused bits in this transferred higher order
byte will be read as ²0².
Because the TBLH register is a read-only register and
cannot be restored, care should be taken to ensure its
protection if both the main routine and Interrupt Service
Routine use table read instructions. If using the table
read instructions, the Interrupt Service Routines may
change the value of the TBLH and subsequently cause
errors if used again by the main routine. As a rule it is
recommended that simultaneous use of the table read
instructions should be avoided. However, in situations
where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any
main routine table-read instructions. Note that all table
related instructions require two instruction cycles to
complete their operation.
The following diagram illustrates the addressing/data
flow of the look-up table:
P ro g ra m C o u n te r
H ig h B y te
P ro g ra m
M e m o ry
T B L P
T B L H
S p e c ifie d b y [m ]
T a b le C o n te n ts H ig h B y te
Tempreg1
tempreg2
:
:
mov
mov
db
db
?
?
T a b le C o n te n ts L o w
B y te
; temporary register #1
; temporary register #2
a,06h
; initialise table pointer - note that this address
; is referenced
tblp,a
; to the last page or present page
tempreg1
;
;
;
;
:
:
tabrdl
dec tblp
tabrdl
:
:
org 700h
dc
transfers value in table referenced by table pointer
to tempregl
data at prog. memory address ²706H² transferred to
tempreg1 and TBLH
; reduce value of table pointer by one
tempreg2
;
;
;
;
;
;
transfers value in table referenced by table pointer
to tempreg2
data at prog.memory address ²705H² transferred to
tempreg2 and TBLH
in this example the data ²1AH² is transferred to
tempreg1 and data ²0FH² to register tempreg2
; sets initial address of last page
00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh
:
:
Rev. 1.00
20
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Data Memory
The Data Memory is a volatile area of 8-bit wide RAM
internal memory and is the location where temporary information is stored. Divided into three sections, the first
of these is an area of RAM where special function registers are located. These registers have fixed locations
and are necessary for correct operation of the device.
Many of these registers can be read from and written to
directly under program control, however, some remain
protected from user manipulation. The second area of
Data Memory is reserved for general purpose use. All
locations within this area are read and write accessible
under program control. The third area is reserved for the
LCD Memory. This special area of Data Memory is
mapped directly to the LCD display so data written into
this memory area will directly affect the displayed data.
The addresses of the LCD Memory area overlap those
in the General Purpose Data Memory area. Switching
between the different Data Memory banks is achieved
by setting the Bank Pointer to the correct value.
The start address of the Data Memory for all devices is
the address ²00H². Registers which are common to all
microcontrollers, such as ACC, PCL, etc., have the
same Data Memory address. The LCD Memory is
mapped into Bank. Banks 2 to 6 contain only General
Purpose Data Memory for those devices with larger
Data Memory capacities. As the Special Purpose Data
Memory registers are mapped into all bank areas, they
can subsequently be accessed from any bank location.
General Purpose Data Memory
All microcontroller programs require an area of
read/write memory where temporary data can be stored
and retrieved for use later. It is this area of RAM memory
that is known as General Purpose Data Memory. This
area of Data Memory is fully accessible by the user program for both read and write operations. By using the
²SET [m].i² and ²CLR [m].i² instructions individual bits
can be set or reset under program control giving the
user a large range of flexibility for bit manipulation in the
Data Memory. For devices with larger Data Memory capacities, the General Purpose Data Memory, in addition
to being located in Bank 0, is also stored in Banks 2 to 6,
the actual number of banks present depends upon the
device selected.
Structure
The Data Memory is subdivided into several banks, all
of which are implemented in 8-bit wide RAM. The Data
Memory located in Bank 0 is subdivided into two sections, the Special Purpose Data Memory and the General Purpose Data Memory.
Special Purpose Data Memory
0 0 H
S p e c ia l P u r p o s e
D a ta M e m o ry
This area of Data Memory is where registers, necessary
for the correct operation of the microcontroller, are
stored. Most of the registers are both read and write type
but some are protected and are read only, the details of
which are located under the relevant Special Function
Register section. Note that for locations that are unused,
any read instruction to these addresses will return the
value ²00H². The Special Function registers are
mapped into all banks and can therefore be accessed
from any bank location.
B a n k 1
L C D
M e m o ry
3 F H
4 0 H
G e n e ra l P u rp o s e
D a ta M e m o ry
F F H
B a n k 0
B a n k 2
B a n k 3
B a n k 6
Data Memory Structure
Rev. 1.00
21
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Bank Number
0
1
2
3
4
5
6
SA
Common 00H
x
x
x
x
EA
Common 3FH
x
x
x
x
SPDM
HT56R62
- 128 Bytes
SA
40H
40H
40H
x
x
x
x
EA
7FH
58H
7FH
x
x
x
x
x
x
x
GPDM
SA
Common 00H
SPDM
EA
HT56R65
- 576 Bytes
x
x
x
SA
40H
40H
Common 3FH
40H
40H
x
x
x
EA
FFH
68H
FFH
FFH
x
x
x
GPDM
SA
Common 00H
x
x
x
x
EA
Common 3FH
x
x
x
x
SPDM
HT56R642
- 384 Bytes
SA
40H
40H
40H
x
x
x
x
EA
FFH
5FH
FFH
x
x
x
x
GPDM
SA
Common 00H
x
x
x
EA
Common 3FH
x
x
x
40H
x
x
x
FFH
x
x
x
SPDM
HT56R644
- 576 Bytes
SA
40H
40H
40H
EA
FFH
7FH
FFH
GPDM
SA
Common 00H
EA
Common 3FH
SPDM
HT56R654
- 1152 Bytes
SA
40H
40H
40H
40H
40H
40H
40H
EA
FFH
7FH
FFH
FFH
FFH
FFH
FFH
GPDM
SA
Common 00H
EA
Common 3FH
SPDM
HT56R656
- 1152 Bytes
SA
40H
40H
40H
40H
40H
40H
40H
EA
FFH
9FH
FFH
FFH
FFH
FFH
FFH
GPDM
Data Memory Content
Note:
SPDM: Special Purpose Data Memory
GPDM: General Purpose Data Memory
SA: Start Address
EA: End Address
x: Not implemented
Rev. 1.00
22
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
H T 5 6 R 6 5
H T 5 6 R 6 2
0 0 H
0 1 H
0 2 H
0 3 H
0 4 H
0 5 H
0 6 H
0 7 H
0 8 H
0 9 H
0 A H
0 B H
0 C H
0 D H
0 E H
0 F H
1 0 H
1 1 H
1 2 H
1 3 H
1 4 H
1 5 H
1 6 H
1 7 H
1 8 H
1 9 H
1 A H
1 B H
1 C H
1 D H
1 E H
1 F H
2 0 H
2 1 H
2 2 H
2 3 H
2 4 H
2 5 H
2 6 H
2 7 H
2 8 H
2 9 H
2 A H
2 B H
2 C H
2 D H
2 E H
2 F H
3 0 H
3 1 H
3 2 H
3 3 H
3 4 H
3 5 H
3 6 H
3 7 H
3 8 H
3 9 H
3 A H
3 B H
3 C H
3 D H
3 E H
3 F H
IA
M
IA
M
H T 5 6 R 6 4 4
R 0
P 0
R 1
P 1
B P
A C C
P C L
T B L P
T B L H
R T C C
S T A T U S
IN T C 0
R 0
P 0
R 1
P 1
B P
A C C
P C L
T B L P
T B L H
R T C C
S T A T U S
IN T C 0
R 0
P 0
R 1
P 1
B P
A C C
P C L
T B L P
T B L H
R T C C
S T A T U S
IN T C 0
R 0
P 0
R 1
P 1
B P
A C C
P C L
T B L P
T B L H
R T C C
S T A T U S
IN T C 0
T M R 0
T M R 0 C
P A
P A C
P B
P B C
T M R 0
T M R 0 C
T M R 1 H
T M R 1 L
T M R 1 C
P A
P A C
P B
P B C
T M R 0
T M R 0 C
T M R 1 H
T M R 1 L
T M R 1 C
P A
P A C
P B
P B C
T M R 0
T M R 0 C
T M R 1 H
T M R 1 L
T M R 1 C
P A
P A C
P B
P B C
T M R 0
T M R 0 C
T M R 1 H
T M R 1 L
T M R 1 C
P A
P A C
P B
P B C
P D
P D C
W M 0 L
W M 0 H
W M 1 L
W M 1 H
IN T C 1
P D
P D C
W M 0 L
W M 0 H
W M 1 L
W M 1 H
IN T C 1
P D
P D C
W M 0 L
W M 0 H
W M 1 L
W M 1 H
IN T C 1
P D
P D C
W M 0 L
W M 0 H
W M 1 L
W M 1 H
IN T C 1
P D
P D C
W M 0 L
W M 0 H
W M 1 L
W M 1 H
IN T C 1
P
P
P
P
P W M 2 L
P W M 2 H
A D
A D
A D
A C
C L K
P A
P A
P B
S IM C
S IM C
S IM
S IM A R /S
T M
T M R
T L 0
T L 1
D R
IM C T L 2
R 1
1 C
M 2
M 2
M 3
M 3
R L
R H
C R
S R
M O
W U
P U
P U
P
L
H
H
P
P
L
D
P D P U
IN T E D G E
P D P U
IN T E D G E
T R L
U T 1
U T 2
C
IC
P
P W
P W
P W
P W
A D
A D
A D
A C
C L K
P A
P A
P B
R L
R H
C R
S R
M O D
W U
P U
P U
L C D C
L C D O
L C D O
M IS
M F
P
P
IA
M
IA
M
L C D C T R L
L C D O U T 1
L C D O U T 2
M IS C
M F IC 0
M F IC 1
S IM C T L 0
S IM C T L 1
S IM D R
S IM A R /S IM C T L 2
T M R 2
T M R 2 C
P
P W
P W
P W
P W
A D
A D
A D
A C
C L K
P A
P A
P B
P
IN T
L E D
L C D
L C D
M 2
M 2
M 3
M 3
R L
R H
C R
S R
M O
W U
P U
P U
D P
E D
C
C
O
IA
M
IA
M
H T 5 6 R 6 5 4
H T 5 6 R 6 5 6
R 0
P 0
R 1
P 1
B P
A C C
P C L
T B L P
T B L H
R T C C
S T A T U S
IN T C 0
P
IA
M
IA
M
H T 5 6 R 6 4 2
P
L
H
H
L
D
U
P
IN T
L E D
L C D
L C D
L C D
M
M
G E
T R L
T R L
U T 1
T L 0
T L 1
D R
IM C T L 2
P
P W
P W
P W
P W
A D
A D
A D
A C
C L K
P A
P A
P B
M IS C
M F IC
S IM C
S IM C
S IM
S IM A R /S
P
P
M 2
M 2
M 3
M 3
R L
R H
C R
S R
M O
W U
P U
P U
H
P
P
P
L
H
D P U
E D G
C T R
C T R
O U T
O U T
IS C
F IC
S IM C
S IM C
S IM
S IM A R /S
IA
M
IA
M
P
P W
P W
P W
P W
A D
A D
A D
A C
C L K
P A
P A
P B
L
D
E
L
L
1
2
T L 0
T L 1
D R
IM C T L 2
M 2
M 2
M 3
M 3
R L
R H
C R
S R
M O
W U
P U
P U
L
H
H
L
D
P D P U
IN T E D G E
L E D C T R L
L C D C T R L
L C D O U T 1
L C D O U T 2
M IS C
M F IC 0
M F IC 1
S IM C T L 0
S IM C T L 1
S IM D R
S IM A R /S IM C T L 2
T M R 2
T M R 2 C
: U n u s e d R e a d a s "0 0 "
Special Purpose Data Memory
Rev. 1.00
23
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Display Memory
Indirect Addressing Registers - IAR0, IAR1
The data to be displayed on the LCD or LED display is
stored in an area of fully accessible Data Memory. By
writing to this area of RAM, the display output can be directly controlled by the application program. As this
Memory exists in Bank 1, but have addresses which
map into the General Purpose Data Memory, it is necessary to first ensure that the Bank Pointer is set to the
value 01H before accessing the Display Memory. The
Display Memory can only be accessed indirectly using
the Memory Pointer MP1 and the indirect addressing
register IAR1. When the Bank Pointer is set to Bank 1 to
access the Display Memory, if any addresses with a
value less than 40H are read, the Special Purpose
Memory in Bank 0 will be accessed. Also, if the Bank
Pointer is set to Bank 1, if any addresses higher than the
last address in Bank 1 are read, then a value of 00H will
be returned.
The Indirect Addressing Registers, IAR0 and IAR1, although having their locations in normal RAM register
space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data
manipulation uses these Indirect Addressing Registers
and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0 and IAR1 registers will result in
no actual read or write operation to these registers but
rather to the memory location specified by their corresponding Memory Pointers, MP0 or MP1. Acting as a
pair, IAR0 and MP0 can together access data from Bank
0 while the IAR1 and MP1 register pair can access data
from any bank. As the Indirect Addressing Registers are
not physically implemented, reading the Indirect Addressing Registers indirectly will return a result of ²00H²
and writing to the registers indirectly will result in no operation.
Special Function Registers
Memory Pointers - MP0, MP1
To ensure successful operation of the microcontroller,
certain internal registers are implemented in the Data
Memory area. These registers ensure correct operation
of internal functions such as timers, interrupts, etc., as
well as external functions such as I/O data control and
A/D converter operation. The location of these registers
within the Data Memory begins at the address 00H. Any
unused Data Memory locations between these special
function registers and the point where the General Purpose Memory begins is reserved for future expansion
purposes, attempting to read data from these locations
will return a value of 00H.
Two Memory Pointers, known as MP0 and MP1 are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in
the same way as normal registers providing a convenient way with which to address and track data. When
any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the
microcontroller is directed to, is the address specified by
the related Memory Pointer. MP0, together with Indirect
Addressing Register, IAR0, are used to access data
from Bank 0, while MP1 and IAR1 are used to access
data from all banks.
The following example shows how to clear a section of
four RAM locations already defined as locations adres1
to adres4.
data .section ¢data¢
adres1
db ?
adres2
db ?
Adres3
db ?
adres4
db ?
block
db ?
code .section at 0 ¢code¢
org 00h
start:
mov
mov
mov
mov
a,04h
block,a
a,offset adres1
mp0,a
; setup size of block
loop:
clr
inc
sdz
jmp
IAR0
mp0
block
loop
; clear the data at address defined by MP0
; increment memory pointer
; check if last memory location has been cleared
; Accumulator loaded with first RAM address
; setup memory pointer with first RAM address
continue:
The important point to note here is that in the example shown above, no reference is made to specific RAM addresses.
Rev. 1.00
24
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Bank Pointer - BP
cation, however, as the register is only 8-bit wide, only
jumps within the current Program Memory page are permitted. When such operations are used, note that a
dummy cycle will be inserted.
The Data Memory is divided several banks, the total
number of which depends upon the device chosen. Selecting the required Data Memory area is achieved using the Bank Pointer. If data in Bank 0 is to be accessed,
then the BP register must be loaded with the value 00H,
while if data in Bank 1 is to be accessed, then the BP
register must be loaded with the value 01H, and so on.
Look-up Table Registers - TBLP, TBLH
These two special function registers are used to control
operation of the look-up table which is stored in the Program Memory. TBLP is the table pointer and indicates
the location where the table data is located. Its value
must be setup before any table read commands are executed. Its value can be changed, for example using the
²INC² or ²DEC² instructions, allowing for easy table data
pointing and reading. TBLH is the location where the
high order byte of the table data is stored after a table
read data instruction has been executed. Note that the
lower order table data byte is transferred to a user defined location.
The Data Memory is initialised to Bank 0 after a reset,
except for the WDT time-out reset in the Power Down
Mode, in which case, the Data Memory bank remains
unaffected. It should be noted that the Special Function
Data Memory is not affected by the bank selection,
which means that the Special Function Registers can be
accessed from within any bank. Directly addressing the
Data Memory will always result in Bank 0 being accessed irrespective of the value of the Bank Pointer. Accessing data from banks other than Bank 0 must be
implemented using Indirect addressing.
Status Register - STATUS
Accumulator - ACC
This 8-bit register contains the zero flag (Z), carry flag
(C), auxiliary carry flag (AC), overflow flag (OV), power
down flag (PDF), and watchdog time-out flag (TO).
These arithmetic/logical operation and system management flags are used to record the status and operation of
the microcontroller.
The Accumulator is central to the operation of any
microcontroller and is closely related with operations
carried out by the ALU. The Accumulator is the place
where all intermediate results from the ALU are stored.
Without the Accumulator it would be necessary to write
the result of each calculation or logical operation such
as addition, subtraction, shift, etc., to the Data Memory
resulting in higher programming and timing overheads.
Data transfer operations usually involve the temporary
storage function of the Accumulator; for example, when
transferring data between one user defined register and
another, it is necessary to do this by passing the data
through the Accumulator as no direct transfer between
two registers is permitted.
With the exception of the TO and PDF flags, bits in the
status register can be altered by instructions like most
other registers. Any data written into the status register
will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO
flag can be affected only by a system power-up, a WDT
time-out or by executing the ²CLR WDT² or ²HALT² instruction. The PDF flag is affected only by executing the
²HALT² or ²CLR WDT² instruction or during a system
power-up.
Program Counter Low Register - PCL
To provide additional program control functions, the low
byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area
of the Data Memory. By manipulating this register, direct
jumps to other program locations are easily implemented. Loading a value directly into this PCL register
will cause a jump to the specified Program Memory lob 7
B P 2
B P 1
The Z, OV, AC and C flags generally reflect the status of
the latest operations.
· C is set if an operation results in a carry during an ad-
dition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C
is also affected by a rotate through carry instruction.
b 0
B P 0
B P R e g is te r
B P 2
0
0
0
0
1
1
1
1
B P 1
0
0
1
1
0
0
1
1
B P 0
0
1
0
1
0
1
0
1
B a n k
0
1
2
3
4
5
6
N o t u s e d
N o t im p le m e n te d ,w r ite " 0 " o n ly
Bank Pointer
Rev. 1.00
25
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
b 0
T O
P D F
O V
Z
A C
C
S T A T U S R e g is te r
A r
C a
A u
Z e
ith m e
r r y fla
x ilia r y
r o fla g
O v e r flo w
g
tic /L o g ic O p e r a tio n F la g s
c a r r y fla g
fla g
S y s te m M
P o w e r d o w
W a tc h d o g
N o t im p le m
a n
n
tim
e
a g e m e n t F la g s
fla g
e - o u t fla g
n te d , re a d a s "0 "
Status Register
· AC is set if an operation results in a carry out of the
registers can also be preloaded with fixed data to allow
different time intervals to be setup. The associated
control registers, TMR0C, TMR1C and TMR2C contain
the setup information for these timers, which determines
in what mode the timer is to be used as well as containing
the timer on/off control function.
low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is
cleared.
· Z is set if the result of an arithmetic or logical operation
is zero; otherwise Z is cleared.
· OV is set if an operation results in a carry into the high-
Input/Output Ports and Control Registers
est-order bit but not a carry out of the highest-order bit,
or vice versa; otherwise OV is cleared.
Within the area of Special Function Registers, the I/O
registers and their associated control registers play a
prominent role. All I/O ports have a designated register
correspondingly labeled as PA, PB and PD. These labeled I/O registers are mapped to specific addresses
within the Data Memory as shown in the Data Memory
table, which are used to transfer the appropriate output
or input data on that port. With each I/O port there is an
associated control register labeled PAC, PBC and PDC,
also mapped to specific addresses with the Data Memory. The control register specifies which pins of that port
are set as inputs and which are set as outputs. To setup
a pin as an input, the corresponding bit of the control
register must be set high, for an output it must be set
low. During program initialization, it is important to first
setup the control registers to specify which pins are outputs and which are inputs before reading data from or
writing data to the I/O ports. One flexible feature of these
registers is the ability to directly program single bits using the ²SET [m].i² and ²CLR [m].i² instructions. The
ability to change I/O pins from output to input and vice
versa by manipulating specific bits of the I/O control registers during normal program operation is a useful feature of these devices.
· PDF is cleared by a system power-up or executing the
²CLR WDT² instruction. PDF is set by executing the
²HALT² instruction.
· TO is cleared by a system power-up or executing the
²CLR WDT² or ²HALT² instruction. TO is set by a
WDT time-out.
In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be
pushed onto the stack automatically. If the contents of
the status registers are important and if the subroutine
can corrupt the status register, precautions must be
taken to correctly save it.
Interrupt Control Registers
These 8-bit registers, INTC0, INTC1, MFIC, MFIC0,
MFIC1 and INTEDGE, control the operation of the device
interrupt functions. By setting various bits within these
registers using standard bit manipulation instructions, the
enable/disable function of each interrupt can be independently controlled. A master interrupt bit within the
INTC0 register, the EMI bit, acts like a global enable/disable and is used to set all of the interrupt enable bits on or
off. This bit is cleared when an interrupt routine is entered
to disable further interrupt and is set by executing the
²RETI² instruction. The INTEDGE register is used to select the active edges for the two external interrupt pins
INT0 and INT1.
Pulse Width Modulator Registers
The devices contain multiple Pulse Width Modulator outputs each with their own related independent control register pair, known as PWM0L/PWM0H, PWM1L/PWM1H,
PWM2L/PWM2H and PWM3L/PWM3H. The 12-bit contents of each register pair, which defines the duty cycle
value for the modulation cycle of the Pulse Width Modulator, along with an enable bit are contained in these register pairs.
Timer/Event Counter Registers
The devices contain several internal 8-bit and 16-bit
Timer/Event Counters, the actual amount depends upon
which device is selected. The registers TMR0, TMR1,
TMR2 and the register pair TMR1L/TMR1H are the
locations where the timer values are located. These
Rev. 1.00
26
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
A/D Converter Registers ADRL, ADRH, ADCR, ACSR
Input/Output Ports
Holtek microcontrollers offer considerable flexibility on
their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain
pins, the user is provided with an I/O structure to meet
the needs of a wide range of application possibilities.
The device contains a multiple channel 12-bit A/D converter. The correct operation of the A/D requires the use
of two data registers and two control registers. The two
data registers, a high byte data register known as
ADRH, and a low byte data register known as ADRL, are
the register locations where the digital value is placed
after the completion of an analog to digital conversion
cycle. Functions such as the A/D enable/disable, A/D
channel selection and A/D clock frequency are determined using the two control registers, ADCR and ACSR.
The device contains two serial interfaces, an SPI and an
I2C interface. The SIMCTL0, SIMCTL1, SIMCTL2 and
SIMAR are the control registers for the Serial Interface
function while the SIMDR is the data register for the Serial Interface Data.
The device provides 24 bidirectional input/output lines
labeled with port names PA, PB and PD. These I/O ports
are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory
table. All of these I/O ports can be used for input and
output operations. For input operation, these ports are
non-latching, which means the inputs must be ready at
the T2 rising edge of instruction ²MOV A,[m]², where m
denotes the port address. For output operation, all the
data is latched and remains unchanged until the output
latch is rewritten.
Port A Wake-up Register - PAWU
Pull-high Resistors
All pins on Port A have a wake-up function enable a low
going edge on these pins to wake-up the device when it
is in a power down mode. The pins on Port A that are
used to have a wake-up function are selected using this
resister.
Many product applications require pull-high resistors for
their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as an input have
the capability of being connected to an internal pull-high
resistor. These pull-high resistors are selected using
registers PAPU, PBPU and PDPU and are implemented
using weak PMOS transistors.
Serial Interface Registers
Pull-High Resistors - PAPU, PBPU, PDPU
All I/O pins on Ports PA, PB and PD, if setup as inputs,
can be connected to an internal pull-high resistor. The
pins which require a pull-high resistor to be connected
are selected using these registers.
Port A Wake-up
The HALT instruction forces the microcontroller into a
Power Down condition which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the
microcontroller, one of which is to change the logic
condition on one of the Port A pins from high to low. After
a HALT instruction forces the microcontroller into entering a Power Down condition, the processor will remain
in a low-power state until the logic condition of the selected wake-up pin on Port A changes from high to low.
This function is especially suitable for applications that
can be woken up via external switches. Each pin on Port
A can be selected individually to have this wake-up feature using the PAWU register.
Register - CLKMOD
The device operates using a dual clock system whose
mode is controlled using this register. The register controls functions such as the clock source, the idle mode
enable and the division ratio for the slow clock.
LCD/LED Registers LCDCTRL, LEDCTRL, LCDOUT1, LCDOUT2
The device contains a fully integrated LCD/LED Driver
function which can be setup in various configurations allowing it to control a wide range of external LCD and
LED panels. Most of these options are controlled using
the LCDCTRL and LECTRL registers. As some of the
LCD segment driving pins can also be setup to be used
as CMOS outputs, two registers, LCDOUT1 and
LCDOUT2, are used to select the required function.
Port A Open Drain Function
All I/O pins in the device have CMOS structures, however Port A pins PA0~PA3 can also be setup as open
drain structures. This is implemented using the ODE0~
ODE3 bits in the MISC register.
Miscellaneous Register - MISC
The miscellaneous register is used to control two functions. The four lower bits are used for the Watchdog
Timer control, while the highest four bits are used to select open drain outputs for pins PA0~PA3.
Rev. 1.00
27
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
O D E 3
O D E 2
O D E 1
O D E 0
W D T E N 3
W D T E N 2
b 0
W D T E N 0
W D T E N 1
M IS C
R e g is te r
W a tc h d o g T im e r E n a b le C o n tr o l
- d e s c r ib e d e ls e w h e r e
P A 0 O p e n D r a in C o n tr o l
1 : e n a b le
0 : d is a b le
P A 1 O p e n D r a in C o n tr o l
1 : e n a b le
0 : d is a b le
P A 2 O p e n D r a in C o n tr o l
1 : e n a b le
0 : d is a b le
P A 3 O p e n D r a in C o n tr o l
1 : e n a b le
0 : d is a b le
PA0~PA3 Open Drain Control - MISC
V
P u ll- H ig h
O p tio n
C o n tr o l B it
D a ta B u s
Q
D
W r ite C o n tr o l R e g is te r
W e a k
P u ll- u p
Q
C K
S
C h ip R e s e t
R e a d C o n tr o l R e g is te r
I/O
p in
A /D
In p u t P o rt
D a ta B it
Q
D
W r ite D a ta R e g is te r
C K
Q
S
R e a d D a ta R e g is te r
S y s te m
D D
M
U
X
W a k e -u p
W a k e - u p S e le c t
P A o n ly
Generic Input/Output Structure
V
D a ta B u s
W r ite C o n tr o l R e g is te r
P u ll- H ig h
R e g is te r
S e le c t
C o n tr o l B it
Q
D
D D
W e a k
P u ll- u p
Q
C K
S
C h ip R e s e t
R e a d C o n tr o l R e g is te r
W r ite D a ta R e g is te r
D a ta B it
Q
D
C K
S
Q
M
R e a d D a ta R e g is te r
P C R 2
P C R 1
P C R 0
T o A /D
U
X
A n a lo g
In p u t
S e le c to r
C o n v e rte r
A C S 2 ~ A C S 0
A/D Input/Output Structure
Rev. 1.00
28
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
P X P U 7
P X P U 1
b 0
P X P U 0
P A P U , P B P U , P D P U R e g is te r
P A .0 , P B .0 , P D .0 P u ll- h ig h
1 : e n a b le
0 : d is a b le
P A .1 , P B .1 , P D .1 P u ll- h ig h
1 : e n a b le
0 : d is a b le
P A .7 , P B .7 , P D .7 P u ll- h ig h
1 : e n a b le
0 : d is a b le
Pull-High Resistor Register - PAPU, PBPU, PDPU
· PFD Output
I/O Port Control Registers
The device contains a PFD function whose single output is pin-shared with I/O pin PA3. The output function
of this pin is chosen via a configuration option and remains fixed after the device is programmed. Note that
the corresponding bit of the port control register,
PAC.3, must setup the pin as an output to enable the
PFD output. If the PAC port control register has setup
the pin as an input, then the pin will function as a normal logic input with the usual pull-high selection, even
if the PFD configuration option has been selected.
Each I/O port has its own control register known as PAC,
PBC and PDC, to control the input/output configuration.
With this control register, each CMOS output or input
with or without pull-high resistor structures can be reconfigured dynamically under software control. Each pin
of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as
an input, the corresponding bit of the control register
must be written as a ²1². This will then allow the logic
state of the input pin to be directly read by instructions.
When the corresponding bit of the control register is
written as a ²0², the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions
can still be used to read the output register. However, it
should be noted that the program will in fact only read
the status of the output data latch and not the actual
logic status of the output pin.
· PWM Outputs
The device contains several PWM outputs shared
with pins PD0~PD3. The PWM output functions are
chosen via registers. Note that the corresponding bit
of the port control register, PDC, must setup the pin as
an output to enable the PWM output. If the PDC port
control register has setup the pin as an input, then the
pin will function as a normal logic input with the usual
pull-high selection, even if the PWM registers have
enabled the PWM function.
Pin-shared Functions
· A/D Inputs
The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design
constraints on designers but by supplying pins with
multi-functions, many of these difficulties can be overcome. For some pins, the chosen function of the
multi-function I/O pins is set by configuration options
while for others the function is set by application program control.
The device contains a multi-channel A/D converter inputs. All of these analog inputs are pin-shared with I/O
pins on Port B. If these pins are to be used as A/D inputs and not as normal I/O pins then the corresponding
bits in the A/D Converter Control Register, ADCR, must
be properly set. There are no configuration options associated with the A/D function. If used as I/O pins, then
full pull-high resistor register remain, however if used
as A/D inputs then any pull-high resistor selections associated with these pins will be automatically disconnected.
· External Interrupt Inputs
The external interrupt pins INT0, INT1 are pin-shared
with the I/O pins PD4, PD5. For applications not requiring an external interrupt input, the pin-shared external interrupt pin can be used as a normal I/O pin,
however to do this, the external interrupt enable bits in
the INTC0 register must be disabled.
I/O Pin Structures
The accompanying diagrams illustrate the internal
structures of some I/O pin types. As the exact logical
construction of the I/O pin will differ from these drawings, they are supplied as a guide only to assist with the
functional understanding of the I/O pins. The wide range
of pin-shared structures does not permit all types to be
shown.
· External Timer Clock Input
The external timer pins TMR0, TMR1 and TMR2 are
pin-shared with I/O pins. To configure them to operate
as timer inputs, the corresponding control bits in the
timer control register must be correctly set and the pin
must also be setup as an input. Note that the original
I/O function will remain even if the pin is setup to be
used as an external timer input.
Rev. 1.00
29
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Programming Considerations
All device include a wide range of options to enable LCD
and LED displays of various types to be driven. The table shows the range of options available across the device range.
Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data
and port control registers will be set high. This means
that all I/O pins will default to an input state, the level of
which depends on the other connected circuitry and
whether pull-high selections have been chosen. If the
port control registers, PAC, PBC and PDC, are then programmed to setup some pins as outputs, these output
pins will have an initial high output value unless the associated port data registers, PA, PB and PD, are first
programmed. Selecting which pins are inputs and which
are outputs can be achieved byte-wide by loading the
correct values into the appropriate port control register
or by programming individual bits in the port control register using the ²SET [m].i² and ²CLR [m].i² instructions.
Note that when using these bit control instructions, a
read-modify-write operation takes place. The
microcontroller must first read in the data on the entire
port, modify it to the required new bit values and then rewrite this data back to the output ports.
T 1
S y s te m
T 2
T 3
T 4
T 1
T 2
T 3
Part No.
HT56R62
HT56R65
HT56R642
HT56R644
HT56R654
HT56R656
Note:
P o rt D a ta
R e a d fro m
Driver
No.
1/2
25´2
1/3
25´3
1/4
24´4
1/2
41´2
1/3
41´3
1/4
40´4
1/8
24´8
1/16
16´16
1/8
40´8
1/16
32´16
1/8
56´8
1/16
48´16
Bias
Bias
Type
Wave
Type
1/2
or
1/3
C
or
R
A
or
B
1/3,
1/4
or
1/5
R
A
or
B
LCD Selections
T 4
C lo c k
W r ite to P o r t
Duty
1. The HT56R62 and HT56R65 52-pin
packages only have R-bias type.
2. The HT56R62 and HT56R65 devices do not
have an LED driver function.
P o rt
Read/Write Timing
Device
Port A has the additional capability of providing wake-up
functions. When the device is in the Power Down Mode,
various methods are available to wake the device up.
One of these is a high to low transition of any of the Port
A pins. Single or multiple pins on Port A can be setup to
have this function.
HT56R642
LCD and LED Driver
For large volume applications, which incorporate an
LCD in their design, the use of a custom display rather
than a more expensive character based display reduces
costs significantly. However, the corresponding COM
and SEG signals required, which vary in both amplitude
and time, to drive such a custom display require many
special considerations for proper LCD operation to occur. These devices all contain an LCD Driver function,
which with their internal LCD signal generating circuitry
and various options, will automatically generate these
time and amplitude varying signals to provide a means
of direct driving and easy interfacing to a range of custom LCDs.
HT56R644
HT56R654
HT56R656
LED Driver No.
Static
24´1
1/4
24´4
1/8
24´8
1/12
16´12
1/16
16´16
Static
40´1
1/4
40´4
1/8
40´8
1/12
32´12
1/16
32´16
Static
56´1
1/4
56´4
1/8
56´8
1/12
48´12
1/16
48´16
LED Selections
Note:
Additionally some of the devices also include LED driver
circuitry which can generated the required signals to
drive the COM and SEGMENT signals for LED panels.
Rev. 1.00
LED Duty
30
The HT56R62 and HT56R65 devices do not
have an LED driver function.
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
V
A
V M A X
V L C D 1
L C D
P o w e r S u p p ly
C 1
(= V L C D 1 ´ 1 .5 )
V
V M A X
V L C D 1
C h a rg e
P u m p
C 2
B
(= V L C D 1 )
C
V
C 2
C h a rg e
P u m p
0 .1 m F
V 1
0 .1 m F
B
(= V L C D 1 ´ 0 .5 )
V L C D 2
(= V L C D 1 ´ 0 .5
V C u s e d fo r
1 /3 B ia s o n ly )
C
A
V 1
0 .1 m F
V
C 1
V
(= V L C D 1 )
0 .1 m F
L C D
P o w e r S u p p ly
V L C D 2
0 .1 m F
0 .1 m F
ty p e 1 /3 B ia s p
C
´ 3 C h a r g e P u m
ty p e 1 /2 B ia s p
´ 2 C h a r g e P u m
C Type Bias Voltage Levels
V
A
(= V L C D 1 )
V
V M A X
V M A X
V L C D 1
V L C D 1
R
L C D
P o w e r S u p p ly
A
V
B
V
L C D
P o w e r S u p p ly
R
B
(= V L C D 1 ´ 2 /3 )
R
(= V L C D 1 ´ 1 /2 )
C
(= V L C D 1 ´ 1 /3 )
R
R
L C D O n /O ff
R
V
(= V L C D 1 )
L C D O n /O ff
ty p e 1 /3 B ia s
R
ty p e 1 /2 B ia s
R Type Bias Voltage Levels - HT56R62/HT56R65
V L C D
V
A
(= V L C D )
V
R
L C D
P o w e r S u p p ly
B
(= V L C D ´ 2 /3 )
V
R
C
(= V L C D ´ 1 /3 )
R
L C D O n /O ff
R
ty p e 1 /3 B ia s
V L C D
V
A
(= V L C D )
V
R
L C D
P o w e r S u p p ly
V
R
R
R
C
V
V
R
V
R
V
R
L C D O n /O ff
L C D
ty p e 1 /5 B ia s
R
R
D
(= V L C D ´ 1 /4 )
E
(= V L C D ´ 1 /5 )
C
(= V L C D ´ 2 /4 )
D
(= V L C D ´ 2 /5 )
L C D
P o w e r S u p p ly
B
(= V L C D ´ 3 /4 )
(= V L C D ´ 3 /5 )
R
A
B
(= V L C D ´ 4 /5 )
V
V L C D
V
(= V L C D )
R
O n /O ff
ty p e 1 /4 B ia s
R Type Bias Voltage Levels - HT56R642/HT56R644/HT56R654/HT56R656
Rev. 1.00
31
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Display Memory
The accompanying waveform diagrams show the
generated waveforms for a range of duty and bias types.
The huge number of permutations of available for the
LCD and LED waveform types does not permit all types
to be depicted.
An area of Data Memory is especially reserved for use
for the LCD/LED display data. This data area is known
as the Display Memory. Any data written here will be automatically read by the internal display driver circuits,
which will in turn automatically generate the necessary
LCD or LED driving signals. Therefore any data written
into this Memory will be immediately reflected into the
actual display connected to the microcontroller.
b 7
S E G
5 4
7 7 H
S E G
5 5
0
4 6
6 F H
S E G
4 7
C O M
S E G
1
6 E H
C O M
1
2
S E G
C O M
4 1 H
3
b 7
S E G
0
HT56R656 Memory Map - 56´8
b 0
4 0 H
C O M
b 1
4
b 2
b 0
7 6 H
C O M
b 3
b 1
1
C O M 5
b 4
b 2
S E G
C O M 6
b 5
b 3
4 1 H
7
b 6
b 4
S E G
The accompanying Display Memory Map diagrams
shows how the internal Display Memory is mapped to
the Segments and Commons of the display for the largest device, which is the HT56R656. Display Memory
Maps for devices with smaller memory capacities can
be extrapolated from these diagrams.
b 7
b 5
4 0 H
C O M
As the Display Memory addresses overlap those of the
General Purpose Data Memory, it s stored in its own
independent Bank 1 area. The Data Memory Bank to be
used is chosen by using the Bank Pointer, which is a
special function register in the Data Memory, with the
name, BP. To access the Display Memory therefore requires first that Bank 1 is selected by writing a value of
01H to the BP register. After this, the memory can then
be accessed by using indirect addressing through the
use of Memory Pointer MP1. With Bank 1 selected, then
using MP1 to read or write to the memory area, starting
with address 40H, will result in operations to the Display
Memory. Directly addressing the Display Memory is not
applicable and will result in a data access to the Bank 0
General Purpose Data Memory.
b 6
0
b 6
b 5
b 4
b 3
b 2
b 1
b 0
7 0 H
S E G
7 1 H
S E G
1
9 E H
S E G
4 6
9 F H
S E G
4 7
0
C O M
C O M
C O M
C O M
1 2
1 1
1 0
9
1 3
8
C O M
1 4
C O M
C O M
1
1 5
C O M
2
C O M
C O M
3
0
C O M
4
C O M
C O M
C O M 5
C O M 6
C O M
7
HT56R656 Memory Map - 48´16
Rev. 1.00
32
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
LCD/LED Registers
Clock Source
Control Registers in the Data Memory, are used to control the various setup features of the LCD/LED Driver.
There is one control register for the LCD function,
LCDCTRL, and one for the LED function, LEDCTRL.
Various bits in these registers control functions such as
duty type, bias type, bias resistor selection as well as
overall LCD enable and disable. The LEDSEL bit in the
LEDCTRL register must be first setup to determine
whether the display is an LED or LCD type. Programming this bit will determine what other options are
available. The LCDEN bit in the LCDCTRL and LEDEN
bit in the LEDCTRL register, which provide the overall
LCD/LED enable/disable function, will only be effective
when the device is in the Normal, Slow or Idle Mode. If
the device is in the Sleep Mode then the display will always be disabled. Bits RSEL0 and RSEL1 in the
LCDCTRL register select the internal bias resistors to
supply the LCD panel with the correct bias voltages. A
choice to best match the LCD panel used in the application can be selected also to minimise bias current. The
TYPE bit in the same register is used to select whether
Type A or Type B LCD control signals are used.
The LCD clock source is the internal clock signal, fSUB,
divided by 8, using an internal divider circuit. The fSUB internal clock is supplied by either the internal 32K_INT
oscillator or the external 32768Hz oscillator, the choice
of which is determined by a configuration option. For
proper LCD operation, this arrangement is provided to
generate an ideal LCD clock source frequency of 4kHz.
fSUB Clock Source
The number of COM and SEG outputs supplied by the
LCD driver, as well as its biasing and duty selections,
are dependent upon how the LCD control bits are programmed. The Bias Type, whether C or R type is selected using a configuration option.
If the C-type of bias is used when an internal charge
pump will be enabled. Note that the C-type bias is not
available on the 52-pin QFP package type.
The nature of Liquid Crystal Displays require that only
AC voltages can be applied to their pixels as the application of DC voltages to LCD pixels may cause permanent
damage. For this reason the relative contrast of an LCD
display is controlled by the actual RMS voltage applied
to each pixel, which is equal to the RMS value of the
voltage on the COM pin minus the voltage applied to the
SEG pin. This differential RMS voltage must be greater
than the LCD saturation voltage for the pixel to be on
and less than the threshold voltage for the pixel to be off.
The requirement to limit the DC voltage to zero and to
control as many pixels as possible with a minimum number of connections, requires that both a time and amplitude signal is generated and applied to the application
LCD. These time and amplitude varying signals are automatically generated by the LCD driver circuits in the
microcontroller. What is known as the duty determines
the number of common lines used, which are also
known as backplanes or COMs. The duty, which is chosen by a control bit to have a value of 1/2, 1/3, 1/4 etc
and which equates to a COM number of 2, 3, 4 etc,
therefore defines the number of time divisions within
each LCD signal frame. Two types of signal generation
are also provided, known as Type A and Type B, the required type is selected via the TYPE bit in the
LCDCTRL register. Type B offers lower frequency signals, however lower frequencies may introduce flickering and influence display clarity.
Reset LCD = (Sleep Mode AND LCDEN) OR LCDEN.
LCDEN =0 and LCDEN =1 must be enabled to activate
the LCDCTRL register function.
Reset LCD
Off
Ö
0
On
Ö
1
Off
x
1
On
Ö
LCD Reset Function
Rev. 1.00
4kHz
When the LEDSEL bit in the LEDCTRL register is
cleared to zero, the COM and SEG lines will be setup as
LCD driver pins to drive the LCD display.
The LCD has an internal reset function that is an OR
function of the inverted LCDEN bit in the LCDCTRL register and the Sleep function. The LCD reset signal is active high. The LCDEN signal is the inverse of the
LCDEN bit in the LCDCTRL register.
Sleep Mode
External 32768Hz Osc.
LCD Driver Output
LCD Reset Function
0
4kHz
LCD Clock Source
Two registers, LCDOUT1 and LCDOUT2 are used to
determine if the output function of display pins SEG0~
SEG23 are used as segment drivers or CMOS outputs.
If used as CMOS outputs then the Display Memory is
used to determine the logic level of the CMOS output
pins. Note that as only two bits are used to determine
t h e o u t p u t f u n c t i o n o f t h e S E G 0~ S E G 7 a n d
SEG8~SEG15 pins, individual pins from these two
groups of pins cannot be chosen to have either a segment or CMOS output function. The output function of
pins SEG16~SEG23 can be chosen individually to be
either a segment driver or a CMOS input.
LCDEN
LCD Clock Frequency
Internal 32K_INT Osc.
33
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
T Y P E
b 0
D T Y C 1 D T Y C 0
B IA S
R S E L 1
R S E L 0
L C D E N
L C D C T R L R e g is te r
L C D e
1 : e n a
0 : d is a
In th e
L C D w
In th e
L C D
R S E
0
0
1
1
L C D
1 : 1 /3
0 : 1 /2
n a b le
b le
b le
N o rm
ill b e
S le e p
/d is a b le c o n tr o l
a l, S lo w o r Id le m o d e
o n /o ff a c c o r d in g to " L C D E N " = 1 /0
m o d e th e L C D is a lw a y s o ff
b ia s r e s is to r s e le c t
L 1 R S E L 0
1 /3
6 0
0
3 0
1
1 0
0
1
5 0
B ia s
B ia s
B ia s
B ia s
0 k W
0 k W
0 k W
k W
1 /2 B ia s
4 0
2 0
6 7
3 4
0 k W
0 k W
k W
k W
N o t im p le m e n te d , r e a d a s " 0 "
L C D D u ty
D T Y C 1
0
0
1
1
D T Y C 0
0
1
1
1
0
1
1
r
L C D T y p e A o r B
1 : T y p e B
0 : T y p e A
/2 d u
/3 d u
/4 d u
e s e rv
ty
ty
ty
e d
LCD Control Register - LCDCTRL for HT56R62/HT56R65
b 7
T Y P E
b 0
D T Y C
B IA S 1
B IA S 0
R S E L 1
R S E L 0
L C D E N
L C D C T R L R e g is te r
L C D
1 : e
0 : d
In N
L C D
In S
e n a b le
n a b le
is a b le
o r m a l, S
w ill b e
le e p m o
L C D b ia s r e
R S E L 1 R
0
1
1
/d is a b le c o n tr o l: d e fa u lt v a lu e " 0 "
lo w , Id le m o d e
o n /o ff a c c o r d in g to " L C D E N " = 1 /0
d e L C D is a lw a y s o ff
s is to r s e le
S E L 0
1
x
1
0
1
1
5
D e fin e L C D b ia s
B IA S 1 B IA S 0
0
0
1
0
0
1
1
1
c t
/5 B ia s
0 0 0 k W
0 0 k W
k W
0 0 :
0 1 :
1 0 :
1 1 :
B ia s
1 /3
1 /4
1 /5
R e
B ia
B ia
B ia
s e rv
1 /4 B ia s
8 0 0 k W
8 0 k W
4 k W
1 /3 B ia s
6 0 0 k W
6 0 k W
3 k W
s
s
s
e d
D e fin e L C D d u ty
0 : 1 /8 d u ty
1 : 1 /1 6 d u ty
N o t im p le m e n te d , r e a d a s " 0 "
L C D T y p e A o r B
0 : T y p e A
1 : T y p e B
LCD Control Register - LCDCTRL for HT56R642/ HT56R644/ HT56R654/ HT56R656
Rev. 1.00
34
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 0
b 7
D T Y E 2 D T Y E 1 D T Y E 0
S E G P
C O M P
L E D E N
L E D S E L
L E D C T R L R e g is te r
S e le c t L C D
0 : L C D
1 : L E D
o r L E D
L E D
0 : d
1 : e
In N
L E D
In S
/d is a b le c o n tr o l: d e fa u lt v a lu e " 0 "
e n a b le
is a b le
n a b le
o r m a l, S
w ill b e
le e p m o
lo w , Id le m o d e
o n /o ff a c c o r d in g to " L E D E N " = 1 /0
d e L E D is a lw a y s o ff
S e le c t C O M p o la r ity
0 : lo w a c tiv e
1 : h ig h a c tiv e
S e le c t S E G p o la r ity
0 : lo w a c tiv e
1 : h ig h a c tiv e
D e fin e L E D d u ty
D T Y E 2 D T Y E 1
0
0
0
0
1
0
1
0
0
1
0
1
1
1
1
1
D T Y E 0
0
1
0
1
0
1
0
1
s ta
1 /4
1 /8
1 /8
1 /1
1 /1
1 /1
1 /1
tic
d
d
d
2
2
6
6
u ty
u ty
u ty
d u ty
d u ty
d u ty
d u ty
N o t im p le m e n te d , r e a d a s " 0 "
LED Control Register - LEDCTRL
b 7
b 0
L C D O 0
L C D O U T 1 R e g is te r - H T 5 6 R 6 2 o n ly
S E G 0 ~ S E G 8 s e g m e n t o r C M O S o u tp u t
1 : C M O S o u tp u t
0 : S E G o u tp u t
N o t im p le m e n te d , r e a d a s " 0 "
b 7
L C D O 8
b 0
L C D O 0
L C D O U T 1 R e g is te r - H T 5 6 R 6 2 e x c e p te d
S E G 0 ~ S E G 7 s e g m e n t o r C M O S o u tp u t
1 : C M O S o u tp u t
0 : S E G o u tp u t
S E G 8 ~ S E G 1 5 s e g m e n t o r C M O S o u tp u t
1 : C M O S o u tp u t
0 : S E G o u tp u t
N o t im p le m e n te d , r e a d a s " 0 "
LCD Output Control Register - LCDOUT1
b 7
L C D O 1 5
L C D O 1 4
L C D O 1 3
L C D O 1 2
L C D O 1 1
L C D O 1 0
L C D O 9
b 0
L C D O 8
L C D O U T 2 R e g is te r - H T 5 6 R 6 2 o n ly
S E G 8 ~ S E G 1 5 s e g m e n t o r C M O S o u tp u t
1 : C M O S o u tp u t
0 : S E G o u tp u t
b 7
L C D O 2 3
L C D O 2 2
L C D O 2 1
L C D O 2 0
L C D O 1 9
L C D O 1 8
L C D O 1 7
b 0
L C D O 1 6
L C D O U T 2 R e g is te r - H T 5 6 R 6 2 e x c e p te d
S E G 1 6 ~ S E G 2 3 s e g m e n t o r C M O S o u tp u t
1 : C M O S o u tp u t
0 : S E G o u tp u t
LCD Output Control Register - LCDOUT2
Rev. 1.00
35
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
LED Driver Output
Condition
The LED driver uses the COM and SEG lines to drive
the LED display. The number of COM and SEG outputs
supplied by the LED driver, as well as its biasing and
duty selections, are dependent upon how the LED control bits are programmed.
VDD > VLCD1
Connect VMAX to VDD
Otherwise
Connect VMAX to VLCD1
R Type Bias Current VMAX Connection
For C type biasing an external LCD voltage source must
also be supplied on pin VLCD1 to generate the internal
biasing voltages. The C type biasing scheme uses an internal charge pump circuit, which in the case of the 1/3
bias selection can generate voltages higher than what is
supplied on VLCD1. This feature is useful in applications where the microcontroller supply voltage is less
than the supply voltage required by the LCD. An additional charge pump capacitor must also be connected
between pins C1 and C2 to generate the necessary voltage levels.
When the LEDSEL bit in the LEDCTRL register is set
high, the COM and SEG lines will be setup as CMOS
output drivers to drive the LED display. The COM and
SEG lines can be set to be either active high or active
low using bits in the LEDCTRL register. This provides 4
different timing modes. These are COM low active, SEG
low active; COM low active, SEG high active; COM high
active, SEG low active; COM high active, SEG high active. The COM and SEGlines will have a reverse polarity
when in the non-active state when the display is off. For
the LED driver there are a total of 5 different duty cycle
selections which are Static, 1/4, 1/8, 1/12 and 1/16. The
The frame rate of each duty cycle will be between 55Hz
and 75Hz.
For the C type 1/2 bias selection, three voltage levels
VSS, VA and VB are utilised. The voltage VA is generated
internally and has a value of VLCD1. VB will have a value
equal to VA´0.5. For the C type 1/2 bias configuration VC
is not used.
LCD Voltage Source and Biasing
For the C type 1/3 bias selection, four voltage levels
VSS, VA, VB and VC are utilised. The voltage VA is generated internally and has a value of VLCD1´1.5. VB will
have a value equal to VA ´ 2/3 and VC will have a value
equal to VA ´ 1/3. The connection to the VMAX pin depends upon the bias and the voltage that is applied to
VLCD, the details are shown in the table. Note that C
type biasing is not available on the 52-pin QFP package
device types. On these package types, pins C1, C2 and
V2 are not provided. It is recommended that a 0.1mF capacitor is connected between the V1 pin and ground on
the 52-pin QFP package types.
The time and amplitude varying signals generated by the
LCD Driver function require the generation of several
voltage levels for their operation. The number of voltage
levels used by the signal depends upon the value of the
BIAS bit in the LCDCTRL register. The device can have
either R type or C type biasing selected via a configuration option. Selecting the C type biasing will enable an internal charge pump whose multiplier ratio can be
selected using an additional configuration option.
For R type biasing an external LCD voltage source must
be supplied on pin VLCD1 to generate the internal biasing voltages. This could be the microcontroller power
supply or some other voltage source. For the R type 1/2
bias selection, three voltage levels VSS, VA and VB are
utilised. The voltage VA is equal to the externally supplied voltage source applied to pin VLCD1. VB is generated internally by the microcontroller and will have a
value equal to VLCD1/2. For the R type 1/3 bias selection, four voltage levels VSS, VA, VB and VC are utilised. The voltage VA is equal to VLCD1, VB is equal to
VLCD1´2/3 while VC is equal to VLCD1´1/3. In addition
to selecting 1/2 or 1/3 bias, several values of bias resistor can be chosen using bits in the LCDCTRL register.
Different values of internal bias resistors can be selected using the RSEL0 and RESEL1 bits in the
LCDCTRL register. This along with the voltage on pin
VLCD1 will determine the bias current. The connection
to the VMAX pin depends upon the voltage that is applied to VLCD1. If the VDD voltage is greater than the
voltage applied to the VLCD1 pin then the VMAX pin
should be connected to VDD, otherwise the VMAX pin
should be connected to pin VLCD1. Note that no external capacitors or resistors are required to be connected
if R type biasing is used.
Rev. 1.00
VMAX connection
It is extremely important to ensure that these charge
pump generated internal voltages do not exceed the
maximum VDD voltage of 5.5V. Note that the C-type bias
type is not available on the 52-pin QFP package type.
Biasing Type
VMAX Connection
1/3
Bias
VDD>VLCD1´1.5 Connect VMAX to VDD
Otherwise
Connect VMAX to V1
1/2
Bias
VDD>VLCD1
Connect VMAX to VDD
Otherwise
Connect VMAX to VLCD1
C Type Biasing VMAX Connection
36
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
V D D
C O M 0
Programming Considerations
V S S
Certain precautions must be taken when programming
the LCD/LED. One of these is to ensure that the Display
Memory is properly initialised after the microcontroller is
powered on. Like the General Purpose Data Memory,
the contents of the Display Memory are in an unknown
condition after power-on. As the contents of the Display
Memory y will be mapped into the actual display, it is important to initialise this memory area into a known condition soon after applying power to obtain a proper display
pattern.
V D D
C O M 1
V S S
V D D
S E G
V S S
LED 1/4 Duty, COM High Active,
SEG Low Active, Display Off
0
1
2
3
Consideration must also be given to the capacitive load
of the actual LCD used in the application. As the load
presented to the microcontroller by LCD pixels can be
generally modeled as mainly capacitive in nature, it is
important that this is not excessive, a point that is particularly true in the case of the COM lines which may be
connected to many LCD pixels. The accompanying diagram depicts the equivalent circuit of the LCD.
5 5
V D D
C O M 0 in
lo w a c tiv e
V S S
V D D
S E G in
lo w a c tiv e
One additional consideration that must be taken into account is what happens when the microcontroller enters a
Power Down condition. The LCDEN control bit in the
LCDCTRL or LEDEN bit in the LEDCTRL register permits the display to be powered off to reduce power consumption. If this bit is zero, the driving signals to the
display will cease, producing a blank display pattern but
reducing any power consumption associated with the
LCD.
V S S
V D D
C O M 0 in
lo w a c tiv e
V S S
S E G in
h ig h a c tiv e
V D D
C O M 0 in
h ig h a c tiv e
V D D
V S S
After Power-on, note that as the LCDEN and LEDEN
bits will be cleared to zero, the display function will be
disabled.
V S S
V D D
S E G in
lo w a c tiv e
The accompanying timing diagrams depict the display
driver signals generated by the microcontroller for various values of duty and bias. The huge range of various
permutations only permit a few types to be displayed
here.
V S S
C O M 0 in
h ig h a c tiv e
V D D
S E G in
h ig h a c tiv e
V D D
V S S
V S S
S E G 0
LED Static Mode Normal Operation
S E G 1
S E G 2
S E G n
C O M 0
C O M 1
C O M 2
C O M n
LCD Panel Equivalent Circuit
Rev. 1.00
37
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
0
1
2
3
0
1
2
3
V D D
C O M 0
V S S
V D D
C O M 1
V S S
V D D
C O M 2
V S S
V D D
C O M 3
V S S
V D D
S E G 0
V S S
V D D
S E G 1
V S S
LED 1/4 Duty, COM High Active, SEG Low Active, Normal Operation
D u r in g R e s e t o r in H A L T M o d e
V A
V B
C O M 0 , C O M 1
V S S
V A
V B
V S S
A ll s e g m e n t o u tp u ts
1 F ra m e
N o r m a l O p e r a tio n M o d e
V A
C O M 0
V B
V S S
V A
V B
V S S
V A
V B
V S S
C O M 1
A ll s e g m e n ts O F F
V A
V B
C O M 0 s e g m e n ts O N
V S S
V A
C O M 1 s e g m e n ts O N
V B
V S S
V A
V B
V S S
A ll s e g m e n ts O N
Note: For 1/2 Bias, VA=VLCD1, VB=VLCD1´1/2 for both R and C type.
LCD Driver Output - Type A - 1/2 Duty, 1/2 Bias
Rev. 1.00
38
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D u r in g R e s e t o r in H A L T M o d e
V A
V B
C O M 0 , C O M 1 , C O M 2
V S S
V A
V B
V S S
A ll s e g m e n t o u tp u ts
N o r m a l O p e r a tio n M o d e
1 F ra m e
V A
V B
C O M 0
V S S
V A
C O M 1
V B
V S S
V A
V B
V S S
V A
V B
V S S
V A
V B
V S S
C O M 2
A ll s e g m e n ts O F F
C O M 0 s e g m e n ts O N
V A
V B
C O M 1 s e g m e n ts O N
V S S
V A
C O M 2 s e g m e n ts O N
V B
V S S
V A
V B
C O M 0 , 1 s e g m e n ts O N
V S S
V A
C O M 0 , 2 s e g m e n ts O N
V B
V S S
V A
C O M 1 , 2 s e g m e n ts O N
V B
V S S
V A
A ll s e g m e n ts O N
V B
V S S
Note: For 1/2 Bias, the VA=VLCD1, VB=VLCD1´1/2 for both R and C type.
LCD Driver Output - Type A- 1/3 Duty, 1/2 Bias
Rev. 1.00
39
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D u r in g R e s e t o r in H A L T M o d e
V A
V B
C O M 0 , C O M 1 , C O M 2 , C O M 3
V C
A ll s e g m e n t o u tp u ts
1 F ra m e
N o r m a l O p e r a tio n M o d e
V S S
V A
V B
V C
V S S
V A
V B
C O M 0
V C
V S S
V A
V B
C O M 1
V C
V S S
V A
V B
V C
V S S
C O M 2
V A
V B
C O M 3
V C
V S S
V A
V B
A ll s e g m e n ts O F F
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
C O M 0 s e g m e n ts O N
C O M 1 s e g m e n ts O N
V A
V B
C O M 2 s e g m e n ts O N
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
C O M 3 s e g m e n ts O N
C O M 0 , 1 s e g m e n ts O N
C O M 0 , 2 s e g m e n ts O N
C O M 0 , 3 s e g m e n ts O N
( o th e r c o m b in a tio n s a r e o m itte d )
V A
V B
A ll s e g m e n ts O N
V C
V S S
Note: For 1/3 R type bias, the VA=VLCD1, VB=VLCD1´2/3 and VC=VLCD1´1/3.
For 1/3 C type bias, the VA=VLCD1´1.5, VB=VLCD1 and VC=VLCD1´1/2.
LCD Driver Output - Type A - 1/4 Duty, 1/3 Bias
Rev. 1.00
40
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D u r in g R e s e t o r in H A L T M o d e
V A
V B
C O M 0 , C O M 1 , C O M 2
V C
A ll s e g m e n t o u tp u ts
1 F ra m e
N o r m a l O p e r a tio n M o d e
V S S
V A
V B
V C
V S S
V A
V B
C O M 0
V C
V S S
V A
V B
C O M 1
V C
V S S
V A
V B
V C
V S S
C O M 2
V A
V B
A ll s e g m e n ts O F F
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
C O M 0 s e g m e n ts O N
C O M 1 s e g m e n ts O N
V A
V B
C O M 2 s e g m e n ts O N
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
V A
V B
V C
V S S
C O M 0 , 1 s e g m e n ts O N
C O M 0 , 2 s e g m e n ts O N
C O M 1 , 2 s e g m e n ts O N
A ll s e g m e n ts O N
Note: For 1/3 R type bias, the VA=VLCD1, VB=VLCD1´2/3 and VC=VLCD1´1/3.
For 1/3 C type bias, the VA=VLCD1´1.5, VB=VLCD1 and VC=VLCD1´1/2.
LCD Driver Output - Type A - 1/3 Duty, 1/3 Bias
Rev. 1.00
41
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
V A
V B
C O M 0
V S S
V A
V B
C O M 1
V S S
V A
C O M 0
S e g m e n ts O n
V B
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
V S S
V A
C O M 1
S e g m e n ts O n
V B
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
O ff
O n
V S S
V A
C O M 0
S e g m e n ts O ff
V B
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
O ff
V S S
Note: For 1/2 bias, the VA=VLCD1, VB=VLCD1´1/2 for both R and C type.
LCD Driver Output - Type B - 1/2 Duty, 1/2 Bias
Timer/Event Counters
Configuring the Timer/Event Counter Input Clock
Source
The provision of timers form an important part of any
microcontroller, giving the designer a means of carrying
out time related functions. The devices contain several
8-bit and 16-bit count-up timers. As each timer has three
different operating modes, they can be configured to operate as a general timer, an external event counter or as
a pulse width measurement device. The provision of a
prescaler to the clock circuitry of the 8-bit Timer/Event
Counter also gives added range to this timer.
The internal timer¢s clock can originate from various
sources. The system clock source is used when the
Timer/Event Counter is in the timer mode or in the pulse
width measurement mode. For the 8-bit Timer/Event
Counter this internal clock source is fSYS which is also divided by a prescaler, the division ratio of which is conditioned by the Timer Control Register, TMRnC, bits
TnPSC0~ TnPSC2. For the 16-bit Timer/Event Counter
this internal clock source can be chosen from a combination of internal clocks using a configuration option and
the TnS bit in the TMRnC register.
There are two types of registers related to the
Timer/Event Counters. The first are the registers that
contain the actual value of the Timer/Event Counter and
into which an initial value can be preloaded. Reading
from these registers retrieves the contents of the
Timer/Event Counter. The second type of associated
register is the Timer Control Register which defines the
timer options and determines how the Timer/Event
Counter is to be used. The Timer/Event Counters can
have the their clock configured to come from an internal
clock source. In addition, their clock source can also be
configured to come from an external timer pin.
Rev. 1.00
An external clock source is used when the timer is in the
event counting mode, the clock source being provided
on an external timer pin TMR0, TMR1 or TMR2 depending upon which timer is used. Depending upon the condition of the TnE bit, each high to low, or low to high
transition on the external timer pin will increment the
counter by one.
42
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Device
No. of 8-bit Timers
HT56R62
HT56R642/HT56R644
2
HT56R65/HT56R654/HT56R656
1
2
Timer/Event Counter 0
Timer/Event Counter 1
Timer/Event Counter 0
Timer/Event Counter 0
Timer/Event Counter2
TMR0
TMR1
TMR0
TMR0
TMR2
TMR0C
TMR1C
TMR0C
TMR0C
TMR2C
No. of 16-bit Timers
0
1
1
Timer Name
¾
Timer/Event Counter 1
Timer/Event Counter 1
Timer Register Name
¾
TMR1L/TMR1H
TMR1L/TMR1H
Control Register Name
¾
TMR1C
TMR1C
Timer Name
Timer Register Name
Control Register Name
Timer Registers - TMR0, TMR1, TMR1L/TMR1H,
TMR2
ing directly written to the high byte timer register. At the
same time the data in the low byte buffer will be transferred into its associated low byte timer register. For this
reason, the low byte timer register should be written first
when preloading data into the 16-bit timer registers. It
must also be noted that to read the contents of the low
byte timer register, a read to the high byte timer register
must be executed first to latch the contents of the low
byte timer register into its associated low byte buffer. After this has been done, the low byte timer register can be
read in the normal way. Note that reading the low byte
timer register will result in reading the previously latched
contents of the low byte buffer and not the actual contents of the low byte timer register.
The timer registers are special function registers located in
the Special Purpose Data Memory and is the place where
the actual timer value is stored. For the 8-bit Timer/Event
Counters, these registers are known as TMR0, TMR1 or
TMR2. For the 16-bit Timer/Event Counter, a pair of registers are required and are known as TMR1L/TMR1H. The
value in the timer registers increases by one each time an
internal clock pulse is received or an external transition occurs on the external timer pin. The timer will count from the
initial value loaded by the preload register to the full count
of FFH for the 8-bit timer or FFFFH for the 16-bit timer at
which point the timer overflows and an internal interrupt
signal is generated. The timer value will then be reset with
the initial preload register value and continue counting.
Timer Control Registers - TMR0C, TMR1C, TMR2C
The flexible features of the Holtek microcontroller
Timer/Event Counters enable them to operate in three
different modes, the options of which are determined by
the contents of their respective control register.
To achieve a maximum full range count of FFH for the
8-bit timer or FFFFH for the 16-bit timer, the preload registers must first be cleared to all zeros. It should be
noted that after power-on, the preload register will be in
an unknown condition. Note that if the Timer/Event
Counter is switched off and data is written to its preload
registers, this data will be immediately written into the
actual timer registers. However, if the Timer/Event
Counter is enabled and counting, any new data written
into the preload data registers during this period will remain in the preload registers and will only be written into
the timer registers the next time an overflow occurs.
It is the Timer Control Register together with its corresponding timer registers that control the full operation of
the Timer/Event Counters. Before the timers can be
used, it is essential that the appropriate Timer Control
Register is fully programmed with the right data to ensure its correct operation, a process that is normally carried out during program initialisation.
To choose which of the three modes the timer is to operate in, either in the timer mode, the event counting mode
or the pulse width measurement mode, bits 7 and 6 of
the corresponding Timer Control Register, which are
known as the bit pair TnM1/TnM0, must be set to the required logic levels. The timer-on bit, which is bit 4 of the
Timer Control Register and known as TnON, depending
upon which timer is used, provides the basic on/off control of the respective timer. Setting the bit high allows the
counter to run, clearing the bit stops the counter. For timers that have prescalers, bits 0~2 of the Timer Control
Register determine the division ratio of the input clock
For the 16-bit Timer/Event Counter which has both low
byte and high byte timer registers, accessing these registers is carried out in a specific way. It must be noted
when using instructions to preload data into the low byte
timer register, the data will only be placed in a low byte
buffer and not directly into the low byte timer register.
The actual transfer of the data into the low byte timer
register is only carried out when a write to its associated
high byte timer register, namely TMR1H, is executed.
On the other hand, using instructions to preload data
into the high byte timer register will result in the data be-
Rev. 1.00
43
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D a ta B u s
T n P S C 2 ~ T n P S C 0
(1 /1 ~ 1 /1 2 8 )
fS
7 - s ta g e P r e s c a le r
Y S
T n M 1
T n M 0
T im e r /E v e n t C o u n te r
M o d e C o n tro l
T im e r /E v e n t
C o u n te r
F ilte r
T M R n
F ilte r O n /O ff
C o n fig u r a tio n o p tio n
R e lo a d
P r e lo a d R e g is te r
T n E
O v e r flo w
to In te rru p t
8 - b it T im e r /E v e n t C o u n te r
T n O N
¸ 2
P F D 0
8-bit Timer/Event Counter Structure
D a ta B u s
E x te rn a l 3 2 7 6 8 H z
M
In te rn a l 3 2 K -IN T
U
fS
fS
X
Y S
M
/4
U B
U
L o w B y te
B u ffe r
X
T n M 0
1 6 - B it
P r e lo a d R e g is te r
T im e r /E v e n t C o u n te r
M o d e C o n tro l
T n S
C o n fig u r a tio n
O p tio n
T n M 1
F ilte r
T M R n
H ig h B y te
F ilte r O n /O ff
C o n fig u r a tio n o p tio n
T n E
T n O N
L o w
R e lo a d
O v e r flo w
to In te rru p t
B y te
1 6 - b it T im e r /E v e n t C o u n te r
¸ 2
P F D 1
16-bit Timer/Event Counter Structure
M
P F D 0
P F D 1
U
X
P F D
C o n fig u r a tio n
O p tio n
b 7
T n M 1 T n M 0
b 0
T n O N
T n E
T n P S C 2
T n P S C 1
T n P S C 0
T M R n C
R e g is te r (n = 0 - H T 5 6 R 6 2 /6 4 2 /6 4 4
n = 1 - H T 5 6 R 6 2
n = 0 , 2 - H T 5 6 R 6 5 /6 5 4 /6 5 6 )
T im e r p r e s c a le r r a te s e le
T n P
T n P S C 2 T n P S C 1
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
E v e n t C
1 : c o u n
0 : c o u n
P u ls e W
1 : s ta rt
0 : s ta rt
o u n te r a c tiv e e d g
t o n fa llin g e d g e
t o n r is in g e d g e
id th M e a s u r e m e n
c o u n tin g o n r is in g
c o u n tin g o n fa llin g
0
c t
S C 0
1
0
1
0
1
0
1
T im e r
1 :1
1 :2
1 :4
1 :8
1 :1
1 :3
1 :6
1 :1
R a te
6
2
4
2 8
e s e le c t
t a c tiv e e d g e s e le c t
e d g e , s to p o n fa llin g e d g e
e d g e , s to p o n r is in g e d g e
T im e r /E v e n t C o u n te r c o u n tin g e n a b le
1 : e n a b le
0 : d is a b le
N o t im p le m e n te d , r e a d a s " 0 "
O p e r a tin g m o d e
T n M 1 T n M 0
n o
0
0
e v
1
0
tim
0
1
1
p u
1
s e le c t
m o d
e n t c
e r m
ls e w
e a v a ila b le
o u n te r m o d e
o d e
id th m e a s u r e m e n t m o d e
Timer/Event Counter Control Register - TMRnC
Rev. 1.00
44
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
T n M 1
b 0
T n M 0
T n S
T n O N
T n E
T M R n C
R e g is te r (n = 1 , e x c e p t H T 5 6 R 6 2 )
N o t im p le m e n te d , r e a d a s " 0 "
E v
1 :
0 :
P u
1 :
0 :
e n t C
c o u n
c o u n
ls e W
s ta rt
s ta rt
o u n
t o n
t o n
id th
c o u n
c o u n
te r a c tiv e e d g
fa llin g e d g e
r is in g e d g e
M e a s u re m e n
tin g o n r is in g
tin g o n fa llin g
e s e le c t
t a c tiv e e d g e s e le c t
e d g e , s to p o n fa llin g e d g e
e d g e , s to p o n r is in g e d g e
T im e r /E v e n t C o u n te r c o u n tin g e n a b le
1 : e n a b le
0 : d is a b le
T im e r c lo c k s o u r c e
1 : fS U B (3 2 7 6 8 H z o r 3 2 K R C )
0 : fS Y S /4
O p e r a tin g m o d e
T n M 1 T n M 0
n o
0
0
e v
0
1
1
tim
0
1
1
p u
s e le c t
m o d
e n t c
e r m
ls e w
e a v a ila b le
o u n te r m o d e
o d e
id th m e a s u r e m e n t m o d e
Timer/Event Counter Control Register - TMRnC
prescaler. The prescaler bit settings have no effect if an
external clock source is used. If the timer is in the event
count or pulse width measurement mode, the active
transition edge level type is selected by the logic level of
bit 3 of the Timer Control Register which is known as
TnE. An additional TnS bit in the 16-bit Timer/Event
Counter control register is used to determine the clock
source for the Timer/Event Counter.
Each time an internal clock cycle occurs, the
Timer/Event Counter increments by one. When it is full
and overflows, an interrupt signal is generated and the
Timer/Event Counter will reload the value already
loaded into the preload register and continue counting.
The interrupt can be disabled by ensuring that the
Timer/Event Counter Interrupt Enable bit in the
corresponding Interrupt Control Register, is reset to
zero.
Configuring the Timer Mode
Configuring the Event Counter Mode
In this mode, the Timer/Event Counter can be utilised to
measure fixed time intervals, providing an internal interrupt signal each time the Timer/Event Counter overflows. To operate in this mode, the Operating Mode
Select bit pair, TnM1/TnM0, in the Timer Control Register must be set to the correct value as shown.
Control Register Operating Mode
Select Bits for the Timer Mode
In this mode, a number of externally changing logic
events, occurring on the external timer pin, can be recorded by the Timer/Event Counter. To operate in this
mode, the Operating Mode Select bit pair, TnM1/TnM0,
in the Timer Control Register must be set to the correct
value as shown.
Bit7 Bit6
1
Control Register Operating Mode
Select Bits for the Event Counter Mode
0
In this mode the internal clock, fSYS , is used as the internal clock for 8-bit Timer/Event Counter 0 and fSUB or
fSYS/4 is used as the internal clock for 16-bit Timer/Event
Counter 1. However, the clock source, fSYS, for the 8-bit
timer is further divided by a prescaler, the value of which
is determined by the Prescaler Rate Select bits
TnPSC2~TnPSC0, which are bits 2~0 in the Timer Control Register. After the other bits in the Timer Control
Register have been setup, the enable bit TnON or
TnON, which is bit 4 of the Timer Control Register, can
be set high to enable the Timer/Event Counter to run.
Bit7 Bit6
0
1
In this mode, the external timer pin, is used as the
Timer/Event Counter clock source, however it is not divided by the internal prescaler. After the other bits in the
Timer Control Register have been setup, the enable bit
TnON, which is bit 4 of the Timer Control Register, can
be set high to enable the Timer/Event Counter to run. If
the Active Edge Select bit, TnE, which is bit 3 of the
Timer Control Register, is low, the Timer/Event Counter
will increment each time the external timer pin receives
a low to high transition. If the Active Edge Select bit is
P r e s c a le r O u tp u t
In c re m e n t
T im e r C o n tr o lle r
T im e r + 1
T im e r + 2
T im e r + N
T im e r + N + 1
Timer Mode Timing Chart
Rev. 1.00
45
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
lect bits TnPSC2~TnPSC0, which are bits 2~0 in the
Timer Control Register. After the other bits in the Timer
Control Register have been setup, the enable bit TnON,
which is bit 4 of the Timer Control Register, can be set
high to enable the Timer/Event Counter, however it will
not actually start counting until an active edge is received on the external timer pin.
high, the counter will increment each time the external
timer pin receives a high to low transition. When it is full
and overflows, an interrupt signal is generated and the
Timer/Event Counter will reload the value already
loaded into the preload register and continue counting.
The interrupt can be disabled by ensuring that the
Timer/Event Counter Interrupt Enable bit in the
corresponding Interrupt Control Register, is reset to
zero.
If the Active Edge Select bit TnE, which is bit 3 of the
Timer Control Register, is low, once a high to low transition has been received on the external timer pin, the
Timer/Event Counter will start counting until the external
timer pin returns to its original high level. At this point the
enable bit will be automatically reset to zero and the
Timer/Event Counter will stop counting. If the Active
Edge Select bit is high, the Timer/Event Counter will begin counting once a low to high transition has been received on the external timer pin and stop counting when
the external timer pin returns to its original low level. As
before, the enable bit will be automatically reset to zero
and the Timer/Event Counter will stop counting. It is important to note that in the Pulse Width Measurement
Mode, the enable bit is automatically reset to zero when
the external control signal on the external timer pin returns to its original level, whereas in the other two
modes the enable bit can only be reset to zero under
program control.
As the external timer pin is shared with an I/O pin, to ensure that the pin is configured to operate as an event
counter input pin, two things have to happen. The first is
to ensure that the Operating Mode Select bits in the
Timer Control Register place the Timer/Event Counter in
the Event Counting Mode, the second is to ensure that
the port control register configures the pin as an input. It
should be noted that in the event counting mode, even if
the microcontroller is in the Power Down Mode, the
Timer/Event Counter will continue to record externally
changing logic events on the timer input pin. As a result
when the timer overflows it will generate a timer interrupt
and corresponding wake-up source.
Configuring the Pulse Width Measurement Mode
In this mode, the Timer/Event Counter can be utilised to
measure the width of external pulses applied to the external timer pin. To operate in this mode, the Operating
Mode Select bit pair, TnM1/TnM0, in the Timer Control
Register must be set to the correct value as shown.
Control Register Operating Mode
Select Bits for the Pulse Width
Measurement Mode
The residual value in the Timer/Event Counter, which
can now be read by the program, therefore represents
the length of the pulse received on the external timer
pin. As the enable bit has now been reset, any further
transitions on the external timer pin will be ignored. Not
until the enable bit is again set high by the program can
the timer begin further pulse width measurements. In
this way, single shot pulse measurements can be easily
Made.
Bit7 Bit6
1
1
In this mode the internal clock, fSYS, is used as the internal clock for the 8-bit Timer/Event Counter and fSUB or
fSYS/4 is used as the internal clock for the 16-bit
Timer/Event Counter. However, the clock source, fSYS,
for the 8-bit timer is further divided by a prescaler, the
value of which is determined by the Prescaler Rate Se-
It should be noted that in this mode the Timer/Event
Counter is controlled by logical transitions on the external timer pin and not by the logic level. When the
E x te rn a l E v e n t
In c re m e n t
T im e r C o u n te r
T im e r + 1
T im e r + 2
T im e r + 3
Event Counter Mode Timing Chart
E x te rn a l T M R
P in In p u t
T n O N
- w ith T n E = 0
P r e s c a le r O u tp u t
In c re m e n t
T im e r C o u n te r
T im e r
+ 1
+ 2
+ 3
+ 4
Pulse Width Measure Mode Timing Chart
Rev. 1.00
46
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Using this method of frequency generation, and if a
crystal oscillator is used for the system clock, very precise values of frequency can be generated.
Timer/Event Counter is full and overflows, an interrupt
signal is generated and the Timer/Event Counter will reload the value already loaded into the preload register
and continue counting. The interrupt can be disabled by
ensuring that the Timer/Event Counter Interrupt Enable
bit in the corresponding Interrupt Control Register, is reset to zero.
Prescaler
Bits TnPSC0~TnPSC2 of the control register can be
used to define the pre-scaling stages of the internal
clock source of the Timer/Event Counter. The
Timer/Event Counter overflow signal can be used to
generate signals for the PFD and Timer Interrupt.
As the external timer pin is shared with an I/O pin, to ensure that the pin is configured to operate as a pulse
width measurement pin, two things have to happen. The
first is to ensure that the Operating Mode Select bits in
the Timer Control Register place the Timer/Event Counter in the Pulse Width Measurement Mode, the second
is to ensure that the port control register configures the
pin as an input.
I/O Interfacing
The Timer/Event Counter, when configured to run in the
event counter or pulse width measurement mode, require the use of external pins for correct operation. As
these pins are shared pins they must be configured correctly to ensure they are setup for use as Timer/Event
Counter inputs and not as a normal I/O pins. This is implemented by ensuring that the mode select bits in the
Timer/Event Counter control register, select either the
event counter or pulse width measurement mode. Additionally the Port Control Register must be set high to ensure that the pin is setup as an input. Any pull-high
resistor on these pins will remain valid even if the pin is
used as a Timer/Event Counter input.
Programmable Frequency Divider - PFD
The Programmable Frequency Divider provides a
means of producing a variable frequency output suitable
for applications requiring a precise frequency generator.
The PFD output is pin-shared with the I/O pin PA3. The
PFD function is selected via configuration option, however, if not selected, the pin can operate as a normal I/O
pin.
The clock source for the PFD circuit can originate from
either Timer/Event Counter 0 or Timer/Event Counter 1
overflow signal selected via configuration option. The
output frequency is controlled by loading the required
values into the timer registers and prescaler registers to
give the required division ratio. The timer will begin to
count-up from this preload register value until full, at
which point an overflow signal is generated, causing the
PFD output to change state. The timer will then be automatically reloaded with the preload register value and
continue counting-up.
Timer/Event Counter Pins Internal Filter
The external Timer/Event Counter pins are connected to
an internal filter to reduce the possibility of unwanted
event counting events or inaccurate pulse width measurements due to adverse noise or spikes on the external Timer/Event Counter input signal. As this internal
filter circuit will consume a limited amount of power, a
configuration option is provided to switch off the filter
function, an option which may be beneficial in power
sensitive applications, but in which the integrity of the input signal is high. Care must be taken when using the filter on/off configuration option as it will be applied not
only to both external Timer/Event Counter pins but also
to the external interrupt input pins. Individual
Timer/Event Counter or external interrupt pins cannot
be selected to have a filter on/off function.
For the PFD output to function, it is essential that the corresponding bit of the Port A control register PAC bit 3 is setup
as an output. If setup as an input the PFD output will not
function, however, the pin can still be used as a normal input pin. The PFD output will only be activated if bit PA3 is
set to ²1². This output data bit is used as the on/off control
bit for the PFD output. Note that the PFD output will be low
if the PA3 output data bit is cleared to ²0².
T im e r O v e r flo w
P F D
C lo c k
P A 3 D a ta
P F D
O u tp u t a t P A 3
PFD Output Control
Rev. 1.00
47
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Programming Considerations
isters are unknown. After the timer has been initialised
the timer can be turned on and off by controlling the enable bit in the timer control register. Note that setting the
timer enable bit high to turn the timer on, should only be
executed after the timer mode bits have been properly
setup. Setting the timer enable bit high together with a
mode bit modification, may lead to improper timer operation if executed as a single timer control register byte
write instruction.
When the Timer/Event counter overflows, its corresponding interrupt request flag in the interrupt control
register will be set. If the timer interrupt is enabled this
will in turn generate an interrupt signal. However irrespective of whether the interrupts are enabled or not, a
Timer/Event counter overflow will also generate a
wake-up signal if the device is in a Power-down condition. This situation may occur if the Timer/Event Counter
is in the Event Counting Mode and if the external signal
continues to change state. In such a case, the
Timer/Event Counter will continue to count these external events and if an overflow occurs the device will be
woken up from its Power-down condition. To prevent
such a wake-up from occurring, the timer interrupt request flag should first be set high before issuing the
HALT instruction to enter the Power Down Mode.
When configured to run in the timer mode, the internal
system clock is used as the timer clock source and is
therefore synchronised with the overall operation of the
microcontroller. In this mode when the appropriate timer
register is full, the microcontroller will generate an internal interrupt signal directing the program flow to the respective internal interrupt vector. For the pulse width
measurement mode, the internal system clock is also
used as the timer clock source but the timer will only run
when the correct logic condition appears on the external
timer input pin. As this is an external event and not synchronized with the internal timer clock, the
microcontroller will only see this external event when the
next timer clock pulse arrives. As a result, there may be
small differences in measured values requiring programmers to take this into account during programming. The
same applies if the timer is configured to be in the event
counting mode, which again is an external event and not
synchronised with the internal system or timer clock.
When the Timer/Event Counter is read, or if data is written to the preload register, the clock is inhibited to avoid
errors, however as this may result in a counting error, this
should be taken into account by the programmer. Care
must be taken to ensure that the timers are properly initialised before using them for the first time. The associated timer enable bits in the interrupt control register must
be properly set otherwise the internal interrupt associated
with the timer will remain inactive. The edge select, timer
mode and clock source control bits in timer control register must also be correctly set to ensure the timer is properly configured for the required application. It is also
important to ensure that an initial value is first loaded into
the timer registers before the timer is switched on; this is
because after power-on the initial values of the timer reg-
Timer Program Example
This program example shows how the Timer/Event
Counter registers are setup, along with how the interrupts are enabled and managed. Note how the
Timer/Event Counter is turned on, by setting bit 4 of the
Timer Control Register. The Timer/Event Counter can
be turned off in a similar way by clearing the same bit.
This example program sets the Timer/Event Counter to
be in the timer mode, which uses the internal system
clock as the clock source.
org 04h
; external interrupt vector
reti
org 08h
; Timer/Event Counter 0 interrupt vector
jmp tmrint
; jump here when the Timer/Event Counter 0 overflows
:
org 20h
; main program
;internal Timer/Event Counter 0 interrupt routine
tmrint:
:
; Timer/Event Counter 0 main program placed here
:
reti
:
:
begin:
;setup Timer 0 registers
mov a,09bh
; setup Timer 0 preload value
mov tmr0,a;
mov a,081h
; setup Timer 0 control register
mov tmr0c,a
; timer mode and prescaler set to /2
; setup interrupt register
mov a,009h
; enable master interrupt and timer interrupt
mov int0c,a
set tmr0c.4
; start Timer/Event Counter 0 - note mode bits must be previously setup
Rev. 1.00
48
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Pulse Width Modulator
The devices contains a series of Pulse Width Modulation, PWM, outputs. Useful for such applications such as
motor speed control, the PWM function provides an output with a fixed frequency but with a duty cycle that can
be varied by setting particular values into the corresponding PWM register.
Part No.
Channels
PWM
Mode
8+4 PWM Mode Modulation
Each full PWM cycle, as it is 12-bits wide, has 4096 clock
periods. However, in the 8+4 PWM mode, each PWM cycle is subdivided into sixteen individual sub-cycles known
as modulation cycle 0 ~ modulation cycle 15, denoted as
²i² in the table. Each one of these sixteen sub-cycles contains 256 clock cycles. In this mode, a modulation frequency increase of sixteen is achieved. The 12-bit PWM
register value, which represents the overall duty cycle of
the PWM waveform, is divided into two groups. The first
group which consists of bit4~bit11 is denoted here as the
DC value. The second group which consists of bit0~bit3
is known as the AC value. In the 8+4 PWM mode, the
duty cycle value of each of the two modulation sub-cycles
is shown in the following table.
Output Register
Pin
Names
HT56R62
3
8+4
PD0~
PD2
Other
Devices
4
8+4
PD0~
PD3
PWM0L~
PWM2L
PWM0H~
PWM2H
PWM0L~
PWM3L
PWM0H~
PWM3H
Parameter
PWM Overview
Modulation cycle i
(i=0~15)
A register pair, located in the Data Memory is assigned
to each Pulse Width Modulator output and are known as
the PWM registers. It is in each register pair that the
12-bit value, which represents the overall duty cycle of
one modulation cycle of the output waveform, should be
placed. The PWM registers also contain the enable/disable control bit for the PWM outputs. To increase the
PWM modulation frequency, each modulation cycle is
modulated into sixteen individual modulation
sub-sections, known as the 8+4 mode. Note that it is
only necessary to write the required modulation value
into the corresponding PWM register as the subdivision
of the waveform into its sub-modulation cycles is implemented automatically within the microcontroller hardware. The PWM clock source is the system clock fSYS.
PWM Cycle
Frequency
PWM Cycle
Duty
fSYS/256
fSYS/4096
(PWM register
value)/4096
Rev. 1.00
DC (Duty Cycle)
i<AC
DC+1
256
i³AC
DC
256
8+4 Mode Modulation Cycle Values
The accompanying diagram illustrates the waveforms
associated with the 8+4 mode of PWM operation. It is
important to note how the single PWM cycle is subdivided into 16 individual modulation cycles, numbered
0~15 and how the AC value is related to the PWM value.
PWM Output Control
The four PWM0~PWM3 outputs are shared with pins
PD0~PD3. To operate as a PWM output and not as an
I/O pin, bit 0 of the relevant PWM register bit must be set
high. A zero must also be written to the corresponding
bit in the PDC port control register, to ensure that the
PWM0 output pin is setup as an output. After these two
initial steps have been carried out, and of course after
the required PWM 12-bit value has been written into the
PWM register pair register, writing a ²1² to the corresponding PD data register will enable the PWM data to
appear on the pin. Writing a ²0² to the bit will disable the
PWM output function and force the output low. In this
way, the Port D data output register bits, can also be
used as an on/off control for the PWM function. Note
that if the enable bit in the PWM register is set high to
enable the PWM function, but a ²1² has been written to
its corresponding bit in the PDC control register to configure the pin as an input, then the pin can still function
as a normal input line, with pull-high resistor selections.
This method of dividing the original modulation cycle
into a further 16 sub-cycles enables the generation of
higher PWM frequencies, which allow a wider range of
applications to be served. As long as the periods of the
generated PWM pulses are less than the time constants
of the load, the PWM output will be suitable as such long
time constant loads will average out the pulses of the
PWM output. The difference between what is known as
the PWM cycle frequency and the PWM modulation frequency should be understood. As the PWM clock is the
system clock, fSYS, and as the PWM value is 12-bits
wide, the overall PWM cycle frequency is fSYS/4096.
However, when in the 8+4 mode of operation, the PWM
modulation frequency will be fSYS/256.
PWM
Modulation
Frequency
AC (0~15)
49
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
PWM Programming Example
The following sample program shows how the PWM output is setup and controlled.
mov
mov
clr
clr
set
set
:
:
clr
fS
Y S
a,64h
pwm0h,a
pwm0l
pdc.0
pwm0en
pd.0
:
:
pd.0
;
;
;
;
;
;
setup PWM0 value to 1600 decimal which is 640H
setup PWM0H register value
setup PWM0L register value
setup pin PD0 as an output
set the PWM0 enable bit
Enable the PWM0 output
; PWM0 output disabled - PD0 will remain low
/2
[P W M ] = 1 6 0 0
P W M
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 1 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 1 /2 5 6
1 0 1 /2 5 6
1 0 1 /2 5 6
1 0 0 /2 5 6
1 0 0 /2 5 6
1 0 1 /2 5 6
1 0 1 /2 5 6
1 0 1 /2 5 6
[P W M ] = 1 6 0 1
P W M
[P W M ] = 1 6 0 2
P W M
[P W M ] = 1 6 1 5
P W M
1 0 1 /2 5 6
P W M
1 0 1 /2 5 6
m o d u la tio n p e r io d : 2 5 6 /fS
M o d u la tio n c y c le 0
1 0 1 /2 5 6
Y S
M o d u la tio n c y c le 1
P W M
M o d u la tio n c y c le 2
c y c le : 4 0 9 6 /fS
M o d u la tio n c y c le 1 5
M o d u la tio n c y c le 0
Y S
8+4 PWM Mode
P W M 0 H ~ P W M 3 H
H ig h B y te R e g is te r s
b 7
1 1
1 0
9
8
7
6
5
P W M 0 L ~ P W M 3 L
L o w B y te R e g is te r s
b 0
4
b 7
3
2
1
0
b 0
P W M n E N
P W M
R e g is te r s (n = 0 ~ 3 )
P W M O n /O ff C o n tro l
1 : P W M e n a b le
0 : I/O p in e n a b le
N o t im p le m e n te d , r e a d a s " 0 "
P W M A C
b its 0 ~ 3
V a lu e
P W M D C V a lu e
b its 4 ~ 1 1
PWM Register Pairs
Rev. 1.00
50
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Analog to Digital Converter
The need to interface to real world analog signals is a
common requirement for many electronic systems.
However, to properly process these signals by a
microcontroller, they must first be converted into digital
signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the
need for external components is reduced significantly
with the corresponding follow-on benefits of lower costs
and reduced component space requirements.
In the following table, D0~D11 is the A/D conversion
data result bits.
A/D Overview
A/D Converter Control Registers - ADCR, ACSR
The device contains an 8-channel analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals
and convert these signals directly into either a 12-bit digital value.
To control the function and operation of the A/D converter, two control registers known as ADCR and ACSR
are provided. These 8-bit registers define functions
such as the selection of which analog channel is connected to the internal A/D converter, which pins are
used as analog inputs and which are used as normal
I/Os, the A/D clock source as well as controlling the start
function and monitoring the A/D converter end of conversion status.
Input
Channels
Conversion
Bits
Input
Pins
HT56R62
6
12
PB0~PB5
Other
Devices
8
12
PB0~PB7
Part No.
Bit
6
Bit
5
Bit
4
Bit
2
Bit
1
Bit
0
ADRL
D3
D2
D1
D0
¾
¾
¾
¾
ADRH
D11 D10 D9
D8
D7
D6
D5
D4
The ADCR control register also contains the
PCR2~PCR0 bits which determine which pins on Port B
are used as analog inputs for the A/D converter and
which pins are to be used as normal I/O pins. If the 3-bit
address on PCR2~PCR0 has a value of ²111², then all
eight pins, namely AN0~AN7 will all be set as analog inputs. Note that if the PCR2~PCR0 bits are all set to zero,
then all the Port B pins will be setup as normal I/Os and
the internal A/D converter circuitry will be powered off to
reduce the power consumption.
The device, which has an internal 12-bit A/D converter,
requires two data registers, a high byte register, known
as ADRH, and a low byte register, known as ADRL. After
the conversion process takes place, these registers can
be directly read by the microcontroller to obtain the digitised conversion value. Only the high byte register,
ADRH, utilises its full 8-bit contents. The low byte register utilises only 4 bit of its 8-bit contents as it contains
only the lowest bits of the 12-bit converted value.
Y S
C lo c k
D iv id e r
¸ N
R e g is te r
A D O N B B it
A /D E n a b le
A /D
P B 0 /A N 0
P B 1 /A N 1
R e fe r e n c e V o lta g e
A V D D
A /D P o s itiv e P o w e r S u p p ly
A D R L
A D C
A D R H
P B 7 /A N 7
A /D
A V
P C R 0 ~ P C R 2
Bit
3
The ACS2~ACS0 bits in the ADCR register define the
channel number. As the device contains only one actual
analog to digital converter circuit, each of the individual
8 analog inputs must be routed to the converter. It is the
function of the ACS2~ACS0 bits in the ADCR register to
determine which analog channel is actually connected
to the internal A/D converter.
A/D Converter Data Registers - ADRL, ADRH
A C S R
Bit
7
A/D Data Registers
The accompanying block diagram shows the overall internal structure of the A/D converter, together with its associated registers.
fS
Register
A D C S 0 ~ A D C S 2
E O C B
S T A R T
A /D D a ta
R e g is te r s
G ro u n d
S S
A D C R
R e g is te r
A/D Converter Structure
Rev. 1.00
51
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
S T A R T E O C B
P C R 2
P C R 1
P C R 0
A C S 2
A C S 1
b 0
A C S 0
A D C R
R e g is te r
S e le c t A /D
A
A C S 2
0
0
0
0
1
1
1
1
c h a n n e l
C S 1 A C S 0
0
0
1
0
0
1
1
1
0
0
1
0
0
1
1
1
P o rt B A /D
P
P C R 2
0
0
0
0
1
1
1
1
c h a n n e l c o n fig
C R 1 P C R 0
P
0
0
P
1
0
P
0
1
P
1
1
P
0
0
P
1
0
P
0
1
1
1
P
A N 0
A N 1
A N 2
A N 3
A N 4
A N 5
A N 6
A N 7
u r a tio n s
o rt
B 0
B 0
B 0
B 0
B 0
B 0
B 0
B A
e n a
~ P B
~ P B
~ P B
~ P B
~ P B
~ P B
/D
b
1
2
3
4
5
7
c h a n n
le d a s A
e n a b le
e n a b le
e n a b le
e n a b le
e n a b le
e n a b le
e ls
N 0
d a
d a
d a
d a
d a
d a
- a ll o ff
s A N
s A N
s A N
s A N
s A N
s A N
0 ~
0 ~
0 ~
0 ~
0 ~
0 ~
A N
A N
A N
A N
A N
A N
1
2
3
4
7
5
E n d o f A /D c o n v e r s io n fla g
1 : A /D c o n v e r s io n w a itin g o r in p r o g r e s s
0 : A /D c o n v e r s io n e n d e d
S ta r t th e A /D c o n v e r s io n
0 ® 1 ® 0 : S ta rt
0 ® 1 : R e s e t A /D c o n v e rte r a n d s e t E O C B to "1 "
A/D Converter Control Register - ADCR
Controlling the on/off function of the A/D converter circuitry is implemented using the ADONB bit in the ACSR
register and the value of the PCR bits in the ADCR register. Both the ADONB bit must cleared to ²0² and the
value of the PCR bits must have a non-zero value for the
A/D converter to be enabled.
The START bit in the register is used to start and reset
the A/D converter. When themicrocontroller sets this bit
from low to high and then low again, an analog to digital
conversion cycle will be initiated. When the START bit is
brought from low to high but not low again, the EOCB bit
in the ADCR register will be set to a ²1² and the analog
to digital converter will be reset. It is the START bit that is
used to control the overall on/off operation of the internal
analog to digital converter.
PCR
The EOCB bit in the ADCR register is used to indicate
when the analog to digital conversion process is complete. This bit will be automatically set to ²0² by the
microcontroller after a conversion cycle has ended. In
addition, the corresponding A/D interrupt request flag
will be set in the interrupt control register, and if the interrupts are enabled, an appropriate internal interrupt signal will be generated. This A/D internal interrupt signal
will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal
interrupt is disabled, the microcontroller can be used to
poll the EOCB bit in the ADCR register to check whether
it has been cleared as an alternative method of detecting the end of an A/D conversion cycle.
A/D
0
x
Off
>0
0
On
>0
1
Off
Although the A/D clock source is determined by the system clock fSYS, and by bits ADCS2, ADCS1 and ADCS0,
there are some limitations on the maximum A/D clock
source speed that can be selected. As the minimum value
of permissible A/D clock period, tAD, is 0.5ms, care must be
taken for system clock speeds in excess of 4MHz. For
system clock speeds in excess of 4MHz, the ADCS2,
ADCS1 and ADCS0 bits should not be set to ²000². Doing
so will give A/D clock periods that are less than the minimum A/D clock period which may result in inaccurate A/D
conversion values. Refer to the following table for examples, where values marked with an asterisk * show where,
depending upon the device, special care must be taken,
as the values may be less than the specified minimum A/D
Clock Period.
The clock source for the A/D converter, which originates
from the system clock fSYS, is first divided by a division
ratio, the value of which is determined by the ADCS2,
ADCS1 and ADCS0 bits in the ACSR register.
Rev. 1.00
ADONB
52
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
A/D Clock Period (tAD)
fSYS
ADCS2, ADCS1,
ADCS0=000
(fSYS/2)
ADCS2, ADCS1,
ADCS0=001
(fSYS/8)
ADCS2, ADCS1,
ADCS0=010
(fSYS/32)
ADCS2, ADCS1,
ADCS0=011
1MHz
2ms
8ms
32ms
Undefined
2MHz
1ms
4ms
16ms
Undefined
4MHz
500ns
2ms
8ms
Undefined
8MHz
250ns*
1ms
4ms
Undefined
12MHz
167ns*
667ns
2.67ms
Undefined
A/D Clock Period Examples
b 7
T E S T
A D O N B
b 0
A D C S 2 A D C S 1 A D C S 0
A C S R
R e g is te r
S e le c t A /D c o n v e r te r c lo c k s o u r
A D C S 0
A D C S 2
A D C S 1
:
0
0
0
:
1
0
0
:
0
0
1
:
1
0
1
:
0
1
0
:
1
1
0
:
0
1
1
:
1
1
1
c e
s y s
s y s
s y s
u n d
s y s
s y s
s y s
u n d
te m
te m
te m
e fin
te m
te m
te m
e fin
c lo
c lo
c lo
e d
c lo
c lo
c lo
e d
c k /2
c k /8
c k /3 2
c k
c k /4
c k /1 6
N o t im p le m e n te d , r e a d a s " 0 "
A /D O n /O ff c o n tr o l b it
1 : d is a b le
0 : e n a b le
F o r te s t m o d e u s e o n ly
A/D Converter Control Register - ACSR
A/D Input Pins
the channel selection bits have changed, then, within a
time frame of one to ten instruction cycles, the START bit
in the ADCR register must first be set high and then immediately cleared to zero. This will ensure that the EOCB
flag is correctly set to a high condition.
All of the A/D analog input pins are pin-shared with the
I/O pins on Port B. Bits PCR2~PCR0 in the ADCR register, determine whether the input pins are setup as normal Port B input/output pins or whether they are setup
as analog inputs. In this way, pins can be changed under
program control to change their function from normal I/O
operation to analog inputs and vice versa. Pull-high resistors, which are setup through register programming,
apply to the input pins only when they are used as normal I/O pins, if setup as A/D inputs the pull-high resistors
will be automatically disconnected. Note that it is not
necessary to first setup the A/D pin as an input in the
PBC port control register to enable the A/D input as
when the PCR2~PCR0 bits enable an A/D input, the status of the port control register will be overridden. The
A/D converter has its own power supply pins AVDD and
AVSS and a VREF reference pin. The analog input values must not be allowed to exceed the value of VREF.
Summary of A/D Conversion Steps
The following summarises the individual steps that
should be executed in order to implement an A/D conversion process.
· Step 1
Select the required A/D conversion clock by correctly
programming bits ADCS2, ADCS1 and ADCS0 in the
register.
· Step 2
Enable the A/D by clearing the in the ACSR register to
zero.
· Step 3
Select which channel is to be connected to the internal
A/D converter by correctly programming the
ACS2~ACS0 bits which are also contained in the register.
Initialising the A/D Converter
The internal A/D converter must be initialised in a special
way. Each time the Port B A/D channel selection bits are
modified by the program, the A/D converter must be
re-initialised. If the A/D converter is not initialised after the
channel selection bits are changed, the EOCB flag may
have an undefined value, which may produce a false end
of conversion signal. To initialise the A/D converter after
Rev. 1.00
· Step 4
Select which pins on Port B are to be used as A/D inputs and configure them as A/D input pins by correctly
programming the PCR2~PCR0 bits in the ADCR register. Note that this step can be combined with Step 2
into a single ADCR register programming operation.
53
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
P C R 2 ~
P C R 0
0 0 0 B
1 0 1 B
1 0 0 B
0 0 0 B
A D O N B
tO
A D C
m o d u le
O N
N 2 S T
o n
A /D
tA
s a m p lin g tim e
A /D
tA
D C S
o ff
s a m p lin g tim e
o n
o ff
D C S
S T A R T
E O C B
A C S 2 ~
A C S 0
x x x B
P o w e r-o n
R e s e t
0 1 0 B
0 0 0 B
0 0 1 B
S ta rt o f A /D
c o n v e r s io n
S ta rt o f A /D
c o n v e r s io n
S ta rt o f A /D
c o n v e r s io n
R e s e t A /D
c o n v e rte r
R e s e t A /D
c o n v e rte r
A /D
N o te :
R e s e t A /D
c o n v e rte r
E n d o f A /D
c o n v e r s io n
1 : D e fin e p o r t c o n fig u r a tio n
2 : S e le c t a n a lo g c h a n n e l
x x x B
E n d o f A /D
c o n v e r s io n
tA D C
c o n v e r s io n tim e
A /D
A /D c lo c k m u s t b e fs y s , fS Y S /2 , fS Y S /4 , fS Y S /8 , fS Y S /1 6 o r fS
tA D C S = 4 tA D
tA D C = tA D C S + n * tA D ; n = b it c o u n t o f A D C r e s o lu tio n
Y S
tA D C
c o n v e r s io n tim e
/3 2
A/D Conversion Timing
· Step 5
internal hardware will begin to carry out the conversion,
during which time the program can continue with other
functions. The time taken for the A/D conversion is 16tAD
where tAD is equal to the A/D clock period.
If the interrupts are to be used, the interrupt control registers must be correctly configured to ensure the A/D
converter interrupt function is active. The master interrupt control bit, EMI, in the INTC0 interrupt control register must be set to ²1², the multi-function interrupt
enable bit, EMFI, in the INTC1 register and the A/D
converter interrupt bit, EADI, in the INTC1 register
must also be set to ²1².
Programming Considerations
When programming, special attention must be given to
the A/D channel selection bits in the register. If these
bits are all cleared to zero no external pins will be selected for use as A/D input pins allowing the pins to be
used as normal I/O pins. When this happens the power
supplied to the internal A/D circuitry will be reduced resulting in a reduction of supply current. This ability to reduce power by turning off the internal A/D function by
clearing the A/D channel selection bits may be an important consideration in battery powered applications. The
ADONB bit in the ACSR register can also be used to
power down the A/D function.
· Step 6
The analog to digital conversion process can now be
initialised by setting the START bit in the ADCR register from ²0² to ²1² and then to ²0² again. Note that this
bit should have been originally set to ²0².
· Step 7
To check when the analog to digital conversion process is complete, the EOCB bit in the ADCR register
can be polled. The conversion process is complete
when this bit goes low. When this occurs the A/D data
registers ADRL and ADRH can be read to obtain the
conversion value. As an alternative method if the interrupts are enabled and the stack is not full, the program can wait for an A/D interrupt to occur.
Note:
Another important programming consideration is that
when the A/D channel selection bits change value, the
A/D converter must be re-initialised. This is achieved by
pulsing the START bit in the ADCR register immediately
after the channel selection bits have changed state. The
exception to this is where the channel selection bits are
all cleared, in which case the A/D converter is not required to be re-initialised.
When checking for the end of the conversion
process, if the method of polling the EOCB bit in
the ADCR register is used, the interrupt enable
step above can be omitted.
The accompanying diagram shows graphically the various stages involved in an analog to digital conversion
process and its associated timing.
A/D Programming Example
The following two programming examples illustrate how
to setup and implement an A/D conversion. In the first
example, the method of polling the EOCB bit in the
ADCR register is used to detect when the conversion
cycle is complete, whereas in the second example, the
A/D interrupt is used to determine when the conversion
is complete.
The setting up and operation of the A/D converter function is fully under the control of the application program as
there are no configuration options associated with the
A/D converter. After an A/D conversion process has been
initiated by the application program, the microcontroller
Rev. 1.00
54
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Example: using an EOCB polling method to detect the end of conversion
clr EADI
; disable ADC interrupt
mov a,00000001B
mov ACSR,a
; select fSYS/8 as A/D clock and turn on ADONB bit
mov a,00100000B
; setup ADCR register to configure Port PB0~PB3
; as A/D inputs
mov ADCR,a
; and select AN0 to be connected to the A/D converter
:
:
; As the Port B channel bits have changed the
; following START
; signal (0-1-0) must be issued
; instruction cycles
:
Start_conversion:
clr START
set START
; reset A/D
clr START
; start A/D
Polling_EOC:
sz
EOCB
; poll the ADCR register EOCB bit to detect end
; of A/D conversion
jmp polling_EOC
; continue polling
mov a,ADRL
; read low byte conversion result value
mov adrl_buffer,a
; save result to user defined register
mov a,ADRH
; read high byte conversion result value
mov adrh_buffer,a
; save result to user defined register
:
jmp start_conversion
; start next A/D conversion
Example: using the interrupt method to detect the end of conversion
clr EADI
; disable ADC interrupt
mov a,00000001B
mov ACSR,a
; select fSYS/8 as A/D clock and turn on ADONB bit
mov
a,00100000B
mov
ADCR,a
:
; setup ADCR register to configure Port PB0~PB3
; as A/D inputs
; and select AN0 to be connected to the A/D
; As the Port B channel bits have changed the
; following START signal(0-1-0) must be issued
;
:
Start_conversion:
clr START
set START
clr START
clr ADF
set EADI
set EMFI
set EMI
:
:
:
; ADC interrupt service routine
ADC_:
mov acc_stack,a
a,STATUS
mov status_stack,a
:
:
mov a,ADRL
mov adrl_buffer,a
mov a,ADRH
mov adrh_buffer,a
:
:
EXIT__ISR:
mov a,status_stack
mov STATUS,a
mov a,acc_stack
clr ADF
reti
Rev. 1.00
;
;
;
;
;
;
reset A/D
start A/D
clear ADC interrupt request flag
enable ADC interrupt
enable multi-function interrupt
enable global interrupt
; save ACC to user defined memory
; save STATUS to user defined memory
;
;
;
;
read
save
read
save
low byte conversion result value
result to user defined register
high byte conversion result value
result to user defined register
; restore STATUS from user defined memory
; restore ACC from user defined memory
; clear ADC interrupt flag
55
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
1 .5 L S B
F F F H
F F E H
F F D H
A /D C o n v e r s io n
R e s u lt
0 .5 L S B
0 3 H
0 2 H
0 1 H
0
1
2
3
4 0 9 3 4 0 9 4
4 0 9 5 4 0 9 6
(
V D D
)
4 0 9 6
A n a lo g In p u t V o lta g e
Ideal A/D Transfer Function
A/D Transfer Function
The communication is full duplex and operates as a
slave/master type, where the MCU can be either master
or slave. Although the SPI interface specification can
control multiple slave devices from a single master,
here, as only a single select pin, SCS, is provided only
one slave device can be connected to the SPI bus.
As the device contain a 12-bit A/D converter, its
full-scale converted digitised value is equal to FFFH.
Since the full-scale analog input value is equal to the
VDD voltage, this gives a single bit analog input value of
VDD/4096. The diagram show the ideal transfer function
between the analog input value and the digitised output
value for the A/D converter.
S P I M a s te r
Note that to reduce the quantisation error, a 0.5 LSB offset is added to the A/D Converter input. Except for the
digitised zero value, the subsequent digitised values will
change at a point 0.5 LSB below where they would
change without the offset, and the last full scale digitised
value will change at a point 1.5 LSB below the VDD level.
S C K
S D O
S D I
S D I
S C S
S D O
S C S
SPI Master/Slave Connection
· SPI Interface Operation
Serial Interface Function
The SPI interface is a full duplex synchronous serial
data link. It is a four line interface with pin names SDI,
SDO, SCK and SCS. Pins SDI and SDO are the Serial
Data Input and Serial Data Output lines, SCK is the
Serial Clock line and SCS is the Slave Select line. As
the SPI interface pins are pin-shared with normal I/O
pins and with the I2C function pins, the SPI interface
must first be enabled by selecting the SIM enable configuration option and setting the correct bits in the
SIMCTL0/SIMCTL2 register. After the SPI configuration option has been configured it can also be additionally disabled or enabled using the SIMEN bit in the
SIMCTL0 register. Communication between devices
connected to the SPI interface is carried out in a
slave/master mode with all data transfer initiations being implemented by the master. The Master also controls the clock signal. As the device only contains a
single SCS pin only one slave device can be utilised.
The device contains a Serial Interface Function, which
includes both the four line SPI interface and the two line
I2C interface types, to allow an easy method of communication with external peripheral hardware. Having relatively simple communication protocols, these serial
interface types allow the microcontroller to interface to
external SPI or I2C based hardware such as sensors,
Flash or EEPROM memory, etc. The SIM interface pins
are pin-shared with other I/O pins therefore the SIM interface function must first be selected using a configuration option. As both interface types share the same pins
and registers, the choice of whether the SPI or I2C type
is used is made using a bit in an internal register.
SPI Interface
The SPI interface is often used to communicate with external peripheral devices such as sensors, Flash or
EEPROM memory devices etc. Originally developed by
Motorola, the four line SPI interface is a synchronous
serial data interface that has a relatively simple communication protocol simplifying the programming requirements when communicating with external hardware
devices.
Rev. 1.00
S P I S la v e
S C K
The SPI function in this device offers the following features:
56
¨
Full duplex synchronous data transfer
¨
Both Master and Slave modes
¨
LSB first or MSB first data transmission modes
¨
Transmission complete flag
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
¨
Rising or falling active clock edge
¨
WCOL and CSEN bit enabled or disable select
Configuration Option
The status of the SPI interface pins is determined by a
number of factors such as whether the device is in the
master or slave mode and upon the condition of certain control bits such as CSEN, SIMEN and SCS. In
the table I, Z represents an input floating condition.
There are several configuration options associated
with the SPI interface. One of these is to enable the
SIM function which selects the SIM pins rather than
normal I/O pins. Note that if the configuration option
does not select the SIM function then the SIMEN bit in
the SIMCTL0 register will have no effect. Another two
SIM configuration options determine if the CSEN and
WCOL bits are to be used.
Pin
SIM Function
SIM interface or I/O pins
SPI CSEN bit
Enable/Disable
SPI WCOL bit
Enable/Disable
SPI Interface Configuration Options
SPI Registers
There are three internal registers which control the overall operation of the SPI interface. These are the SIMDR
data register and two control registers SIMCTL0 and
SIMCTL2. Note that the SIMCTL1 register is only used
by the I2C interface.
Master - SIMEN=1
Master/Salve
SIMEN=0
CSEN=0
Function
Slave - SIMEN=1
CSEN=1
CSEN=0
CSEN=1
SCS=0
CSEN=1
SCS=1
SCS
Z
Z
L
Z
I, Z
I, Z
SDO
Z
O
O
O
O
Z
SDI
Z
I, Z
I, Z
I, Z
I, Z
Z
SCK
Z
H: CKPOL=0
L: CKPOL=1
H: CKPOL=0
L: CKPOL=1
I, Z
I, Z
Z
Note:
²Z² floating, ²H² output high, ²L² output low, ²I² Input, ²O²output level, ²I,Z² input floating (no pull-high)
SPI Interface Pin Status
D a ta B u s
S IM D R
T x /R x S h ift R e g is te r
C K E N b it
C K P O L b it
C lo c k
E d g e /P o la r ity
C o n tro l
S C K P in
fS Y S
fS U B
T im e r /E v e n t C o u n te r
S D I P in
S D O
P in
E n a b le /D is a b le
B u s y
S ta tu s
C o n fig u r a tio n
O p tio n
W C O L F la g
T R F F la g
C lo c k
S o u r c e S e le c t
S C S P in
C S E N
b it
C o n fig u r a tio n
O p tio n
E n a b le /D is a b le
SPI Block Diagram
Rev. 1.00
57
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
S IM 2
b 0
S IM 1
S IM 0
P C K E N
P C K P S C 1 P C K P S C 0 S IM E N
S IM C T L 0 R e g is te r
N o t im p le m e n t e d , r e a d a s '0 "
S P I/I2C O n /O f c o n tro l
1 : e n a b le
0 : d is a b le
P e r ip h e r a l C lo c k C o n tr o l - d e s c r ib e d e ls e w h e r e
S P I/I2C
S IM 2
0
0
0
0
1
1
1
1
M a s te r /S la
S IM 1
S
0
0
1
1
0
0
1
1
v e a n d C lo c k
IM 0
m a s te r,
0
m a s te r,
1
0
m a s te r,
1
m a s te r,
0
m a s te r,
1
S la v e
I2C m o d
0
N o t u s e
1
C o n tro l
fS
fS
fS
fS
Y S
Y S
Y S
/4
/1 6
/6 4
U B
d
T im e r /E v e n t C o u n te r 0 o u tp u t/2
e
SPI/I2C Control Register - SIMCTL0
b 7
H C F
b 0
H A A S
H B B
H T X
T X A K
S R W
R X A K
S IM C T L 1 R e g is te r
R e c e iv e a c k n o w le d g e fla g
1 : n o t a c k n o w le d g e d
0 : a c k n o w le d g e d
N o t im p le m e n te d , r e a d a s " 0 "
M a s te r d a ta r e a d /w r ite r e q u e s t fla g
1 : re q u e s t d a ta re a d
0 : r e q u e s t d a ta w r ite
T r a n s m it a c k n o w le d g e fla g
1 : d o n 't a c k n o w le d g e
0 : a c k n o w le d g e
T r a n s m it/R e c e iv e m o d e
1 : tr a n s m it m o d e
0 : r e c e iv e m o d e
I2 C b u s b u s y fla g
1 : b u s y
0 : n o t b u s y
C a llin g a d d r e s s m a tc h e d fla g
1 : m a tc h e d
0 : n o t m a tc h e d
D a ta tr a n s fe r fla g
1 : tr a n s fe r c o m p le te
0 : tr a n s fe r n o t c o m p le te
I2C Control Register - SIMCTL1
b 0
b 7
C K P O L
C K E G
M L S
C S E N
W C O L
T R F
S IM C T L 2 R e g is te r
T r a n s m it/R e c e iv e c o m p le te fla g
1 : fin is h e d
0 : in p r o g r e s s
W r ite c o llis io n fla g
1 : c o llis io n
0 : n o c o llis io n
S C S p in e n a b le
1 : e n a b le
0 : S C S flo a tin g
D a ta s h ift o r d e r
1 : M S B
0 : L S B
S P I C lo c k E d g e S e le c t
1 : s e e te x t
0 : s e e te x t
S P I C lo c k P o la r ity
1 : s e e te x t
0 : s e e te x t
N o t im p le m e n te d , r e a d a s " 0 "
SPI Control Register - SIMCTL2
Rev. 1.00
58
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
the SPI Slave Mode is selected then the clock will be
supplied by an external Master device.
The SIMDR register is used to store the data being
transmitted and received. The same register is used by
b o t h t h e S P I and I 2 C f u n c t i o n s . B ef o r e t h e
microcontroller writes data to the SPI bus, the actual
data to be transmitted must be placed in the SIMDR register. After the data is received from the SPI bus, the
microcontroller can read it from the SIMDRregister. Any
transmission or reception of data from the SPI bus must
be made via the SIMDR register.
Bit
7
6
5
4
3
2
1
R/W
R/W R/W R/W R/W R/W R/W R/W R/W
POR
X
X
X
X
X
X
X
X
There are also two control registers for the SPI interface, SIMCTL0 and SIMCTL2. Note that the SIMCTL2
register also has the name SIMAR which is used by the
I2C function. The SIMCTL1 register is not used by the
SPI function, only by the I 2 C function. Register
SIMCTL0 is used to control the enable/disable function
and to set the data transmission clock frequency. Although not connected with the SPI function, the
SIMCTL0 register is also used to control the Peripheral
Clock prescaler. Register SIMCTL2 is used for other
control functions such as LSB/MSB selection, write collision flag etc.
SIM2
0
0
0
SPI Master, fSYS/4
0
0
1
SPI Master, fSYS/16
0
1
0
SPI Master, fSYS/64
0
1
1
SPI Master, fSUB
1
0
0
SPI Master Timer/Event
Counter 0 output/2
1
0
1
SPI Slave
1
1
0
I2C mode
1
1
0
Not used
SPI Control Register - SIMCTL2
The SIMCTL2 register is also used by the I2C interface
but has the name SIMAR.
· TRF
The TRF bit is the Transmit/Receive Complete flag and
is set high automatically when an SPI data transmission is completed, but must be cleared by the application program. It can be used to generate an interrupt.
· WCOL
The WCOL bit is used to detect if a data collision has
occurred. If this bit is high it means that data has been
attempted to be written to the SIMDR register during a
data transfer operation. This writing operation will be
ignored if data is being transferred. The bit can be
cleared by the application program. Note that using
the WCOL bit can be disabled or enabled via configuration option.
The following gives further explanation of each
SIMCTL1 register bit:
· SIMIDLE
The SIMIDLE bit is used to select if the SPI interface
continues running when the device is in the IDLE
mode. Setting the bit high allows the SPI interface to
maintain operation when the device is in the Idle
mode. Clearing the bit to zero disables any SPI operations when in the Idle mode.
This SPI/I2C idle mode control bit is located at
CLKMOD register bit4.
· CSEN
The CSEN bit is used as an on/off control for the SCS
pin. If this bit is low then the SCS pin will be disabled
and placed into a floating condition. If the bit is high
the SCS pin will be enabled and used as a select pin.
Note that using the CSEN bit can be disabled or enabled via configuration option.
· SIMEN
The bit is the overall on/off control for the SPI interface. When the SIMEN bit is cleared to zero to disable
the SPI interface, the SDI, SDO, SCK and SCS lines
will be in a floating condition and the SPI operating
current will be reduced to a minimum value. When the
bit is high the SPI interface is enabled. The SIMconfiguration option must have first enabled the SIM interface for this bit to be effective. Note that when the
SIMEN bit changes from low to high the contents of
the SPI control registers will be in an unknown condition and should therefore be first initialised by the application program.
· MLS
This is the data shift select bit and is used to select
how the data is transferred, either MSB or LSB first.
Setting the bit high will select MSB first and low for
LSB first.
· CKEG and CKPOL
These two bits are used to setup the way that the
clock signal outputs and inputs data on the SPI bus.
These two bits must be configured before data transfer is executed otherwise an erroneous clock edge
may be generated. The CKPOL bit determines the
base condition of the clock line, if the bit is high then
the SCK line will be low when the clock is inactive.
When the CKPOL bit is low then the SCK line will be
high when the clock is inactive. The CKEG bit determines active clock edge type which depends upon the
condition of CKPOL.
· SIM0~SIM2
These bits setup the overall operating mode of the SIM
function. As well as selecting if the I2C or SPI function,
they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI
clock is a function of the system clock but can also be
chosen to be sourced from the Timer/Event Counter. If
Rev. 1.00
SIM1
0
Label SD7 SD6 SD5 SD4 SD3 SD2 SD1 SD0
SPI Master/Slave Clock
Control and I2C Enable
SIM0
59
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
S IM E N = 1 , C S E N = 0 ( E x te r n a l P u ll- H ig h )
S C S
S IM E N , C S E N = 1
S C K (C K P O L = 1 , C K E G = 0 )
S C K (C K P O L = 0 , C K E G = 0 )
S C K (C K P O L = 1 , C K E G = 1 )
S C K (C K P O L = 0 , C K E G = 1 )
S D O
(C K E G = 0 )
D 7 /D 0
D 6 /D 1
D 5 /D 2
D 4 /D 3
D 3 /D 4
D 2 /D 5
D 1 /D 6
D 0 /D 7
S D O
(C K E G = 1 )
D 7 /D 0
D 6 /D 1
D 5 /D 2
D 4 /D 3
D 3 /D 4
D 2 /D 5
D 1 /D 6
D 0 /D 7
S D I D a ta C a p tu re
W r ite to S IM D R
SPI Master Mode Timing
S C S
S C K (C K P O L = 1 )
S C K (C K P O L = 0 )
S D O
D 7 /D 0
D 6 /D 1
D 5 /D 2
D 4 /D 3
D 3 /D 4
D 2 /D 5
D 1 /D 6
D 0 /D 7
D 2 /D 5
D 1 /D 6
D 0 /D 7
S D I D a ta C a p tu re
W r ite to S IM D R
( S D O n o t c h a n g e u n til fir s t S C K e d g e )
SPI Slave Mode Timing (CKEG=0)
S C S
S C K (C K P O L = 1 )
S C K (C K P O L = 0 )
S D O
D 7 /D 0
D 6 /D 1
D 5 /D 2
D 4 /D 3
D 3 /D 4
S D I D a ta C a p tu re
W r ite to S IM D R
( S D O c h a n g e a s s o o n a s w r itin g o c c u r ; S D O = flo a tin g if S C S = 1 )
N o te : F o r S P I s la v e m o d e , if S IM E N = 1 a n d C S E N = 0 , S P I is a lw a y s e n a b le d
a n d ig n o r e th e S C S le v e l.
SPI Slave Mode Timing (CKEG=1)
Rev. 1.00
60
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
A
S P I tra n s fe r
W r ite D a ta
in to S IM D R
C le a r W C O L
M a s te r
m a s te r o r
s la v e
S IM [2 :0 ]= 0 0 0 ,
0 0 1 ,0 1 0 ,0 1 1 o r 1 0 0
S la v e
Y
W C O L = 1 ?
N
S IM [2 :0 ]= 1 0 1
N
c o n fig u r e
C S E N a n d M L S
T r a n s m is s io n
c o m p le te d ?
(T R F = 1 ? )
Y
S IM E N = 1
R e a d D a ta
fro m S IM D R
A
C le a r T R F
T ra n s fe r
F in is h e d ?
N
Y
E N D
SPI Transfer Control Flowchart
Rev. 1.00
61
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
CKEG
SCK Clock Signal
0
0
High Base Level
Active Rising Edge
0
1
High Base Level
Active Falling Edge
1
0
Low Base Level
Active Falling Edge
1
1
Low Base Level
Active Rising Edge
CKPOL
S T A R T s ig n a l
fro m M a s te r
S e n d s la v e a d d r e s s
a n d R /W b it fr o m M a s te r
A c k n o w le d g e
fr o m s la v e
S e n d d a ta b y te
fro m M a s te r
SPI Communication
A c k n o w le d g e
fr o m s la v e
After the SPI interface is enabled by setting the SIMEN
bit high, then in the Master Mode, when data is written to
the SIMDR register, transmission/reception will begin simultaneously. When the data transfer is complete, the
TRF flag will be set automatically, but must be cleared
using the application program. In the Slave Mode, when
the clock signal from the master has been received, any
data in the SIMDR register will be transmitted and any
data on the SDI pin will be shifted into the SIMDR register. The master should output an SCS signal to enable
the slave device before a clock signal is provided and
slave data transfers should be enabled/disabled before/after an SCS signal is received.
The SPI will continue to function even after a HALT instruction has been executed.
S T O P s ig n a l
fro m M a s te r
There are several configuration options associated
with the I2C interface. One of these is to enable the
function which selects the SIM pins rather than normal
I/O pins. Note that if the configuration option does not
select the SIM function then the SIMEN bit in the
SIMCTL0 register will have no effect. A configuration
option exists to allow a clock other than the system
clock to drive the I2C interface. Another configuration
option determines the debounce time of the I2C interface. This uses the internal clock to in effect add a
debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous
operation. The debounce time, if selected, can be
chosen to be either 1 or 2 system clocks.
I2C Interface
The I2C interface is used to communicate with external
peripheral devices such as sensors, EEPROM memory
etc. Originally developed by Philips, it is a two line low
speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication,
relatively simple communication protocol and the ability
to accommodate multiple devices on the same bus has
made it an extremely popular interface type for many
applications.
SIM
SIM function
SIM interface or SEG pins
I2C clock
I2C runs without internal clock
Disable/Enable
I2C debounce
No debounce, 1 system clock;
2 system clocks
I2C Interface Configuration Options
· I2C Interface Operation
The I2C serial interface is a two line interface, a serial
data line, SDA, and serial clock line, SCL. As many
devices may be connected together on the same bus,
their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are
connected to these outputs. Note that no chip select
line exists, as each device on the I2C bus is identified
by a unique address which will be transmitted and received on the I2C bus.
When two devices communicate with each other on
the bidirectional I2C bus, one is known as the master
device and one as the slave device. Both master and
slave can transmit and receive data, however, it is the
master device that has overall control of the bus. For
these devices, which only operates in slave mode,
there are two methods of transferring data on the I2C
bus, the slave transmit mode and the slave receive
mode.
Rev. 1.00
Function
· I2C Registers
There are three control registers associated with the
I2C bus, SIMCTL0, SIMCTL1 and SIMAR and one
data register, SIMDR. The SIMDR register, which is
shown in the above SPI section, is used to store the
data being transmitted and received on the I2C bus.
Before the microcontroller writes data to the I2C bus,
the actual data to be transmitted must be placed in the
2
SIMDR register. After the data is received from the I C
bus, the microcontroller can read it from the SIMDR
register. Any transmission or reception of data from
the I2C bus must be made via the SIMDR register.
Note that the SIMAR register also has the name
SIMCTL2 which is used by the SPI function. Bits
SIMIDLE , SIMEN and bits SIM0~SIM2 in register
2
SIMCTL0 are used by the I C interface. The SIMCTL0
register is shown in the above SPI section.
62
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
D a ta B u s
I2C
H T X B it
S C L P in
S D A P in
M
X
S la v e A d d r e s s R e g is te r
(S IM A R )
A d d re s s
C o m p a ra to r
D ir e c tio n C o n tr o l
D a ta in L S B
D a ta O u t M S B
U
D a ta R e g is te r
(S IM D R )
S h ift R e g is te r
R e a d /w r ite S la v e
A d d re s s M a tc h
H A A S B it
S R W
I2C
In te rru p t
B it
E n a b le /D is a b le A c k n o w le d g e
T r a n s m it/R e c e iv e
C o n tr o l U n it
8 - b it D a ta C o m p le te
D e te c t S ta rt o r S to p
H C F B it
H B B B it
I2C Block Diagram
¨
SIMIDLE
2
The SIMIDLE bit is used to select if the I C interface
continues running when the device is in the IDLE
mode. Setting the bit high allows the I2C interface to
maintain operation when the device is in the Idle
mode. Clearing the bit to zero disables any I2C operations when in the Idle mode.
This SPI/I2C idle mode control bit is located at
CLKMOD register bit4.
¨
SIMEN
The SIMEN bit is the overall on/off control for the I2C
interface. When the SIMEN bit is cleared to zero to
disable the I2C interface, the SDA and SCL lines will
be in a floating condition and the I2C operating current will be reduced to a minimum value. In this condition the pins can be used as SEG functions. When
the bit is high the I2C interface is enabled. The SIM
configuration option must have first enabled the SIM
interface for this bit to be effective. Note that when
the SIMENbit changes from low to high the contents
of the I2C control registers will be in an unknown
condition and should therefore be first initialised by
the application program
¨
SIM0~SIM2
These bits setup the overall operating mode of the
SIM function. To select the I2C function, bits SIM2~
SIM0 should be set to the value 110.
¨
RXAK
The RXAK flag is the receive acknowledge flag.
When the RXAK bit has been reset to zero it means
that a correct acknowledge signal has been received at the 9th clock, after 8 bits of data have
been transmitted. When in the transmit mode, the
transmitter checks the RXAK bit to determine if the
receiver wishes to receive the next byte. The transmitter will therefore continue sending out data until
the RXAK bit is set high. When this occurs, the
transmitter will release the SDA line to allow the
master to send a STOP signal to release the bus.
Rev. 1.00
63
¨
SRW
The SRW bit is the Slave Read/Write bit. This bit determines whether the master device wishes to
2
transmit or receive data from the I C bus. When the
transmitted address and slave address match, that
is when the HAAS bit is set high, the device will
check the SRW bit to determine whether it should
be in transmit mode or receive mode. If the SRW bit
is high, the master is requesting to read data from
the bus, so the device should be in transmit mode.
When the SRW bit is zero, the master will write data
to the bus, therefore the device should be in receive
mode to read this data.
¨
TXAK
The TXAK flag is the transmit acknowledge flag. After the receipt of 8-bits of data, this bit will be transmitted to the bus on the 9th clock. To continue
receiving more data, this bit has to be reset to zero
before further data is received.
¨
HTX
The HTX flag is the transmit/receive mode bit. This
flag should be set high to set the transmit mode and
low for the receive mode.
¨
HBB
The HBB flag is the I2C busy flag. This flag will be
high when the I2C bus is busy which will occur when
a START signal is detected. The flag will be reset to
zero when the bus is free which will occur when a
STOP signal is detected.
¨
HASS
The HASS flag is the address match flag. This flag
is used to determine if the slave device address is
the same as the master transmit address. If the addresses match then this bit will be high, if there is no
match then the flag will be low.
¨
HCF
The HCF flag is the data transfer flag. This flag will
be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high
and an interrupt will be generated.
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
I2C Control Register - SIMAR
S ta rt
The SIMARregister is also used by the SPI interface but
has the name SIMCTL2.
W r ite S la v e
A d d re s s to S IM A R
The SIMARregister is the location where the 7-bit slave
address of the microcontroller is stored. Bits 1~7 of the
SIMAR register define the microcontroller slave address. Bit 0 is not defined. When a master device, which
is connected to the I2C bus, sends out an address,
which matches the slave address in the SIMARregister,
the microcontroller slave device will be selected. Note
that the SIMAR register is the same register as
SIMCTL2 which is used by the SPI interface.
S E T S IM [2 :0 ]= 1 1 0
S E T S IM E N
D is a b le
I2C Bus Communication
I2C B u s
In te rru p t= ?
E n a b le
C L R E H I
P o ll H IF to d e c id e
w h e n to g o to I2C B u s IS R
S E T E H I
W a it fo r In te r r u p t
G o to M a in P r o g r a m
G o to M a in P r o g r a m
2
Communication on the I C bus requires four separate
steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal.
When a START signal is placed on the I2C bus, all devices on the bus will receive this signal and be notified of
the imminent arrival of data on the bus. The first seven
bits of the data will be the slave address with the first bit
being the MSB. If the address of the microcontroller
matches that of the transmitted address, the HAAS bit in
the SIMCTL1 register will be set and an I2C interrupt will
be generated. After entering the interrupt service routine, the microcontroller slave device must first check
the condition of the HAAS bit to determine whether the
interrupt source originates from an address match or
from the completion of an 8-bit data transfer. During a
data transfer, note that after the 7-bit slave address has
been transmitted, the following bit, which is the 8th bit, is
the read/write bit whose value will be placed in the SRW
bit. This bit will be checked by the microcontroller to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I2C bus, the
microcontroller must initialise the bus, the following are
steps to achieve this:
I2C Bus Initialisation Flow Chart
· Start Signal
The START signal can only be generated by the master device connected to the I2C bus and not by the
microcontroller, which is only a slave device. This
START signal will be detected by all devices connected to the I2C bus. When detected, this indicates
that the I2C bus is busy and therefore the HBB bit will
be set. A START condition occurs when a high to low
transition on the SDA line takes place when the SCL
line remains high.
· Slave Address
The transmission of a START signal by the master will
be detected by all devices on the I2C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be
sent out immediately following the START signal. All
slave devices, after receiving this 7-bit address data,
will compare it with their own 7-bit slave address. If the
address sent out by the master matches the internal
address of the microcontroller slave device, then an
internal I2C bus interrupt signal will be generated. The
next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the
SRW bit of the SIMCTL1 register. The device will then
transmit an acknowledge bit, which is a low level, as
the 9th bit. The microcontroller slave device will also
set the status flag HAAS when the addresses match.
As an I2C bus interrupt can come from two sources,
when the program enters the interrupt subroutine, the
HAAS bit should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer.
When a slave address is matched, the device must be
placed in either the transmit mode and then write data
to the SIMDR register, or in the receive mode where it
must implement a dummy read from the SIMDR register to release the SCL line.
Step 1
Write the slave address of the microcontroller to the I2C
bus address register SIMAR.
Step 2
Set the SIMEN bit in the SIMCTL0 register to ²1² to enable the I2C bus.
Step 3
Set the ESIM bit of the interrupt control register to enable the I2C bus interrupt.
b 7
S A 6
b 0
S A 5
S A 4
S A 3
S A 2
S A 1
S A 0
S IM A R
R e g is te r
N o t im p le m e n te d , r e a d a s " 0 "
I2C
d e v ic e s la v e a d d r e s s
I C Slave Address Register - SIMAR
2
Rev. 1.00
64
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
S C L
S R W
S la v e A d d r e s s
S ta rt
0
1
S D A
1
1
0
1
0
1
D a ta
S C L
1
0
0
1
A C K
0
A C K
0
1
0
S to p
0
S D A
S = S
S A =
S R =
M = S
D = D
A = A
P = S
S
ta rt (1
S la v e
S R W
la v e d
a ta (8
C K (R
to p (1
S A
b it)
A d d r e s s ( 7 b its )
b it ( 1 b it)
e v ic e s e n d a c k n o w le d g e b it ( 1 b it)
b its )
X A K b it fo r tr a n s m itte r , T X A K b it fo r r e c e iv e r 1 b it)
b it)
S R
M
D
A
D
A
S
S A
S R
M
D
A
D
A
P
2
I C Communication Timing Diagram
S ta rt
N o
N o
Y e s
H A A S = 1
?
Y e s
Y e s
H T X = 1
?
S R W = 1
?
N o
R e a d fro m
S IM D R
S E T H T X
C L R H T X
C L R T X A K
R E T I
W r ite to
S IM D R
D u m m y R e a d
F ro m S IM D R
R E T I
R E T I
Y e s
R X A K = 1
?
N o
C L R H T X
C L R T X A K
W r ite to
S IM D R
D u m m y R e a d
fro m S IM D R
R E T I
R E T I
I2C Bus ISR Flow Chart
Rev. 1.00
65
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
· SRW Bit
· Receive Acknowledge Bit
The SRW bit in the SIMCTL1 register defines whether
the microcontroller slave device wishes to read data
from the I2C bus or write data to the I2C bus. The
microcontroller should examine this bit to determine if
it is to be a transmitter or a receiver. If the SRW bit is
set to ²1² then this indicates that the master wishes to
2
re a d da t a f r o m t he I C bus , t her e f o r e t h e
microcontroller slave device must be setup to send
data to the I2C bus as a transmitter. If the SRW bit is
²0² then this indicates that the master wishes to send
data to the I2C bus, therefore the microcontroller slave
device must be setup to read data from the I2C bus as
a receiver.
When the receiver wishes to continue to receive the
next data byte, it must generate an acknowledge bit,
known as TXAK, on the 9th clock. The microcontroller
slave device, which is setup as a transmitter will check
the RXAK bit in the SIMCTL1 register to determine if it
is to send another data byte, if not then it will release
the SDA line and await the receipt of a STOP signal
from the master.
Peripheral Clock Output
The Peripheral Clock Output allows the device to supply
external hardware with a clock signal synchronised to
the microcontroller clock.
· Acknowledge Bit
After the master has transmitted a calling address,
any slave device on the I2C bus, whose own internal
address matches the calling address, must generate
an acknowledge signal. This acknowledge signal will
inform the master that a slave device has accepted its
calling address. If no acknowledge signal is received
by the master then a STOP signal must be transmitted
by the master to end the communication. When the
HAAS bit is high, the addresses have matched and
the microcontroller slave device must check the SRW
bit to determine if it is to be a transmitter or a receiver.
If the SRW bit is high, the microcontroller slave device
should be setup to be a transmitter so the HTX bit in
the SIMCTL1 register should be set to ²1² if the SRW
bit is low then the microcontroller slave device should
be setup as a receiver and the HTX bit in the SIMCTL1
register should be set to ²0².
Peripheral Clock Operation
As the peripheral clock output pin, PCLK, is shared with
one of the LCD segment lines, the required pin function
is chosen via PCKEN in SIMCTL0 register. The Peripheral Clock function is controlled using the SIMCTL0 register. The clock source for the Peripheral Clock Output
can originate from either the Timer/Event Counter 0 divided by two or a divided ratio of the internal fSYS clock.
The PCKEN bit in the SIMCTL0 register is the overall
on/off control, setting the bit high enables the Peripheral
Clock, clearing it disables it. The required division ratio
of the system clock is selected using the PCKPSC0 and
PCKPSC1 bits in the same register. If the system enters
the Sleep Mode this will disable the Peripheral Clock
output.
· Data Byte
P C K P S C 0
The transmitted data is 8-bits wide and is transmitted
after the slave device has acknowledged receipt of its
slave address. The order of serial bit transmission is
the MSB first and the LSB last. After receipt of 8-bits of
data, the receiver must transmit an acknowledge signal, level ²0², before it can receive the next data byte.
If the transmitter does not receive an acknowledge bit
signal from the receiver, then it will release the SDA
line and the master will send out a STOP signal to release control of the I2C bus. The corresponding data
will be stored in the SIMDR register. If setup as a
transmitter, the microcontroller slave device must first
write the data to be transmitted into the SIMDR register. If setup as a receiver, the microcontroller slave device must read the transmitted data from the SIMDR
register.
fS
Y S
T im e r /E v e n t
C o u n te r 0 ¸ 2
P C K P S C 1
¸ 1 , 4 , 8
P C K E N
P C L K
o r S E G
S e le c t
P C L K
o r
S E G
S le e p M o d e
Peripheral Clock Block Diagram
S C L
S D A
S ta r t b it
D a ta
s ta b le
D a ta
a llo w
c h a n g e
S to p b it
Data Timing Diagram
Rev. 1.00
66
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
S IM 2
b 0
S IM 1
S IM 0
P C K E N
P C K P S C 1 P C K P S C 0 S IM E N
S IM C T L 0 R e g is te r
N o t im p le m e n t e d , r e a d a s '0 "
S P I/I2C O n /O f c o n tro l
1 : e n a b le
0 : d is a b le
P C K c lo c k s e le c t
P C K P S C 1 P C K P S C 0
0
0
0
1
1
0
1
1
fS
C lo c k S o u r c e
Y S
fS Y S /4
fS Y S /8
T im e r /E v n e t C o u n te r 0 ¸ 2
P e r ip h e r a l c lo c k e n a b le
1 : c lo c k a n d o u tp u t e n a b le
0 : c lo c k a n d o u tp u t d is a b le
S P I M a s te r /S la v e a n d c lo c k c o n tr o l
- d e s c r ib e d e ls e w h o s e
Peripheral Clock Output Control - SIMCTL0
Buzzer
Operating in a similar way to the Programmable Frequency Divider, the Buzzer function provides a means of
producing a variable frequency output, suitable for applications such as Piezo-buzzer driving or other external
circuits that require a precise frequency generator. The
BZ and BZ pins form a complementary pair, and are
pin-shared with I/O pins, PA0 and PA1. A configuration
option is used to select from one of three buzzer options.
The first option is for both pins PA0 and PA1 to be used
as normal I/Os, the second option is for both pins to be
configured as BZ and BZ buzzer pins, the third option
selects only the PA0 pin to be used as a BZ buzzer pin
with the PA1 pin retaining its normal I/O pin function.
Note that the BZ pin is the inverse of the BZ pin which together generate a differential output which can supply
more power to connected interfaces such as buzzers.
32768Hz oscillator, the 32K_INT oscillator or the System oscillator/4, the choice of which is determined by
the fS clock source configuration option. Note that the
buzzer frequency is controlled by configuration options,
which select both the source clock for the internal clock
fS and the internal division ratio. There are no internal
registers associated with the buzzer frequency.
If the configuration options have selected both pins PA0
and PA1 to function as a BZ and BZ complementary pair
of buzzer outputs, then for correct buzzer operation it is
essential that both pins must be setup as outputs by setting bits PAC0 and PAC1 of the PAC port control register
to zero. The PA0 data bit in the PA data register must
also be set high to enable the buzzer outputs, if set low,
both pins PA0 and PA1 will remain low. In this way the
single bit PA0 of the PA register can be used as an on/off
control for both the BZ and BZ buzzer pin outputs. Note
that the PA1 data bit in the PA register has no control
over the BZ buzzer pin PA1.
The buzzer is driven by the internal clock source, , which
then passes through a divider, the division ratio of which
is selected by configuration options to provide a range of
buzzer frequencies from fS/22 to fS/29. The clock source
that generates fS, which in turn controls the buzzer frequency, can originate from three different sources, the
fS
Y S
/4
3 2 7 6 8 H z
3 2 K _ IN T
fS S o u rc e
C o n fig u r a tio n
O p tio n
fS
C o n fig u r a tio n O p tio n
D iv id e b y 2 2 ~ 2 9
B Z
B Z
Buzzer Function
Rev. 1.00
67
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
PA0/PA1 Pin Function Control
PAC Register
PAC0
PAC Register
PAC1
PA Data Register
PA0
PA Data Register
PA1
Output
Function
0
0
1
x
PA0=BZ
PA1=BZ
0
0
0
x
PA0=²0²
PA1=²0²
0
1
1
x
PA0=BZ
PA1=input line
0
1
0
x
PA0=²0²
PA1=input line
1
0
x
D
PA0=input line
PA1=D
1
1
x
x
PA0=input line
PA0=input line
²x² stands for don¢t care
²D² stands for Data ²0² or ²1²
Note that no matter what configuration option is chosen
for the buzzer, if the port control register has setup the
pin to function as an input, then this will override the configuration option selection and force the pin to always
behave as an input pin. This arrangement enables the
pin to be used as both a buzzer pin and as an input pin,
so regardless of the configuration option chosen; the actual function of the pin can be changed dynamically by
the application program by programming the appropriate port control register bit.
If configuration options have selected that only the PA0
pin is to function as a BZ buzzer pin, then the PA1 pin
can be used as a normal I/O pin. For the PA0 pin to function as a BZ buzzer pin, PA0 must be setup as an output
by setting bit PAC0 of the PAC port control register to
zero. The PA0 data bit in the PA data register must also
be set high to enable the buzzer output, if set low pin
PA0 will remain low. In this way the PA0 bit can be used
as an on/off control for the BZ buzzer pin PA0. If the
PAC0 bit of the PAC port control register is set high, then
pin PA0 can still be used as an input even though the
configuration option has configured it as a BZ buzzer
output.
In te r n a l C lo c k S o u r c e
P A 0 D a ta
B Z O u tp u t a t P A 0
P A 1 D a ta
B Z O u tp u t a t P A 1
Buzzer Output Pin Control
Note:
The above drawing shows the situation where both pins PA0 and PA1 are selected by configuration option to
be BZ and BZ buzzer pin outputs. The Port Control Register of both pins must have already been setup as output. The data setup on pin PA1 has no effect on the buzzer outputs.
Rev. 1.00
68
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Interrupts
immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing
while the program is already in another interrupt service
routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the
related interrupt is enabled, until the Stack Pointer is
decremented. If immediate service is desired, the stack
must be prevented from becoming full.
Interrupts are an important part of any microcontroller
system. When an external event or an internal function
such as a Timer/Event Counter or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main
program allowing the microcontroller to direct attention
to their respective needs. The device contains several
external interrupt and internal interrupts functions. The
external interrupts are controlled by the action of the external INT0, INT1 and PINT pins, while the internal interrupts are controlled by the Timer/Event Counter
overflows, the Time Base interrupt, the RTC interrupt,
the SPI/I2C interrupt and the the A/D converter interrupt.
Interrupt Priority
Interrupts, occurring in the interval between the rising
edges of two consecutive T2 pulses, will be serviced on
the latter of the two T2 pulses, if the corresponding interrupts are enabled. In case of simultaneous requests,
the following table shows the priority that is applied.
Interrupt Registers
Overall interrupt control, which means interrupt enabling
and request flag setting, is controlled by the INTC0,
INTC1, and MFIC/MFIC0/MFIC1 registers, which are located in the Data Memory. By controlling the appropriate
enable bits in these registers each individual interrupt
can be enabled or disabled. Also when an interrupt occurs, the corresponding request flag will be set by the
microcontroller. The global enable flag if cleared to zero
will disable all interrupts.
Interrupt Source
External Interrupt 0
Priority
Vector
1
04H
External Interrupt 1
2
08H
Timer/Event Counter 0 Overflow
3
0CH
Timer/Event Counter 1 Overflow
4
10H
SPI/I2C Interrupt
5
14H
Multi-function Interrupt
6
18H
Interrupt Operation
The A/D converter interrupt, Real Time clock interrupt,
Time Base interrupt and External Peripheral interrupt all
share the same interrupt vector which is 18H. Each of
these interrupts have their own own individual interrupt
flag but also share the same MFF interrupt flag. The
MFF flag will be cleared by hardware once the
Multi-function interrupt is serviced, however the individual interrupts that have triggered the Multi-function interrupt need to be cleared by the application program.
A Timer/Event Counter overflow, Time Base, RTC overflow, SPI/I2C data transfer complete, an end of A/D conversion or the external interrupt line being triggered will
all generate an interrupt request by setting their corresponding request flag. When this happens and if their
appropriate interrupt enable bit is set, the Program
Counter, which stores the address of the next instruction
to be executed, will be transferred onto the stack. The
Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next
instruction from this interrupt vector. The instruction at
this vector will usually be a JMP statement which will
jump to another section of program which is known as
the interrupt service routine. Here is located the code to
control the appropriate interrupt. The interrupt service
routine must be terminated with a RETI statement,
which retrieves the original Program Counter address
from the stack and allows the microcontroller to continue
with normal execution at the point where the interrupt
occurred.
External Interrupt
For an external interrupt to occur, the global interrupt
enable bit, EMI, and external interrupt enable bits, EEI0
and EEI1, must first be set. Additionally the correct
interrupt edge type must be selected using the
INTEDGE register to enable the external interrupt
function and to choose the trigger edge type. An actual
external interrupt will take place when the external
interrupt request flag, EIF0 or EIF1, is set, a situation
that will occur when a transition, whose type is chosen
by the edge select bit, appears on the INT0 or INT1 pin.
The external interrupt pins are pin-shared with the I/O
pins PD4 and PD5 and can only be configured as
external interrupt pins if their corresponding external
interrupt enable bit in the INTC0 register has been set.
The pin must also be setup as an input by setting the
corresponding PDC.4 and PDC.5 bits in the port control
register. When the interrupt is enabled, the stack is not
full and the correct transition type appears on the
external interrupt pin, a subroutine call to the external
The various interrupt enable bits, together with their associated request flags, are shown in the accompanying
diagram with their order of priority.
Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the EMI bit will be cleared automatically. This will prevent any further interrupt nesting
from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be
Rev. 1.00
69
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
b 0
T 0 F
E IF 1
E IF 0
E T 0 I E E I1
E E I0
E M I
IN T C 0 R e g is te
M a s te r in te r r u p t g lo b a l e n a b le
1 : g lo b a l e n a b le
0 : g lo b a l d is a b le
E x te r n a l in te r r u p t 0 e n a b le
1 : e n a b le
0 : d is a b le
E x te r n a l in te r r u p t 1 e n a b le
1 : e n a b le
0 : d is a b le
T im e r /E v e n t C o u n te r 0 in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
E x te r n a l in te r r u p t 0 r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
E x te r n a l in te r r u p t 1 r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
T im e r /E v e n t C o u n te r 0 in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
N o t im p le m e n te d , r e a d a s " 0 "
Interrupt Control Register - INTC0
b 7
b 0
M F F
S IM F
T 1 F
E M F I E S IM
E T 1 I
IN T C 1 R e g is te r
T im e r /E v e n t C o u n te r 1 in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
S P I/I2 C in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
M u lti- fu n c tio n in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
N o t im p le m e n te d , r e a d a s " 0 "
T im e r /E v e n t C o u n te r 1 in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
S P I/I2 C in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
M u lti- fu n c tio n in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
N o t im p le m e n te d , r e a d a s " 0 "
Interrupt Control Register - INTC1
Rev. 1.00
70
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
P E F
b 0
T B F
R T F
A D F
E P I
E T B I E R T I E A D I
M F IC /M F IC 0 R e g is te r
A /D c o n v e r te r in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
R e a l T im e C lo c k in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
T im e B a s e in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
E x te r n a l p e r ip h e r a l in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
A /D c o n v e r te r in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
R e a l T im e C lo c k in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
T im e B a s e in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
E x te r n a l p e r ip h e r a l in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
Interrupt Control Register - MFIC/MFIC0
b 7
b 0
T 2 F
E T 2 I
M F IC 1 R e g is te r
H T 5 6 R 6 5 /H T 5 6 R 6 5 4 /H T 5 6 R 6 5 6 o n ly
T im e r /E v e n t C o u n te r 2 in te r r u p t e n a b le
1 : e n a b le
0 : d is a b le
N o t im p le m e n te d , r e a d a s " 0 "
T im e r /E v e n t C o u n te r 2 in te r r u p t r e q u e s t fla g
1 : a c tiv e
0 : in a c tiv e
N o t im p le m e n te d , r e a d a s " 0 "
Interrupt Control Register - MFIC1
Rev. 1.00
71
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
A u to m a tic a lly C le a r e d b y IS R
e x c e p t
fo r A D F , T B F , R T F a n d T 2 F
M a n u a lly S e t o r C le a r e d b y S o ftw a r e
A u to m a tic a lly D is a b le d b y IS R
C a n b e E n a b le d M a n u a lly
P r io r ity
E x te rn a l In te rru p t
R e q u e s t F la g E IF 0
E E I0
E x te rn a l In te rru p t
R e q u e s t F la g E IF 1
E E I1
T im e r /E v e n t C o u n te r 0
In te r r u p t R e q u e s t F la g T 0 F
E T 0 I
T im e r /E v e n t C o u n te r 1
In te r r u p t R e q u e s t F la g T 1 F
E T 1 I
S P I/I2C
In te r r u p t R e q u e s t F la g S IM F
E S IM
M u lti- fu n c tio n
In te r r u p t R e q u e s t F la g M F F
E M F I
A /D C o n v e rte r
In te r r u p t R e q u e s t F la g A D F
E A D I
R e a l T im e C lo c k
In te r r u p t R e q u e s t F la g R T F
E R T I
T im e B a s e
In te r r u p t R e q u e s t F la g T B F
E T B I
E x te r n a l P e r ip h e r a l
In te r r u p t R e q u e s t F la g P E F
E P I
T im e r /E v e n t C o u n te r 2
In te r r u p t R e q u e s t F la g T 2 F
E T 2 I
E M I
H ig h
In te rru p t
P o llin g
L o w
N o te th a t n o t a ll d e v ic e s c o n ta in T im e r /E v e n t C o u n te r 2 .
Interrupt Structure
terrupt input signal. As this internal filter circuit will
consume a limited amount of power, a configuration option is provided to switch off the filter function, an option
which may be beneficial in power sensitive applications,
but in which the integrity of the input signal is high. Care
must be taken when using the filter on/off configuration
option as it will be applied not only to both the external
interrupt pins but also to the Timer/Event Counter external input pins. Individual external interrupt or
Timer/Event Counter pins cannot be selected to have a
filter on/off function.
interrupt vector at location 04H or 08H, will take place.
When the interrupt is serviced, the external interrupt
request flags, EIF0 or EIF1, will be automatically reset
and the EMI bit will be automatically cleared to disable
other interrupts. Note that any pull-high resistor
selections on this pin will remain valid even if the pin is
used as an external interrupt input.
The INTEDGE register is used to select the type of active
edge that will trigger the external interrupt. A choice of either rising and falling edge types can be chosen along
with an option to allow both edge types to trigger an external interrupt. Note that the INTEDGE register can also be
used to disable the external interrupt function.
F ilte r O n /O ff
C o n fig u r a tio n O p tio n
External Peripheral Interrupt
The External Peripheral Interrupt operates in a similar
way to the external interrupt and is contained within the
Multi-function interrupt.
M C U
IN T C 0
F ilte r
E x te rn a l IN T .0
IN T C 1
F ilte r
E x te rn a l IN T .1
For an external peripheral interrupt to occur, the global
interrupt enable bit, EMI, external peripheral interrupt
enable bit, EPI, and Multi-function interrupt enable bit,
EMFI, must first be set. An actual external peripheral interrupt will take place when the external interrupt request flag, PEF, is set, a situation that will occur when a
negative transition, appears on the PINT pin. The exter-
The external interrupt pins are connected to an internal
filter to reduce the possibility of unwanted external interrupts due to adverse noise or spikes on the external inRev. 1.00
72
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
b 7
b 0
IN T 1 S 1 IN T 1 S 0 IN T 0 S 1 IN T 0 S 0
IN T E D G E R e g is te r
IN T 0 E d g e S e
IN T 0 S 1
IN
0
0
1
1
le c t
T 0 S 0
0
1
0
1
d is a b le
r is in g e d g e tr ig g e r
fa llin g e d g e tr ig g e r
d u a l e d g e tr ig g e r
IN T 1 E d g e S e le c t
IN T 1 S 1
IN T 1 S 0
0
0
1
0
0
1
1
1
d is a b le
r is in g e d g e tr ig g e r
fa llin g e d g e tr ig g e r
d u a l e d g e tr ig g e r
N o t im p le m e n te d , r e a d a s " 0 "
Interrupt Active Edge Register - INTEDGE
Timer/Event 2 interrupt is serviced, the EMI bit will be
cleared to disable other interrupts, however only the
MFF interrupt request flag will be reset. As the T2F flag
will not be automatically reset, it has to be cleared by the
application program.
nal peripheral interrupt pin is pin-shared with one of the
segment pins, and is configured as a peripheral interrupt
pin via a configuration option. When the interrupt is enabled, the stack is not full and a negative transition type
appears on the external peripheral interrupt pin, a subroutine call to the Multi-function interrupt vector at
location18H, will take place. When the external peripheral interrupt is serviced, the EMI bit will be cleared to
disable other interrupts, however only the MFF interrupt
request flag will be reset. As the PEF flag will not be automatically reset, it has to be cleared by the application
program.
A/D Interrupt
The A/D Interrupt is contained within the Multi-function
Interrupt.
For an A/D Interrupt to be generated, the global interrupt
enable bit, EMI, A/D Interrupt enable bit, EADI, and
Multi-function interrupt enable bit, EMFI, must first be
set. An actual A/D Interrupt will take place when the A/D
Interrupt request flag, ADF, is set, a situation that will occur when the A/D conversion process has finished.
When the interrupt is enabled, the stack is not full and
the A/D conversion process has ended, a subroutine
call to the Multi-function interrupt vector at location18H,
will take place. When the A/D Interrupt is serviced, the
EMI bit will be cleared to disable other interrupts, however only the MFF interrupt request flag will be reset. As
the ADF flag will not be automatically reset, it has to be
cleared by the application program.
Timer/Event Counter Interrupt
For a Timer/Event Counter 0 or Timer/Event Counter 1
interrupt to occur, the global interrupt enable bit, EMI,
and the corresponding timer interrupt enable bit, ET0I or
ET1I must first be set. An actual Timer/Event Counter interrupt will take place when the Timer/Event Counter request flag, T0F or T1F is set, a situation that will occur
when the Timer/Event Counter overflows. When the interrupt is enabled, the stack is not full and a Timer/Event
Counter overflow occurs, a subroutine call to the timer
interrupt vector at location 0CH or 10C, will take place.
When the interrupt is serviced, the timer interrupt request flag, T0F or T1F, will be automatically reset and
the EMI bit will be automatically cleared to disable other
interrupts.
SPI/I2C Interface Interrupt
For an SPI/I2C interrupt to occur, the global interrupt enable bit, EMI, and the corresponding interrupt enable bit,
ESIM must be first set. An actual SPI/I2C interrupt will
take place when the SPI/I2C interrupt request flag,
SIMF, is set, a situation that will occur when a byte of
data has been transmitted or received by the SPI/I2C interface or when an I2C address match occurs. When the
interrupt is enabled, the stack is not full and a byte of
data has been transmitted or received by the SPI/I2C interface or an I2C address match occurs, a subroutine
call to the SPI/I2C interrupt vector at location 14H, will
take place. When the interrupt is serviced, the SPI/I2C
request flag, SIMF will be automatically reset and the
EMI bit will be automatically cleared to disable other interrupts.
Timer Event Counter 0 and Timer/Event Counter 1 have
their own individual interrupt vectors, however the interrupt vector for Timer/Event Counter 2 is contained within
the Multi-function Interrupt. For a Timer/Event Counter 2
interrupt to occur, the global interrupt enable bit, EMI,
Timer/Event Counter 2 interrupt enable bit, ET2I, and
Multi-function interrupt enable bit, EMFI, must first be
set. An actual external peripheral interrupt will take
place when the Timer/Event Counter 2 request flag,
T2F, is set, a situation that will occur when the
Timer/Event Counter 2 overflows. When the interrupt is
enabled, the stack is not full and the Timer/Event Counter 2 overflows, a subroutine call to the Multi-function interrupt vector at location 18H, will take place. When the
Rev. 1.00
73
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Multi-function Interrupt
Real Time Clock Interrupt
An additional interrupt known as the Multi-function interrupt is provided. Unlike the other interrupts, this interrupt
has no independent source, but rather is formed from
four or five other existing interrupt sources, namely the
A/D Converter interrupt, Time Base interrupt, Real Time
Clock interrupt, External Peripheral interrupt and the
Timer 2 overflow interrupt.
The Real Time Clock Interrupt is contained within the
Multi-function Interrupt.
For a Real Time Clock interrupt to be generated, the
global interrupt enable bit, EMI , Real Time Clock interrupt enable bit, ERTI, and Multi-function interrupt enable
bit, EMFI, must first be set. An actual Real Time Clock
interrupt will take place when the Real Time Clock request flag, RTF, is set, a situation that will occur when
the Real Time Clock overflows. When the interrupt is enabled, the stack is not full and the Real Time Clock overflows, a subroutine call to the Multi-function interrupt
vector at location18H, will take place. When the Real
Time Clock interrupt is serviced, the EMI bit will be
cleared to disable other interrupts, however only the
MFF interrupt request flag will be reset. As the RTF flag
will not be automatically reset, it has to be cleared by the
application program.
For a Multi-function interrupt to occur, the global interrupt
enable bit, EMI, and the Multi-function interrupt enable
bit, EMFI, must first be set. An actual Multi-function interrupt will take place when the Multi-function interrupt request flag, MFF, is set. This will occur when either a Time
Base overflow, a Real Time Clock overflow, an A/D conversion completion, an External Peripheral Interrupt or
Timer 2 overflow interrupt is generated. When the interrupt is enabled and the stack is not full, and either one of
the interrupts contained within the Multi-function interrupt
occurs, a subroutine call to the Multi-function interrupt
vector at location 018H will take place. When the interrupt
is serviced, the Multi-Function request flag, MFF, will be
automatically reset and the EMI bit will be automatically
cleared to disable other interrupts. However, it must be
noted that the request flags from the original source of the
Multi-function interrupt, namely the Time-Base interrupt,
Real Time Clock interrupt, A/D Converter interrupt, External Peripheral interrupt or Timer 2 overflow interrupt will
not be automatically reset and must be manually reset by
the application program.
fS
Y S
/4
3 2 7 6 8 H z
3 2 K _ IN T
fS S o u rc e
C o n fig u r a tio n
O p tio n
fS
Similar in operation to the Time Base interrupt, the purpose of the RTC interrupt is also to provide an interrupt
signal at fixed time periods. The RTC interrupt clock
source originates from the internal clock source fS. This
fS input clock first passes through a divider, the division
ratio of which is selected by programming the appropriate bits in the RTCC register to obtain longer RTC interrupt periods whose value ranges from 28/fS~215/fS. The
clock source that generates fS, which in turn controls the
RTC interrupt period, can originate from three different
D iv id e b y 2 8 ~ 2
S e t b y R T C C
R e g is te r
R T 2
R T 1
1 5
R T C In te rru p t
2 12/fS ~ 2 15/fS
R T 0
RTC Interrupt
b 7
L V D O
Q O S C
L V D C
R T 2
R T 1
b 0
R T 0
R T C C
R T C
R T 2
0
0
0
0
1
1
1
1
R e g is te r
In te r r u p t P e r io d
R T 0
R T 1
0
0
1
0
0
1
1
1
0
0
1
0
0
1
1
1
P e
2 8
2 9
2 1
2 1
2 1
2 1
2 1
2 1
r io d
/fS
/fS
0
/fS
1
/fS
2
/fS
3
/fS
4
/fS
5
/fS
L o w V o lta g e D e te c to r C o n tr o l
1 : e n a b le
0 : d is a b le
R T C O s c illa to r Q u ic k - s ta r t
1 : d is a b le
0 : e n a b le
L o w V o lta g e D e te c to r O u tp u t
1 : lo w v o lta g e d e te c te d
0 : n o r m a l v o lta g e
N o t im p le m e n te d , r e a d a s " 0 "
Real Time Clock Control Register - RTCC
Rev. 1.00
74
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
sources, the 32768Hz oscillator, 32K_INT oscillator or
the System oscillator/4, the choice of which is determine
by the fS clock source configuration option.
once an interrupt request flag is set, it will remain in this
condition in the INTC0, INTC1 and MFIC registers until
the corresponding interrupt is serviced or until the request flag is cleared by the application program.
Note that the RTC interrupt period is controlled by both
configuration options and an internal register RTCC. A
configuration option selects the source clock for the internal clock fS, and the RTCC register bits RT2, RT1 and
RT0 select the division ratio. Note that the actual division ratio can be programmed from 28 to 215.
It is recommended that programs do not use the ²CALL
subroutine² instruction within the interrupt subroutine.
Interrupts often occur in an unpredictable manner or
need to be serviced immediately in some applications. If
only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged
once a ²CALL subroutine² is executed in the interrupt
subroutine.
Time Base Interrupt
The Time Base Interrupt is contained within the
Multi-function Interrupt.
All of these interrupts have the capability of waking up
the processor when in the Power Down Mode.
For a Time Base Interrupt to be generated, the global interrupt enable bit, EMI,Time Base Interrupt enable bit,
ETBI, and Multi-function interrupt enable bit, EMFI,
must first be set. An actual Time Base Interrupt will take
place when the Time Base Interrupt request flag, TBF, is
set, a situation that will occur when the Time Base overflows. When the interrupt is enabled, the stack is not full
and the Time Base overflows, a subroutine call to the
Multi-function interrupt vector at location18H, will take
place. When the Time Base Interrupt is serviced, the
EMI bit will be cleared to disable other interrupts, however only the MFF interrupt request flag will be reset. As
the TBF flag will not be automatically reset, it has to be
cleared by the application program.
Only the Program Counter is pushed onto the stack. If
the contents of the status or other registers are altered
by the interrupt service program, which may corrupt the
desired control sequence, then the contents should be
saved in advance.
Reset and Initialisation
A reset function is a fundamental part of any
microcontroller ensuring that the device can be set to
some predetermined condition irrespective of outside
parameters. The most important reset condition is after
power is first applied to the microcontroller. In this case,
internal circuitry will ensure that the microcontroller, after a short delay, will be in a well defined state and ready
to execute the first program instruction. After this
power-on reset, certain important internal registers will
be set to defined states before the program commences. One of these registers is the Program Counter,
which will be reset to zero forcing the microcontroller to
begin program execution from the lowest Program
Memory address.
The purpose of the Time Base function is to provide an
interrupt signal at fixed time periods. The Time Base interrupt clock source originates from the Time Base interrupt clock source originates from the internal clock
source fS. This fS input clock first passes through a divider, the division ratio of which is selected by configuration options to provide longer Time Base interrupt
periods. The Time Base interrupt time-out period ranges
from 212/fS~215/fS. The clock source that generates fS,
which in turn controls the Time Base interrupt period,
can originate from three different sources, the 32768Hz
oscillator, the 32K_INT internal oscillator or the System
oscillator/4, the choice of which is determine by the fS
clock source configuration option.
In addition to the power-on reset, situations may arise
where it is necessary to forcefully apply a reset condition
when the microcontroller is running. One example of this
is where after power has been applied and the
microcontroller is already running, the RES line is forcefully pulled low. In such a case, known as a normal operation reset, some of the microcontroller registers remain
unchanged allowing the microcontroller to proceed with
normal operation after the reset line is allowed to return
high. Another type of reset is when the Watchdog Timer
overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup.
Essentially operating as a programmable timer, when
the Time Base overflows it will set a Time Base interrupt
flag which will in turn generate an Interrupt request via
the Multi-function Interrupt vector.
Programming Considerations
By disabling the interrupt enable bits, a requested interrupt can be prevented from being serviced, however,
fS
Y S
/4
3 2 7 6 8 H z
3 2 K _ IN T
fS S o u rc e
C o n fig u r a tio n
O p tio n
fS
C o n fig u r a tio n O p tio n
D iv id e b y 2 1 2 ~ 2 1 5
T im e B a s e In te r r u p t
2 12/fS ~ 2 15/fS
Time Base Interrupt
Rev. 1.00
75
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
For applications that operate within an environment
where more noise is present the Reset Circuit shown
is recommended.
More information regarding external reset circuits is
located in Application Note HA0075E on the Holtek
website.
Another reset exists in the form of a Low Voltage Reset,
LVR, where a full reset, similar to the RES reset is implemented in situations where the power supply voltage
falls below a certain threshold.
Reset Functions
V
There are five ways in which a microcontroller reset can
occur, through events occurring both internally and externally:
The most fundamental and unavoidable reset is the
one that occurs after power is first applied to the
microcontroller. As well as ensuring that the Program
Memory begins execution from the first memory address, a power-on reset also ensures that certain
other registers are preset to known conditions. All the
I/O port and port control registers will power up in a
high condition ensuring that all pins will be first set to
inputs.
Although the microcontroller has an internal RC reset
function, if the VDD power supply rise time is not fast
enough or does not stabilise quickly at power-on, the
internal reset function may be incapable of providing
proper reset operation. For this reason it is recommended that an external RC network is connected to
the RES pin, whose additional time delay will ensure
that the RES pin remains low for an extended period
to allow the power supply to stabilise. During this time
delay, normal operation of the microcontroller will be
inhibited. After the RES line reaches a certain voltage
value, the reset delay time tRSTD is invoked to provide
an extra delay time after which the microcontroller will
begin normal operation. The abbreviation SST in the
figures stands for System Start-up Timer.
R E S
tR
1 0 k W ~
1 0 0 k W
3 0 0 W *
R E S /P A 7
0 .1 ~ 1 m F
V S S
Note:
²*² It is recommended that this component is
added for added ESD protection
²**² It is recommended that this component is
added in environments where power line noise
is significant
External RES Circuit
· RES Pin Reset
This type of reset occurs when the microcontroller is
already running and the RES pin is forcefully pulled
low by external hardware such as an external switch.
In this case as in the case of other reset, the Program
Counter will reset to zero and program execution initiated from this point.
R E S
0 .9 V
V D D
1 N 4 1 4 8 *
· Power-on Reset
V D D
D D
0 .0 1 m F * *
0 .4 V
0 .9 V
tR
D D
D D
D D
S T D
S S T T im e - o u t
S T D
C h ip R e s e t
S S T T im e - o u t
RES Reset Timing Chart
C h ip R e s e t
Power-On Reset Timing Chart
For most applications a resistor connected between
VDD and the RES pin and a capacitor connected between VSS and the RES pin will provide a suitable external reset circuit. Any wiring connected to the RES
pin should be kept as short as possible to minimise
any stray noise interference.
Rev. 1.00
76
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
· Low Voltage Reset - LVR
Reset Initial Conditions
The microcontroller contains a low voltage reset circuit
in order to monitor the supply voltage of the device,
which is selected via a configuration option. If the supply
voltage of the device drops to within a range of
0.9V~VLVR such as might occur when changing the battery, the LVR will automatically reset the device internally. The LVR includes the following specifications: For
a valid LVR signal, a low voltage, i.e., a voltage in the
range between 0.9V~VLVR must exist for greater than the
value tLVR specified in the A.C. characteristics. If the low
voltage state does not exceed 1ms, the LVR will ignore it
and will not perform a reset function. One of a range of
specified voltage values for VLVR can be selected using
configuration options. The VLVR value will be selected as
a pair in conjunction with a Low Voltage Detect value.
The different types of reset described affect the reset
flags in different ways. These flags, known as PDF and
TO are located in the status register and are controlled
by various microcontroller operations, such as the
Power Down function or Watchdog Timer. The reset
flags are shown in the table:
TO PDF
RESET Conditions
0
0
RES reset during power-on
u
u
RES or LVR reset during normal operation
1
u
WDT time-out reset during normal operation
1
1
WDT time-out reset during Power Down
Note: ²u² stands for unchanged
L V R
tR
S T D
The following table indicates the way in which the various components of the microcontroller are affected after
a power-on reset occurs.
S S T T im e - o u t
C h ip R e s e t
Low Voltage Reset Timing Chart
Item
· Watchdog Time-out Reset during Normal Operation
The Watchdog time-out Reset during normal operation is the same as a hardware RES pin reset except
that the Watchdog time-out flag TO will be set to ²1².
W D T T im e - o u t
tR
Condition After RESET
Program Counter
Reset to zero
Interrupts
All interrupts will be disabled
WDT
Clear after reset, WDT begins
counting
Timer/Event Counter Timer Counter will be turned off
S T D
S S T T im e - o u t
Prescaler
The Timer Counter Prescaler
will be cleared
Input/Output Ports
I/O ports will be setup as inputs
Stack Pointer
Stack Pointer will point to the
top of the stack
C h ip R e s e t
WDT Time-out Reset during Normal Operation
Timing Chart
· Watchdog Time-out Reset during Power Down
The Watchdog time-out Reset during Power Down is
a little different from other kinds of reset. Most of the
conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to
²0² and the TO flag will be set to ²1². Refer to the A.C.
Characteristics for tSST details.
W D T T im e - o u t
tS
S T
S S T T im e - o u t
WDT Time-out Reset during Power Down
Timing Chart
Rev. 1.00
77
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable
continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller
is in after a particular reset occurs. The following table describes how each type of reset affects each of the
microcontroller internal registers. Note that where more than one package type exists the table will reflect the situation
for the larger package type.
HT56R62
Reset
(Power-on)
RES Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(HALT)
MP0
-xxx xxxx
-uuu uuuu
-uuu uuuu
-uuu uuuu
MP1
-xxx xxxx
-uuu uuuu
-uuu uuuu
-uuu uuuu
BP
---- -000
---- -000
---- -000
---- -uuu
ACC
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
PCL
0000 0000
0000 0000
0000 0000
0000 0000
TBLP
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
TBLH
--xx xxxx
--uu uuuu
--uu uuuu
--uu uuuu
RTCC
--00 0111
--00 0111
--00 0111
--uu uuuu
STATUS
--00 xxxx
--uu uuuu
--1u uuuu
--11 uuuu
INTC0
-000 0000
-000 0000
-000 0000
-uuu uuuu
TMR0
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
Register
TMR0C
00-0 1000
00-0 1000
00-0 1000
uu-u uuuu
TMR1
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
TMR1C
00-0 1000
00-0 1000
00-0 1000
uu-u uuuu
PA
1111 1111
1111 1111
1111 1111
uuuu uuuu
PAC
1111 1111
1111 1111
1111 1111
uuuu uuuu
PB
--11 1111
--11 1111
--11 1111
--uu uuuu
PBC
--11 1111
--11 1111
--11 1111
--uu uuuu
PD
-111 -111
-111 -111
-111 -111
-uuu -uuu
PDC
-111 -111
-111 -111
-111 -111
-uuu -uuu
PWM0L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM0H
0000 0000
0000 0000
0000 0000
uuuu uuuu
PWM1L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM1H
0000 0000
0000 0000
0000 0000
uuuu uuuu
INTC1
-000 -000
-000 -000
-000 -000
-uuu -uuu
PWM2L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM2H
0000 0000
0000 0000
0000 0000
uuuu uuuu
ADRL
xxxx ----
xxxx ----
xxxx ----
uuuu ----
ADRH
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
ADCR
0100 0000
0100 0000
0100 0000
uuuu uuuu
ACSR
10--
10--
10--
uu--
CLKMOD
0000 0x11
0000 0x11
0000 0x11
uuuu uuuu
PAWU
0000 0000
0000 0000
0000 0000
uuuu uuuu
Rev. 1.00
-000
78
-000
-000
-uuu
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Reset
(Power-on)
RES Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(HALT)
PAPU
0000 0000
0000 0000
0000 0000
uuuu uuuu
PBPU
--11 1111
--11 1111
--11 1111
--uu uuuu
PDPU
-111 -111
-111 -111
-111 -111
-uuu -uuu
INTEDGE
---- 0000
---- 0000
---- 0000
---- uuuu
LCDCTRL
000- 0000
000- 0000
000- 0000
uuu- uuuu
LCDOUT1
---- ---0
---- ---0
---- ---0
---- ---u
LCDOUT2
0000 0000
0000 0000
0000 0000
uuuu uuuu
MISC
0000 1010
0000 1010
0000 1010
uuuu uuuu
MFIC
0000 0000
0000 0000
0000 0000
uuuu uuuu
SIMCTL0
1110 0000
1110 0000
1110 0000
uuuu uuuu
SIMCTL1
1000 00-1
1000 00-1
1000 00-1
uuuu uu-u
SIMDR
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
SIMAR/SIMCTL2
0000 0000
0000 0000
0000 0000
uuuu uuuu
Register
Note:
²u² stands for unchanged
²x² stands for unknown
²-² stands for unimplemented
Rev. 1.00
79
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
HT56R65/HT56R642/HT56R644/HT56R654/HT56R656
Reset
(Power-on)
RES Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(HALT)
MP0
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
MP1
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
BP
---- -000
---- -000
---- -000
---- -uuu
ACC
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
PCL
0000 0000
0000 0000
0000 0000
0000 0000
TBLP
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
TBLH
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
RTCC
--00 0111
--00 0111
--00 0111
--uu uuuu
STATUS
--00 xxxx
--uu uuuu
--1u uuuu
--11 uuuu
INTC0
0000 0000
0000 0000
0000 0000
uuuu uuuu
TMR0
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
TMR0C
00-0 1000
00-0 1000
00-0 1000
uu-u uuuu
TMR1H
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
TMR1L
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
TMR1C
0000 1---
0000 1---
0000 1---
uuuu u---
TMR2
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
TMR2C
00-0 1000
00-0 1000
00-0 1000
uu-u uuuu
PA
1111 1111
1111 1111
1111 1111
uuuu uuuu
PAC
1111 1111
1111 1111
1111 1111
uuuu uuuu
PB
1111 1111
1111 1111
1111 1111
uuuu uuuu
PBC
1111 1111
1111 1111
1111 1111
uuuu uuuu
PD
1111 1111
1111 1111
1111 1111
uuuu uuuu
PDC
1111 1111
1111 1111
1111 1111
uuuu uuuu
PWM0L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM0H
0000 0000
0000 0000
0000 0000
uuuu uuuu
Register
PWM1L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM1H
0000 0000
0000 0000
0000 0000
uuuu uuuu
INTC1
-000 --00
-000 --00
-000 --00
-uuu --uu
PWM2L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM2H
0000 0000
0000 0000
0000 0000
uuuu uuuu
PWM3L
0000 ---0
0000 ---0
0000 ---0
uuuu ---u
PWM3H
0000 0000
0000 0000
0000 0000
uuuu uuuu
ADRL
xxxx ----
xxxx ----
xxxx ----
uuuu ----
ADRH
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
ADCR
0100 0000
0100 0000
0100 0000
uuuu uuuu
10--
10--
uu--
ACSR
10--
CLKMOD
0000 0x11
0000 0x11
0000 0x11
uuuu uuuu
PAWU
0000 0000
0000 0000
0000 0000
uuuu uuuu
Rev. 1.00
-000
80
-000
-000
-uuu
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Reset
(Power-on)
RES Reset
(Normal Operation)
WDT Time-out
(Normal Operation)
WDT Time-out
(HALT)
PAPU
0000 0000
0000 0000
0000 0000
uuuu uuuu
PBPU
0000 0000
0000 0000
0000 0000
uuuu uuuu
PDPU
0000 0000
0000 0000
0000 0000
uuuu uuuu
INTEDGE
---- 0000
---- 0000
---- 0000
---- uuuu
LCDCTRL
0000 0000
0000 0000
0000 0000
uuuu uuuu
Register
LCDOUT1
---- --00
---- --00
---- --00
---- --uu
LCDOUT2
0000 0000
0000 0000
0000 0000
uuuu uuuu
MISC
0000 1010
0000 1010
0000 1010
uuuu uuuu
MFIC/MFIC0
0000 0000
0000 0000
0000 0000
uuuu uuuu
MFIC1
---0 ---0
---0 ---0
---0 ---0
---u ---u
SIMCTL0
1110 0000
1110 0000
1110 0000
uuuu uuuu
SIMCTL1
1000 00-1
1000 00-1
1000 00-1
uuuu uu-u
SIMDR
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
SIMAR/SIMCTL2
0000 0000
0000 0000
0000 0000
uuuu uuuu
Rev. 1.00
81
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Oscillator
Various oscillator options offer the user a wide range of
functions according to their various application requirements. Five types of system clocks can be selected
while various clock source options for the Watchdog
Timer are provided for maximum flexibility. All oscillator
options are selected through the configuration options.
Crystal Oscillator C1 and C2 Values
System Clock Configurations
Crystal Frequency
C1
C2
12MHz
¾
¾
8MHz
¾
¾
4MHz
¾
¾
¾
¾
10pF
10pF
1MHz
There are five methods of generating the system clock,
two high oscillators, two low oscillators and an externally
supplied clock. The two high oscillators are the external
crystal/ceramic oscillator and the external RC network.
The two low oscillators are the fully integrated 32K_INT
oscillator and the external 32768Hz oscillator. Selecting
whether the low or high oscillator is used as the system
oscillator is implemented using the HLCLK bit in the
CLKMOD register. The source clock for the high and low
oscillators is chosen via configuration options. The frequency of the slow oscillator is also determined using
the SLOWC0~SLOWC2 bits in the CLKMOD register.
455kHz (see Note 2)
Note:
1. C1 and C2 values are for guidance only.
2. XTAL mode configuration option: 455kHz.
3. RP1=5MW~10MW is recommended.
Crystal Recommended Capacitor Values
External System RC Oscillator
After selecting the correct configuration option, using
the external system RC oscillator requires that a resistor, with a value between 47kW and 1.5MW, is connected between OSC1 and VDD, and a 470pF capacitor
is connected to ground. Although this is a cost effective
oscillator configuration, the oscillation frequency can
vary with VDD, temperature and process variations and
is therefore not suitable for applications where timing is
critical or where accurate oscillator frequencies are required. For the value of the external resistor ROSC refer
to the Appendix section for typical RC Oscillator vs.
Temperature and VDD characteristics graphics.
System Crystal/Ceramic Oscillator
After selecting the external crystal configuration option,
the simple connection of a crystal across OSC1 and
OSC2, is normally all that is required to create the necessary phase shift and feedback for oscillation, without
requiring external capacitors. However, for some crystal
types and frequencies, to ensure oscillation, it may be
necessary to add two small value capacitors, C1 and
C2. Using a ceramic resonator will usually require two
small value capacitors, C1 and C2, to be connected as
shown for oscillation to occur. The values of C1 and C2
should be selected in consultation with the crystal or
resonator manufacturer¢s specification. In most applications, resistor RP1 is not required, however for those applications where the LVR function is not used, RP1 may
be necessary to ensure the oscillator stops running
when VDD falls below its operating range. The internal
oscillator circuit contains a filter circuit to reduce the
possibility of erratic operation due to noise on the oscillator pins. An additional configuration option must be
setup to configure the device according to whether the
oscillator frequency is high, defined as equal to or above
1MHz, or low, which is defined as below 1 MHz.
Note that an internal capacitor together with the external
resistor, ROSC, are the components which determine the
frequency of the oscillator. The external capacitor
shown on the diagram does not influence the frequency
of oscillation. This external capacitor should be added to
improve oscillator stability if the open-drain OSC2 output is utilised in the application circuit. The internal oscillator circuit contains a filter circuit to reduce the
possibility of erratic operation due to noise on the oscillator pins.
V
R
D D
O S C
O S C 1
4 7 0 p F
More information regarding oscillator applications is located on the Holtek website.
fS
C 1
Y S
/4 N M O S O p e n D r a in
O S C 2
RC Oscillator
O S C 1
R
P 1
O S C 2
C 2
Crystal/Ceramic Oscillator
Rev. 1.00
82
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Internal 32K_INT Oscillator
During power-up there is a time delay associated with
the 32768Hz oscillator waiting for it to start-up. To minimise this time delay, bit 4 of the RTCC register, known
as the QOSC bit, is provided to have a quick start-up
function. During a power-up condition, this bit will be
cleared to zero which will initiate the 32768Hz oscillator
quick start-up function. However, as there is additional
power consumption associated with this quick start-up
function, to reduce power consumption after start-up
takes place, it is recommended that the application program should set the QOSC bit high for about 2 seconds
after power-on. It should be noted that, no matter what
condition the QOSC bit is set to, the 32768Hz oscillator
will always function normally, only there is more power
consumption associated with the quick start-up function.
When microcontrollers enter a power down condition,
their internal clocks are normally switched off to stop
microcontroller activity and to conserve power. However, in many microcontroller applications it may be necessary to keep some internal functions operational,
such as timers, even when the microcontroller is in the
Power-down mode. To do this, the device has a
32K_INT oscillator, which is a fully integrated free running RC oscillator with a typical period of 31.2ms at 5V,
requiring no external components. It is selected via configuration option. When the device enters the Power
Down Mode, the system clock will stop running, however the 32K_INT oscillator will continue to run if selected to keep various internal functions operational.
32768Hz Oscillator C1 and C2 Values
In te rn a l
3 2 K _ IN T
fR
C 3 2 K
Crystal Frequency
C3
C4
32768Hz
8pF
10pF
Note:
Internal 32K_INT Oscillator
1. C3 and C4 values are for guidance only.
2. RP2=5M~10MW is recommended.
32768 Hz Crystal Recommended Capacitor Values
External 32768Hz Oscillator
External Oscillator
With a function similar to the internal 32K-INT 32KHz oscillator, that is to keep some device functions operational during power down, this device also has an
external 32768Hz oscillator. This oscillator also remains
active at all times, even when the microcontroller is in
the Power-down mode. This clock source has a fixed
frequency of 32768Hz and requires a 32768Hz crystal
to be connected between pins OSC3 and OSC4.
The system clock can also be supplied by an externally
supplied clock giving users a method of synchronising
their external hardware to the microcontroller operation.
This is selected using a configuration option and supplying the clock on pin OSC1. Pin OSC2 should be left
floating if the external oscillator is used. The internal oscillator circuit contains a filter circuit to reduce the possibility of erratic operation due to noise on the oscillator
pin, however as the filter circuit consumes a certain
amount of power, a oscillator configuration option exists
to turn this filter off. Not using the internal filter should be
considered in power sensitive applications and where
the externally supplied clock is of a high integrity and
supplied by a low impedance source.
The external resistor and capacitor components connected to the 32768Hz crystal are not necessary to provide oscillation. For applications where precise
frequencies are essential, these components may be
required to provide frequency compensation due to different crystal manufacturing tolerances.
A configuration option selects whether the external
32768Hz oscillator or the internal 32K_INT oscillator is
selected. Selecting low frequency oscillators for use as
a system oscillator is implmented using bits in the
CLKMOD register.
C 3
R
3 2 7 6 8 H z
O S C 3
3 2 7 6 8 H z
P 2
O S C 4
C 4
External 32768Hz Oscillator
Rev. 1.00
83
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
System Operating Modes
The devices have the ability to operate in several different modes. This range of operating modes, known as
Normal Mode, Slow Mode, Idle Mode and Sleep Mode,
allow the devices to run using a wide range of different
slow and fast clock sources. The devices also possess
the ability to dynamically switch between different clocks
and operating modes. With this choice of operating
functions users are provided with the flexibility to ensure
they obtain optimal performance from the device ac-
An additional sub internal clock, with the internal name
fSUB, is a 32kHz clock source which can be sourced from
either the internal 32K_INT oscillator or an external
32768 Hz crystal, selected by configuration option. Together with fSYS/4, it is used as a clock source for certain
internal functions such as the LCD driver, Watchdog
Timer, Buzzer, RTC Interrupt and Time Base Interrupt.
The LCD clock source is the fSUB clock source divided by
8, giving a frequency of 4kHz. The internal clock fS, is
simply a choice of either fSUB or fSYS/4, using a configuration option.
cording to their application specific requirements.
Clock Sources
Operating Modes
In discussing the system clocks for the devices, they
can be seen as having a dual clock mode. These dual
clocks are what are known as a High Oscillator and the
other as a Low Oscillator. The High and Low Oscillator
are the system clock sources and can be selected dynamically using the HLCLK bit in the CLKMOD register.
After the correct clock source configuration selections
are made, overall operation of the chosen clock is
achieved using the CLKMOD register. A combination of
the HLCLK and IDLEN bits in the CLKMOD register and
use of the HALT instruction determine in which mode the
device will be run. The devices can operate in the following Modes.
The High Oscillator has the internal name fM whose
source is selected using a configuration option from a
choice of either an external crystal/resonator, external
RC oscillator or external clock source.
· Normal Mode
fM on, fSLOW on, fSYS=fM, CPU on, fS on, fLCD on/off depending upon the LCDEN bit, fWDT on/off depending
upon the WDT configuration option and WDT control
register.
The Low Oscillator clock source, has the internal name
fSL, whose source is also selected by configuration option from a choice of either an external 32768Hz oscillator or the internal 32K_INT oscillator. This internal fSL, fM
clock, is further modified by the SLOWC0~SLOWC2
bits in the CLKMOD register to provide the low frequency clock source fSLOW.
· Slow Mode0
fM off, fSLOW=32K_INT oscillator or the 32768Hz oscillator, fSYS=fSLOW, CPU on, fS on, fLCD on/off depending
upon the LCDEN bit, fWDT on/off depending upon the
WDT configuration option and WDT control register.
b 7
S L O W C 2 S L O W C 1 S L O W C 0 S IM ID L E
b 0
L T O
H T O
ID L E N
H L C L K
C L K M O D
R e g is te r
fS Y S s e le c t
1 : fM
0 : fS L O W
Id le m o d e
1 : e n a b le
0 : d is a b le
H ig h o s c illa to r r e a d y fla g
1 : tim e - o u t
0 : n o n - tim e - o u t
L o w o s c illa to r r e a d y fla g
1 : tim e - o u t
0 : n o n - tim e - o u t
S P I/I2 C c o n tin u e s r u n n in g in Id le m o d e
1 :e n a b le
0 :d is a b le
fS L O W s e le c tio n
S L O W W C 2 S L O W W C 1
0
0
0
0
1
0
1
0
0
1
0
1
1
1
1
1
S L O W W C 0
0
1
0
1
0
1
0
1
fS
L O W
fS
fM
fM
fM
fM
fM
fM
fS
L
L
/6 4
/3 2
/1 6
/8
/4
/2
Clock Control Register - CLKMOD
Rev. 1.00
84
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
N o rm a l M o d e
0
" =
E N
L
"ID
&
L T
H A
S e t "H L C L K "
S le e p M o d e
fM O ff,
3 2 7 6 8 H z o r 3 2 K _ IN T O n * ,
fS Y S = O ff
H A
L T
w a
ke
-u
&
"ID
p
L E
N "
=
S lo w
0
H A
L T
&
"ID
w a
ke
-u
p
L E
N "
=
1
Id le M o d e
R e s e t "H L C L K "
-u p
k e
w a
fM O n ,
3 2 7 6 8 H z o r 3 2 K _ IN T O n ,
fS Y S = fM
fM O ff,
3 2 7 6 8 H z o r 3 2 K _ IN T O n #,
fS Y S = O ff
-u p
k e
w a
M o d e
fM O n /O
3 2 7 6 8 H z o r 3 2 K
fS Y S = fM /2 ~
o r 3 2 7 6 8 H z o r
&
L T
H A
ff,
_ IN T O n ,
fM /6 4
3 2 K _ IN T
" * " D e p e n d s th e W D T e n a b le /d is a b le c o n d itio n .
1
" =
EL N
"ID
" # " E ith e r th e 3 2 7 6 8 H z o r 3 2 K _ IN T m u s t b e O N .
Dual Clock Mode Operation
H ig h O s c illa to r
O S C 1
O S C 1
O S C 2
O S C 1
O S C 2
E x te rn a l
C lo c k
E x te r n a l C lo c k F ilte r O ff
C o n fig u r a tio n O p tio n
E x te rn a l
R C
E x te r n a l/X T A L /R C
C o n fig u r a tio n O p tio n
E x te rn a l
X T A L
fM
M U X
F ilte r
H L C L K B it
fM
fS
O S C 4
In te rn a l
3 2 K _ IN T
L o w
O s c illa to r
T C
M U X
fR
C 3 2 K
fS
U B
fS
Y S
M U X
/4
C o n fig u r a tio n
O p tio n
fM /2 , ... fM /6 4 , fS
S L O W C 0
fR
R T C
3 2 7 6 8 H z
S L O W C 1
S L O W C 2
O S C 3
fS
S lo w
C lo c k
C o n tro l
L
fS
M U X
fS
Y S
fS
U B
fS
/4
Y S
L O W
L
M U X
T im e r 1
T 1 S
R T C in te r r u p t,
T im e B a s e in te r r u p t,
B u z z e r, W D T
fS C lo c k S e le c t
C o n fig u r a tio n O p tio n
fS
U B
¸ 8
fL
= fS
C D
U B
/8
L C D
Dual Clock Mode Structure
Rev. 1.00
85
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
· Slow Mode1
power consumption is to be minimized. Special attention must be made to the I/O pins on the device. All
high-impedance input pins must be connected to either
a fixed high or low level as any floating input pins could
create internal oscillations and result in increased current consumption. This also applies to devices which
have different package types, as there may be
undonbed pins, which must either be setup as outputs
or if setup as inputs must have pull-high resistors
connected. Care must also be taken with the loads,
which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which
minimum current is drawn or connected only to external
circuits that do not draw current, such as other CMOS
inputs. Also note that additional standby current will also
be required if the configuration options have enabled the
Watchdog Timer internal oscillator.
fM on, fSLOW=fM/2~fM/64, fSYS=fSLOW, CPU on, fS on, fLCD
on/off depending upon the LCDEN bit, fWDT on/off depending upon the WDT configuration option and WDT
control register.
· Idle Mode
fM, fSLOW, fSYS off, CPU off; fSUB on, fS on/off by selecting
fSUB or fSYS/4, fLCD on/off depending upon the LCDEN
bit, fWDT on/off depending upon the WDT configuration
option and WDT control register.
· Sleep Mode
fM, fSLOW, fSYS, fS, fLCD off, CPU off; fSUB, fWDT on/off depending upon the WDT configuration option and WDT
control register.
Power Down Mode and Wake-up
Power Down Mode
Wake-up
All of the Holtek microcontrollers have the ability to enter
a Power Down Mode. When the device enters this
mode, the normal operating current, will be reduced to
an extremely low standby current level. This occurs because when the device enters the Power Down Mode,
the system oscillator is stopped which reduces the
power consumption to extremely low levels, however,
as the device maintains its present internal condition, it
can be woken up at a later stage and continue running,
without requiring a full reset. This feature is extremely
important in application areas where the MCU must
have its power supply constantly maintained to keep the
device in a known condition but where the power supply
capacity is limited such as in battery applications.
After the system enters the Power Down Mode, it can be
woken up from one of various sources listed as follows:
· An external reset
· An external falling edge on Port A
· A system interrupt
· A WDT overflow
If the system is woken up by an external reset, the device will experience a full system reset, however, if the
device is woken up by a WDT overflow, a Watchdog
Timer reset will be initiated. Although both of these
wake-up methods will initiate a reset operation, the actual source of the wake-up can be determined by examining the TO and PDF flags. The PDF flag is cleared by a
system power-up or executing the clear Watchdog
Timer instructions and is set when executing the ²HALT²
instruction. The TO flag is set if a WDT time-out occurs,
and causes a wake-up that only resets the Program
Counter and Stack Pointer, the other flags remain in
their original status.
Entering the Power Down Mode
There is only one way for the device to enter the Power
Down Mode and that is to execute the ²HALT² instruction in the application program. When this instruction is
executed, the following will occur:
· The system oscillator will stop running and the appli-
cation program will stop at the ²HALT² instruction.
Each pin on Port A can be setup via an individual configuration option to permit a negative transition on the pin
· The Data Memory contents and registers will maintain
their present condition.
to wake-up the system. When a Port A pin wake-up occurs, the program will resume execution at the instruction following the ²HALT² instruction.
· The WDT will be cleared and resume counting if the
WDT clock source is selected to come from the WDT
oscillator. The WDT will stop if its clock source originates from the system clock.
If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related
interrupt is disabled or the interrupt is enabled but the
stack is full, in which case the program will resume execution at the instruction following the ²HALT² instruction.
In this situation, the interrupt which woke-up the device
will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or
when a stack level becomes free. The other situation is
where the related interrupt is enabled and the stack is
not full, in which case the regular interrupt response
takes place. If an interrupt request flag is set to ²1² be-
· The I/O ports will maintain their present condition.
· In the status register, the Power Down flag, PDF, will
be set and the Watchdog time-out flag, TO, will be
cleared.
Standby Current Considerations
As the main reason for entering the Power Down Mode
is to keep the current consumption of the MCU to as low
a value as possible, perhaps only in the order of several
micro-amps, there are other considerations which must
also be taken into account by the circuit designer if the
Rev. 1.00
86
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
After power-on, or after a reset, the LVD will be switched
off by clearing the LVDC bit in the RTCC register to zero.
Note that if the LVD is enabled there will be some power
consumption associated with its internal circuitry, however, by clearing the LVDC bit to zero the power can be
minimised. It is important not to confuse the LVD with
the LVR function. In the LVR function an automatic reset
will be generated by the microcontroller, whereas in the
LVD function only the LVDO bit will be affected with no
influence on other microcontroller functions.
fore entering the Power Down Mode, the wake-up function of the related interrupt will be disabled.
No matter what the source of the wake-up event is, once
a wake-up situation occurs, a time period equal to 1024
system clock periods will be required before normal system operation resumes. However, if the wake-up has
originated due to an interrupt, the actual interrupt subroutine execution will be delayed by an additional one or
more cycles. If the wake-up results in the execution of
the next instruction following the ²HALT² instruction, this
will be executed immediately after the 1024 system
clock period delay has ended.
There are a range of voltage values, selected using a
configuration option, which can be chosen to activate
the LVD.
Low Voltage Detector - LVD
Watchdog Timer
The Low Voltage Detect internal function provides a
means for the user to monitor when the power supply
voltage falls below a certain fixed level as specified in
the DC characteristics.
The Watchdog Timer is provided to prevent program
malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events
such as electrical noise. It operates by providing a device reset when the Watchdog Timer counter overflows.
LVD Operation
The LVD function must be first enabled via a
configuration option after which bits 3 and 5 of the RTCC
register are used to control the overall function of the
LVD. Bit 3 is the enable/disable control bit and is known
as LVDC, when set low the overall function of the LVD
will be disabled. Bit 5 is the LVD detector output bit and
is known as LVDO. Under normal operation, and when
the power supply voltage is above the specified VLVD
value in the DC characteristic section, the LVDO bit will
remain at a zero value. If the power supply voltage
should fall below this VLVD value then the LVDO bit will
change to a high value indicating a low voltage condition. Note that the LVDO bit is a read-only bit. By polling
the LVDO bit in the RTCC register, the application program can therefore determine the presence of a low
voltage condition.
C L R W D T 1 F la g
C L R W D T 2 F la g
Watchdog Timer Operation
The Watchdog Timer clock source is provided by the internal clock, fS, which is in turn supplied by one of two
sources selected by configuration option: fSUB or fSYS/4.
Note that if the Watchdog Timer configuration option
has been disabled, then any instruction relating to its operation will result in no operation.
Most of the Watchdog Timer options, such as enable/disable, Watchdog Timer clock source and clear instruction type are selected using configuration options.
In addition to a configuration option to enable the Watchdog Timer, there are four bits, WDTEN3~ WDTEN0, in
the MISC register to offer an additional enable control of
the Watchdog Timer. These bits must be set to a specific
value of 1010 to disable the Watchdog Timer. Any other
values for these bits will keep the Watchdog Timer enabled. After power on these bits will have the disabled
value of 1010.
C o n tro l
L o g ic
1 o r 2 In s tr u c tio n s
fS
Y S
/4
W D T O s c illa to r
R T C O s c illa to r
W D T S o u rc e
C o n fig u r a tio n
O p tio n
C L R
fS
8 - b it D iv id e r
fS /2
8
¸
7 - b it P r e s c a le r
2
W D T T im e - o u t
(2 13/fS , 2 14/fS , 2 15/fS o r 2
1 6
/fS )
C o n fig O p tio n
fS /2
1 2
, fS /2
1 3
, fS /2
1 4
o r fS /2
1 5
Watchdog Timer
Rev. 1.00
87
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Under normal program operation, a Watchdog Timer
time-out will initialise a device reset and set the status bit
TO. However, if the system is in the Power Down Mode,
when a Watchdog Timer time-out occurs, the TO bit in
the status register will be set and only the Program
Counter and Stack Pointer will be reset. Three methods
can be adopted to clear the contents of the Watchdog
Timer. The first is an external hardware reset, which
means a low level on the RES pin, the second is using
the watchdog software instructions and the third is via a
²HALT² instruction.
One of the WDT clock sources is the internal fSUB, which
can be sourced from either the 32K_INT internal oscillator or the 32768Hz oscillator. The 32K_INT internal oscillator has an approximate period of 31.2ms at a supply
voltage of 5V. However, it should be noted that this
specified internal clock period can vary with VDD, temperature and process variations. The 32768Hz oscillator
is supplied by an external 32768Hz crystal. The other
Watchdog Timer clock source option is the fSYS/4 clock.
Whether the Watchdog Timer clock source is its own internal 32K_INT, the 32768Hz oscillator or fSYS/4, it is divided by 213~216, using configuration option to obtain the
required Watchdog Timer time-out period. The max time
out period is when the 216 option is selected. This
time-out period may vary with temperature, VDD and
process variations. As the clear instruction only resets
the last stage of the divider chain, for this reason the actual division ratio and corresponding Watchdog Timer
time-out can vary by a factor of two. The exact division
ratio depends upon the residual value in the Watchdog
Timer counter before the clear instruction is executed.
Clearing the Watchdog Timer
There are two methods of using software instructions to
clear the Watchdog Timer, one of which must be chosen
by configuration option. The first option is to use the single ²CLR WDT² instruction while the second is to use the
two commands ²CLR WDT1² and ²CLR WDT2². For the
first option, a simple execution of ²CLR WDT² will clear
the WDT while for the second option, both ²CLR WDT1²
and ²CLR WDT2² must both be executed to successfully
clear the Watchdog Timer. Note that for this second option, if ²CLR WDT1² is used to clear the Watchdog Timer,
successive executions of this instruction will have no effect, only the execution of a ²CLR WDT2² instruction will
clear the Watchdog Timer. Similarly after the ²CLR
WDT2² instruction has been executed, only a successive
²CLR WDT1² instruction can clear the Watchdog Timer.
If the fSYS/4 clock is used as the Watchdog Timer clock
source, it should be noted that when the system enters
the Power Down Mode, then the instruction clock is
stopped and the Watchdog Timer will lose its protecting
purposes. For systems that operate in noisy environments, using the 32K_INT RC oscillator is strongly recommended.
b 7
O D E 3
O D E 2
O D E 1
O D E 0
W D T E N 3
W D T E N 2
W D T E N 1
b 0
W D T E N 0
M IS C
R e g is te r
W a tc h d o g T im e r E n a b le C o n tr o l
W D T E N 3 W D T E N 2 W D T E N 1 W D T E N 0
1
1
0
0
a ll o th e r v a lu e s
d is a b le
e n a b le
P A 0 ~ P A 3 O p e n D r a in C o n tr o l
- d e s c r ib e d e ls e w h e r e
Watchdog Timer Software Control - MISC
Rev. 1.00
88
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Configuration Options
Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development
tools. As these options are programmed into the device using the hardware programming tools, once they are selected
they cannot be changed later as the application software has no control over the configuration options. All options must
be defined for proper system function, the details of which are shown in the table.
No.
Options
Oscillator Options
1
High Oscillator type selection - fM
1. External Crystal Oscillator
2. External RC Oscillator
3. Externally supplied clock - internal filter on
4. Externally supplied clock - internal filter off
2
fSUB clock selection:
1. 32768Hz External Oscillator
2. 32K_INT Internal Oscillator
3
fS clock selection: fSUB or fSYS/4
4
XTAL mode selection: 455kHz or 1M~12MHz
5
32768Hz Crystal: enable or disable
PFD Options
6
PA3: normal I/O or PFD output
7
PFD clock selection: Timer/Event Counter 0 or Timer/Event Counter 1
Buzzer Options
8
PA0/PA1: normal I/O or BZ/BZ or PA0=BZ and PA1 as normal I/O
9
Buzzer frequency: fS/22, fS/23, fS/24, fS/25, fS/26, fS/27, fS/28, fS/29
Time Base Option
10
Time base time-out period: 212/fS, 213/fS, 214/fS, 215/fS,
LCD Option
11
LCD type: R or C - HT56R62/HT56R65 only
Watchdog Options
12
Watchdog Timer function: enable or disable
13
CLRWDT instructions: 1 or 2 instructions
14
WDT time-out period: 212/fS~213/fS, 213/fS~214/fS, 214/fS~215/fS, 215/fS~216/fS
LVD/LVR Options
15
LVD function: enable or disable
16
LVR function: enable or disable
17
LVR/LVD voltage: 2.1V/2.2V or 3.15V/3.3V or 4.2V/4.4V
SPI Options
18
SIM pin enable/disable
19
SPI_WCOL: enable/disable
20
SPI_CSEN: enable/disable, used to enable/disable (1/0) software CSEN function
Rev. 1.00
89
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
No.
Options
2
I C Option
21
I2C debounce Time: no debounce, 1 system clock debounce, 2 system clock debounce
PINTB Option
22
External peripheral interrupt or Segment function
Timer/Event Counter and External Interrupt Pins Filter Option
23
Interrupt and Timer/Event Counter input pins internal filter On/Off control - applies to all pins
Lock Options
24
Lock All
25
Partial Lock
Application Circuits
Application Circuit for HT56R62/HT56R65
V
D D
0 .0 1 m F
0 .1 m F
0 .1 ~ 1 m F
3 0 0 W
R E S
V S S
V
V L C D 1
V M A X
R e s e t
C ir c u it
1 0 k W ~
1 0 0 k W
1 N 4 1 4 8
L C D
P a n e l
C O M /S E G
V D D
P
P A
P A
P
P A 0 /B
P A 1 /B
P A
A 3 /P F
4 /T M R
5 /T M R
A 6 , P A
D D
Z
Z
V
2
D
D D
R
2
3
4 7 0 p F
7
R C S y s te m O s c illa to r
4 7 k W < R O S C < 1 .5 M W
O S C
Y S
/4
O S C 2
~
P B 0 /A N 0
O S C 1
fS
C 1
P B 7 /A N 7
O S C 2
R
P D 3 /P W M 3
P D 4 /IN T 0
C 2
P D 5 /IN T 1
P D 6 /T M R 0
C 3
P D 7 /T M R 1
O S C
C ir c u it
O S C 3
O S C 4
R
C 1
0 .1 m F
C 2
O S C 1
C r y s ta l/R e s o n a to r
S y s te m O s c illa to r
O S C 2
F o r d e ta ils r e g a r d in g
C 1 , C 2 a n d R P 1 ,
c h e c k O s c illa to r s e c tio n
O S C 3
3 2 7 6 8 H z C ry s ta l
O s c illa to r
O S C 4
F o r d e ta ils r e g a r d in g
C 3 ,C 4 a n d R P 2 ,
c h e c k O s c illa to r s e c tio n
O S C 3
O S C 3 , O S C 4 F lo a tin g
P 1
~
O S C 1
O S C
C ir c u it
P D 0 /P W M 0
P 2
C 4
V 1
0 .1 m F
V L C D 2
0 .1 m F
O S C 4
O S C
Rev. 1.00
90
C ir c u it
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Application Circuit for HT56R642/HT56R644/HT56R654/HT56R656
V
D D
0 .0 1 m F
0 .1 m F
V D D
0 .1 ~ 1 m F
3 0 0 W
L C D /L E D
P a n e l
V L C D
V
R e s e t
C ir c u it
1 0 k W ~
1 0 0 k W
1 N 4 1 4 8
C O M /S E G
R E S
V
V S S
P
P A
O S C 1
O S C 2
P A
P
P A 0 /B
P A 1 /B
P A
A 3 /P F
4 /T M R
5 /T M R
A 6 , P A
D D
R
Z
Z
4 7 0 p F
2
D
2
C 1
3
7
R
P B 7 /A N 7
C 2
P D 0 /P W M 0
~
C 3
P D 3 /P W M 3
O S C
C ir c u it
O S C 3
O S C 4
R
P D 5 /IN T 1
P D 6 /T M R 0
Y S
/4
O S C 2
O S C 1
C r y s ta l/R e s o n a to r
S y s te m O s c illa to r
O S C 2
F o r d e ta ils r e g a r d in g
C 1 , C 2 a n d R P 1 ,
c h e c k O s c illa to r s e c tio n
O S C 3
3 2 7 6 8 H z C ry s ta l
O s c illa to r
O S C 4
F o r d e ta ils r e g a r d in g
C 3 ,C 4 a n d R P 2 ,
c h e c k O s c illa to r s e c tio n
O S C 3
O S C 3 , O S C 4 F lo a tin g
P 2
C 4
P D 7 /T M R 1
O S C 1
fS
P 1
P B 0 /A N 0
P D 4 /IN T 0
R C S y s te m O s c illa to r
4 7 k W < R O S C < 1 .5 M W
O S C
~
O S C
C ir c u it
D D
O S C 4
O S C
Rev. 1.00
91
C ir c u it
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Instruction Set
Introduction
sure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions
INC, INCA, DEC and DECA provide a simple means of
increasing or decreasing by a value of one of the values
in the destination specified.
C e n t ra l t o t he s uc c es s f ul oper a t i on o f a n y
microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to
perform certain operations. In the case of Holtek
microcontroller, a comprehensive and flexible set of
over 60 instructions is provided to enable programmers
to implement their application with the minimum of programming overheads.
Logical and Rotate Operations
The standard logical operations such as AND, OR, XOR
and CPL all have their own instruction within the Holtek
microcontroller instruction set. As with the case of most
instructions involving data manipulation, data must pass
through the Accumulator which may involve additional
programming steps. In all logical data operations, the
zero flag may be set if the result of the operation is zero.
Another form of logical data manipulation comes from
the rotate instructions such as RR, RL, RRC and RLC
which provide a simple means of rotating one bit right or
left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for
serial port programming applications where data can be
rotated from an internal register into the Carry bit from
where it can be examined and the necessary serial bit
set high or low. Another application where rotate data
operations are used is to implement multiplication and
division calculations.
For easier understanding of the various instruction
codes, they have been subdivided into several functional groupings.
Instruction Timing
Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are
required. One instruction cycle is equal to 4 system
clock cycles, therefore in the case of an 8MHz system
oscillator, most instructions would be implemented
within 0.5ms and branch or call instructions would be implemented within 1ms. Although instructions which require one more cycle to implement are generally limited
to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions
which involve manipulation of the Program Counter Low
register or PCL will also take one more cycle to implement. As instructions which change the contents of the
PCL will imply a direct jump to that new address, one
more cycle will be required. Examples of such instructions would be ²CLR PCL² or ²MOV PCL, A². For the
case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then
this will also take one more cycle, if no skip is involved
then only one cycle is required.
Branches and Control Transfer
Program branching takes the form of either jumps to
specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the
sense that in the case of a subroutine call, the program
must return to the instruction immediately when the subroutine has been carried out. This is done by placing a
return instruction RET in the subroutine which will cause
the program to jump back to the address right after the
CALL instruction. In the case of a JMP instruction, the
program simply jumps to the desired location. There is
no requirement to jump back to the original jumping off
point as in the case of the CALL instruction. One special
and extremely useful set of branch instructions are the
conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program
will continue with the next instruction or skip over it and
jump to the following instruction. These instructions are
the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.
Moving and Transferring Data
The transfer of data within the microcontroller program
is one of the most frequently used operations. Making
use of three kinds of MOV instructions, data can be
transferred from registers to the Accumulator and
vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most
important data transfer applications is to receive data
from the input ports and transfer data to the output ports.
Arithmetic Operations
The ability to perform certain arithmetic operations and
data manipulation is a necessary feature of most
microcontroller appl i c a t i ons . W i t hi n t he H o l t e k
microcontroller instruction set are a range of add and
subtract instruction mnemonics to enable the necessary
arithmetic to be carried out. Care must be taken to en-
Rev. 1.00
92
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Bit Operations
Other Operations
The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek
microcontrollers. This feature is especially useful for
output port bit programming where individual bits or port
pins can be directly set high or low using either the ²SET
[m].i² or ²CLR [m].i² instructions respectively. The feature removes the need for programmers to first read the
8-bit output port, manipulate the input data to ensure
that other bits are not changed and then output the port
with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.
In addition to the above functional instructions, a range
of other instructions also exist such as the ²HALT² instruction for Power-down operations and instructions to
control the operation of the Watchdog Timer for reliable
program operations under extreme electric or electromagnetic environments. For their relevant operations,
refer to the functional related sections.
Instruction Set Summary
The following table depicts a summary of the instruction
set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions.
Table Read Operations
Table conventions:
Data storage is normally implemented by using registers. However, when working with large amounts of
fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an
area of Program Memory to be setup as a table where
data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be
referenced and retrieved from the Program Memory.
Mnemonic
x: Bits immediate data
m: Data Memory address
A: Accumulator
i: 0~7 number of bits
addr: Program memory address
Description
Cycles
Flag Affected
1
1Note
1
1
1Note
1
1
1Note
1
1Note
1Note
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
Z, C, AC, OV
C
1
1
1
1Note
1Note
1Note
1
1
1
1Note
1
Z
Z
Z
Z
Z
Z
Z
Z
Z
Z
Z
1
1Note
1
1Note
Z
Z
Z
Z
Arithmetic
ADD A,[m]
ADDM A,[m]
ADD A,x
ADC A,[m]
ADCM A,[m]
SUB A,x
SUB A,[m]
SUBM A,[m]
SBC A,[m]
SBCM A,[m]
DAA [m]
Add Data Memory to ACC
Add ACC to Data Memory
Add immediate data to ACC
Add Data Memory to ACC with Carry
Add ACC to Data memory with Carry
Subtract immediate data from the ACC
Subtract Data Memory from ACC
Subtract Data Memory from ACC with result in Data Memory
Subtract Data Memory from ACC with Carry
Subtract Data Memory from ACC with Carry, result in Data Memory
Decimal adjust ACC for Addition with result in Data Memory
Logic Operation
AND A,[m]
OR A,[m]
XOR A,[m]
ANDM A,[m]
ORM A,[m]
XORM A,[m]
AND A,x
OR A,x
XOR A,x
CPL [m]
CPLA [m]
Logical AND Data Memory to ACC
Logical OR Data Memory to ACC
Logical XOR Data Memory to ACC
Logical AND ACC to Data Memory
Logical OR ACC to Data Memory
Logical XOR ACC to Data Memory
Logical AND immediate Data to ACC
Logical OR immediate Data to ACC
Logical XOR immediate Data to ACC
Complement Data Memory
Complement Data Memory with result in ACC
Increment & Decrement
INCA [m]
INC [m]
DECA [m]
DEC [m]
Rev. 1.00
Increment Data Memory with result in ACC
Increment Data Memory
Decrement Data Memory with result in ACC
Decrement Data Memory
93
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Mnemonic
Description
Cycles
Flag Affected
Rotate Data Memory right with result in ACC
Rotate Data Memory right
Rotate Data Memory right through Carry with result in ACC
Rotate Data Memory right through Carry
Rotate Data Memory left with result in ACC
Rotate Data Memory left
Rotate Data Memory left through Carry with result in ACC
Rotate Data Memory left through Carry
1
1Note
1
1Note
1
1Note
1
1Note
None
None
C
C
None
None
C
C
Move Data Memory to ACC
Move ACC to Data Memory
Move immediate data to ACC
1
1Note
1
None
None
None
Clear bit of Data Memory
Set bit of Data Memory
1Note
1Note
None
None
Jump unconditionally
Skip if Data Memory is zero
Skip if Data Memory is zero with data movement to ACC
Skip if bit i of Data Memory is zero
Skip if bit i of Data Memory is not zero
Skip if increment Data Memory is zero
Skip if decrement Data Memory is zero
Skip if increment Data Memory is zero with result in ACC
Skip if decrement Data Memory is zero with result in ACC
Subroutine call
Return from subroutine
Return from subroutine and load immediate data to ACC
Return from interrupt
2
1Note
1note
1Note
1Note
1Note
1Note
1Note
1Note
2
2
2
2
None
None
None
None
None
None
None
None
None
None
None
None
None
Read table (current page) to TBLH and Data Memory
Read table (last page) to TBLH and Data Memory
2Note
2Note
None
None
No operation
Clear Data Memory
Set Data Memory
Clear Watchdog Timer
Pre-clear Watchdog Timer
Pre-clear Watchdog Timer
Swap nibbles of Data Memory
Swap nibbles of Data Memory with result in ACC
Enter power down mode
1
1Note
1Note
1
1
1
1Note
1
1
None
None
None
TO, PDF
TO, PDF
TO, PDF
None
None
TO, PDF
Rotate
RRA [m]
RR [m]
RRCA [m]
RRC [m]
RLA [m]
RL [m]
RLCA [m]
RLC [m]
Data Move
MOV A,[m]
MOV [m],A
MOV A,x
Bit Operation
CLR [m].i
SET [m].i
Branch
JMP addr
SZ [m]
SZA [m]
SZ [m].i
SNZ [m].i
SIZ [m]
SDZ [m]
SIZA [m]
SDZA [m]
CALL addr
RET
RET A,x
RETI
Table Read
TABRDC [m]
TABRDL [m]
Miscellaneous
NOP
CLR [m]
SET [m]
CLR WDT
CLR WDT1
CLR WDT2
SWAP [m]
SWAPA [m]
HALT
Note:
1. For skip instructions, if the result of the comparison involves a skip then two cycles are required,
if no skip takes place only one cycle is required.
2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
3. For the ²CLR WDT1² and ²CLR WDT2² instructions the TO and PDF flags may be affected by
the execution status. The TO and PDF flags are cleared after both ²CLR WDT1² and
²CLR WDT2² instructions are consecutively executed. Otherwise the TO and PDF flags
remain unchanged.
Rev. 1.00
94
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Instruction Definition
ADC A,[m]
Add Data Memory to ACC with Carry
Description
The contents of the specified Data Memory, Accumulator and the carry flag are added. The
result is stored in the Accumulator.
Operation
ACC ¬ ACC + [m] + C
Affected flag(s)
OV, Z, AC, C
ADCM A,[m]
Add ACC to Data Memory with Carry
Description
The contents of the specified Data Memory, Accumulator and the carry flag are added. The
result is stored in the specified Data Memory.
Operation
[m] ¬ ACC + [m] + C
Affected flag(s)
OV, Z, AC, C
ADD A,[m]
Add Data Memory to ACC
Description
The contents of the specified Data Memory and the Accumulator are added. The result is
stored in the Accumulator.
Operation
ACC ¬ ACC + [m]
Affected flag(s)
OV, Z, AC, C
ADD A,x
Add immediate data to ACC
Description
The contents of the Accumulator and the specified immediate data are added. The result is
stored in the Accumulator.
Operation
ACC ¬ ACC + x
Affected flag(s)
OV, Z, AC, C
ADDM A,[m]
Add ACC to Data Memory
Description
The contents of the specified Data Memory and the Accumulator are added. The result is
stored in the specified Data Memory.
Operation
[m] ¬ ACC + [m]
Affected flag(s)
OV, Z, AC, C
AND A,[m]
Logical AND Data Memory to ACC
Description
Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²AND² [m]
Affected flag(s)
Z
AND A,x
Logical AND immediate data to ACC
Description
Data in the Accumulator and the specified immediate data perform a bitwise logical AND
operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²AND² x
Affected flag(s)
Z
ANDM A,[m]
Logical AND ACC to Data Memory
Description
Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory.
Operation
[m] ¬ ACC ²AND² [m]
Affected flag(s)
Z
Rev. 1.00
95
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
CALL addr
Subroutine call
Description
Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the
stack. The specified address is then loaded and the program continues execution from this
new address. As this instruction requires an additional operation, it is a two cycle instruction.
Operation
Stack ¬ Program Counter + 1
Program Counter ¬ addr
Affected flag(s)
None
CLR [m]
Clear Data Memory
Description
Each bit of the specified Data Memory is cleared to 0.
Operation
[m] ¬ 00H
Affected flag(s)
None
CLR [m].i
Clear bit of Data Memory
Description
Bit i of the specified Data Memory is cleared to 0.
Operation
[m].i ¬ 0
Affected flag(s)
None
CLR WDT
Clear Watchdog Timer
Description
The TO, PDF flags and the WDT are all cleared.
Operation
WDT cleared
TO ¬ 0
PDF ¬ 0
Affected flag(s)
TO, PDF
CLR WDT1
Pre-clear Watchdog Timer
Description
The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunction with CLR WDT2 and must be executed alternately with CLR WDT2 to have effect. Repetitively executing this instruction without alternately executing CLR WDT2 will have no
effect.
Operation
WDT cleared
TO ¬ 0
PDF ¬ 0
Affected flag(s)
TO, PDF
CLR WDT2
Pre-clear Watchdog Timer
Description
The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunction with CLR WDT1 and must be executed alternately with CLR WDT1 to have effect. Repetitively executing this instruction without alternately executing CLR WDT1 will have no
effect.
Operation
WDT cleared
TO ¬ 0
PDF ¬ 0
Affected flag(s)
TO, PDF
Rev. 1.00
96
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
CPL [m]
Complement Data Memory
Description
Each bit of the specified Data Memory is logically complemented (1¢s complement). Bits
which previously contained a 1 are changed to 0 and vice versa.
Operation
[m] ¬ [m]
Affected flag(s)
Z
CPLA [m]
Complement Data Memory with result in ACC
Description
Each bit of the specified Data Memory is logically complemented (1¢s complement). Bits
which previously contained a 1 are changed to 0 and vice versa. The complemented result
is stored in the Accumulator and the contents of the Data Memory remain unchanged.
Operation
ACC ¬ [m]
Affected flag(s)
Z
DAA [m]
Decimal-Adjust ACC for addition with result in Data Memory
Description
Convert the contents of the Accumulator value to a BCD ( Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or
if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble
remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of
6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C
flag may be affected by this instruction which indicates that if the original BCD sum is
greater than 100, it allows multiple precision decimal addition.
Operation
[m] ¬ ACC + 00H or
[m] ¬ ACC + 06H or
[m] ¬ ACC + 60H or
[m] ¬ ACC + 66H
Affected flag(s)
C
DEC [m]
Decrement Data Memory
Description
Data in the specified Data Memory is decremented by 1.
Operation
[m] ¬ [m] - 1
Affected flag(s)
Z
DECA [m]
Decrement Data Memory with result in ACC
Description
Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged.
Operation
ACC ¬ [m] - 1
Affected flag(s)
Z
HALT
Enter power down mode
Description
This instruction stops the program execution and turns off the system clock. The contents
of the Data Memory and registers are retained. The WDT and prescaler are cleared. The
power down flag PDF is set and the WDT time-out flag TO is cleared.
Operation
TO ¬ 0
PDF ¬ 1
Affected flag(s)
TO, PDF
Rev. 1.00
97
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
INC [m]
Increment Data Memory
Description
Data in the specified Data Memory is incremented by 1.
Operation
[m] ¬ [m] + 1
Affected flag(s)
Z
INCA [m]
Increment Data Memory with result in ACC
Description
Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged.
Operation
ACC ¬ [m] + 1
Affected flag(s)
Z
JMP addr
Jump unconditionally
Description
The contents of the Program Counter are replaced with the specified address. Program
execution then continues from this new address. As this requires the insertion of a dummy
instruction while the new address is loaded, it is a two cycle instruction.
Operation
Program Counter ¬ addr
Affected flag(s)
None
MOV A,[m]
Move Data Memory to ACC
Description
The contents of the specified Data Memory are copied to the Accumulator.
Operation
ACC ¬ [m]
Affected flag(s)
None
MOV A,x
Move immediate data to ACC
Description
The immediate data specified is loaded into the Accumulator.
Operation
ACC ¬ x
Affected flag(s)
None
MOV [m],A
Move ACC to Data Memory
Description
The contents of the Accumulator are copied to the specified Data Memory.
Operation
[m] ¬ ACC
Affected flag(s)
None
NOP
No operation
Description
No operation is performed. Execution continues with the next instruction.
Operation
No operation
Affected flag(s)
None
OR A,[m]
Logical OR Data Memory to ACC
Description
Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²OR² [m]
Affected flag(s)
Z
Rev. 1.00
98
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
OR A,x
Logical OR immediate data to ACC
Description
Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²OR² x
Affected flag(s)
Z
ORM A,[m]
Logical OR ACC to Data Memory
Description
Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory.
Operation
[m] ¬ ACC ²OR² [m]
Affected flag(s)
Z
RET
Return from subroutine
Description
The Program Counter is restored from the stack. Program execution continues at the restored address.
Operation
Program Counter ¬ Stack
Affected flag(s)
None
RET A,x
Return from subroutine and load immediate data to ACC
Description
The Program Counter is restored from the stack and the Accumulator loaded with the
specified immediate data. Program execution continues at the restored address.
Operation
Program Counter ¬ Stack
ACC ¬ x
Affected flag(s)
None
RETI
Return from interrupt
Description
The Program Counter is restored from the stack and the interrupts are re-enabled by setting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending
when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program.
Operation
Program Counter ¬ Stack
EMI ¬ 1
Affected flag(s)
None
RL [m]
Rotate Data Memory left
Description
The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit
0.
Operation
[m].(i+1) ¬ [m].i; (i = 0~6)
[m].0 ¬ [m].7
Affected flag(s)
None
RLA [m]
Rotate Data Memory left with result in ACC
Description
The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit
0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged.
Operation
ACC.(i+1) ¬ [m].i; (i = 0~6)
ACC.0 ¬ [m].7
Affected flag(s)
None
Rev. 1.00
99
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
RLC [m]
Rotate Data Memory left through Carry
Description
The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7
replaces the Carry bit and the original carry flag is rotated into bit 0.
Operation
[m].(i+1) ¬ [m].i; (i = 0~6)
[m].0 ¬ C
C ¬ [m].7
Affected flag(s)
C
RLCA [m]
Rotate Data Memory left through Carry with result in ACC
Description
Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces
the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in
the Accumulator and the contents of the Data Memory remain unchanged.
Operation
ACC.(i+1) ¬ [m].i; (i = 0~6)
ACC.0 ¬ C
C ¬ [m].7
Affected flag(s)
C
RR [m]
Rotate Data Memory right
Description
The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into
bit 7.
Operation
[m].i ¬ [m].(i+1); (i = 0~6)
[m].7 ¬ [m].0
Affected flag(s)
None
RRA [m]
Rotate Data Memory right with result in ACC
Description
Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data
Memory remain unchanged.
Operation
ACC.i ¬ [m].(i+1); (i = 0~6)
ACC.7 ¬ [m].0
Affected flag(s)
None
RRC [m]
Rotate Data Memory right through Carry
Description
The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0
replaces the Carry bit and the original carry flag is rotated into bit 7.
Operation
[m].i ¬ [m].(i+1); (i = 0~6)
[m].7 ¬ C
C ¬ [m].0
Affected flag(s)
C
RRCA [m]
Rotate Data Memory right through Carry with result in ACC
Description
Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is
stored in the Accumulator and the contents of the Data Memory remain unchanged.
Operation
ACC.i ¬ [m].(i+1); (i = 0~6)
ACC.7 ¬ C
C ¬ [m].0
Affected flag(s)
C
Rev. 1.00
100
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
SBC A,[m]
Subtract Data Memory from ACC with Carry
Description
The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result
of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or
zero, the C flag will be set to 1.
Operation
ACC ¬ ACC - [m] - C
Affected flag(s)
OV, Z, AC, C
SBCM A,[m]
Subtract Data Memory from ACC with Carry and result in Data Memory
Description
The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is
positive or zero, the C flag will be set to 1.
Operation
[m] ¬ ACC - [m] - C
Affected flag(s)
OV, Z, AC, C
SDZ [m]
Skip if decrement Data Memory is 0
Description
The contents of the specified Data Memory are first decremented by 1. If the result is 0 the
following instruction is skipped. As this requires the insertion of a dummy instruction while
the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program
proceeds with the following instruction.
Operation
[m] ¬ [m] - 1
Skip if [m] = 0
Affected flag(s)
None
SDZA [m]
Skip if decrement Data Memory is zero with result in ACC
Description
The contents of the specified Data Memory are first decremented by 1. If the result is 0, the
following instruction is skipped. The result is stored in the Accumulator but the specified
Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not
0, the program proceeds with the following instruction.
Operation
ACC ¬ [m] - 1
Skip if ACC = 0
Affected flag(s)
None
SET [m]
Set Data Memory
Description
Each bit of the specified Data Memory is set to 1.
Operation
[m] ¬ FFH
Affected flag(s)
None
SET [m].i
Set bit of Data Memory
Description
Bit i of the specified Data Memory is set to 1.
Operation
[m].i ¬ 1
Affected flag(s)
None
Rev. 1.00
101
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
SIZ [m]
Skip if increment Data Memory is 0
Description
The contents of the specified Data Memory are first incremented by 1. If the result is 0, the
following instruction is skipped. As this requires the insertion of a dummy instruction while
the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program
proceeds with the following instruction.
Operation
[m] ¬ [m] + 1
Skip if [m] = 0
Affected flag(s)
None
SIZA [m]
Skip if increment Data Memory is zero with result in ACC
Description
The contents of the specified Data Memory are first incremented by 1. If the result is 0, the
following instruction is skipped. The result is stored in the Accumulator but the specified
Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not
0 the program proceeds with the following instruction.
Operation
ACC ¬ [m] + 1
Skip if ACC = 0
Affected flag(s)
None
SNZ [m].i
Skip if bit i of Data Memory is not 0
Description
If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two
cycle instruction. If the result is 0 the program proceeds with the following instruction.
Operation
Skip if [m].i ¹ 0
Affected flag(s)
None
SUB A,[m]
Subtract Data Memory from ACC
Description
The specified Data Memory is subtracted from the contents of the Accumulator. The result
is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will
be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.
Operation
ACC ¬ ACC - [m]
Affected flag(s)
OV, Z, AC, C
SUBM A,[m]
Subtract Data Memory from ACC with result in Data Memory
Description
The specified Data Memory is subtracted from the contents of the Accumulator. The result
is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will
be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.
Operation
[m] ¬ ACC - [m]
Affected flag(s)
OV, Z, AC, C
SUB A,x
Subtract immediate data from ACC
Description
The immediate data specified by the code is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will
be set to 1.
Operation
ACC ¬ ACC - x
Affected flag(s)
OV, Z, AC, C
Rev. 1.00
102
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
SWAP [m]
Swap nibbles of Data Memory
Description
The low-order and high-order nibbles of the specified Data Memory are interchanged.
Operation
[m].3~[m].0 « [m].7 ~ [m].4
Affected flag(s)
None
SWAPA [m]
Swap nibbles of Data Memory with result in ACC
Description
The low-order and high-order nibbles of the specified Data Memory are interchanged. The
result is stored in the Accumulator. The contents of the Data Memory remain unchanged.
Operation
ACC.3 ~ ACC.0 ¬ [m].7 ~ [m].4
ACC.7 ~ ACC.4 ¬ [m].3 ~ [m].0
Affected flag(s)
None
SZ [m]
Skip if Data Memory is 0
Description
If the contents of the specified Data Memory is 0, the following instruction is skipped. As
this requires the insertion of a dummy instruction while the next instruction is fetched, it is a
two cycle instruction. If the result is not 0 the program proceeds with the following instruction.
Operation
Skip if [m] = 0
Affected flag(s)
None
SZA [m]
Skip if Data Memory is 0 with data movement to ACC
Description
The contents of the specified Data Memory are copied to the Accumulator. If the value is
zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the
program proceeds with the following instruction.
Operation
ACC ¬ [m]
Skip if [m] = 0
Affected flag(s)
None
SZ [m].i
Skip if bit i of Data Memory is 0
Description
If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two
cycle instruction. If the result is not 0, the program proceeds with the following instruction.
Operation
Skip if [m].i = 0
Affected flag(s)
None
TABRDC [m]
Read table (current page) to TBLH and Data Memory
Description
The low byte of the program code (current page) addressed by the table pointer (TBLP) is
moved to the specified Data Memory and the high byte moved to TBLH.
Operation
[m] ¬ program code (low byte)
TBLH ¬ program code (high byte)
Affected flag(s)
None
TABRDL [m]
Read table (last page) to TBLH and Data Memory
Description
The low byte of the program code (last page) addressed by the table pointer (TBLP) is
moved to the specified Data Memory and the high byte moved to TBLH.
Operation
[m] ¬ program code (low byte)
TBLH ¬ program code (high byte)
Affected flag(s)
None
Rev. 1.00
103
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
XOR A,[m]
Logical XOR Data Memory to ACC
Description
Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²XOR² [m]
Affected flag(s)
Z
XORM A,[m]
Logical XOR ACC to Data Memory
Description
Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory.
Operation
[m] ¬ ACC ²XOR² [m]
Affected flag(s)
Z
XOR A,x
Logical XOR immediate data to ACC
Description
Data in the Accumulator and the specified immediate data perform a bitwise logical XOR
operation. The result is stored in the Accumulator.
Operation
ACC ¬ ACC ²XOR² x
Affected flag(s)
Z
Rev. 1.00
104
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Package Information
52-pin QFP (14mm´14mm) Outline Dimensions
C
H
D
3 9
G
2 7
I
2 6
4 0
F
A
B
E
1 4
5 2
K
J
1
Symbol
Rev. 1.00
1 3
Dimensions in mm
Min.
Nom.
Max.
A
17.30
¾
17.50
B
13.90
¾
14.10
C
17.30
¾
17.50
D
13.90
¾
14.10
E
¾
1.00
¾
F
¾
0.40
¾
G
2.50
¾
3.10
H
¾
¾
3.40
I
¾
0.10
¾
J
0.73
¾
1.03
K
0.10
¾
0.20
a
0°
¾
7°
105
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
64-pin LQFP (7mm´7mm) Outline Dimensions
C
D
4 8
G
3 3
H
I
3 2
4 9
F
A
B
E
6 4
1 7
K
a
J
1 6
1
Symbol
Rev. 1.00
Dimensions in mm
Min.
Nom.
Max.
A
8.90
¾
9.10
B
6.90
¾
7.10
C
8.90
¾
9.10
D
6.90
¾
7.10
E
¾
0.40
¾
F
0.13
¾
0.23
G
1.35
¾
1.45
H
¾
¾
1.60
I
0.05
¾
0.15
J
0.45
¾
0.75
K
0.09
¾
0.20
a
0°
¾
7°
106
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
100-pin QFP (14mm´20mm) Outline Dimensions
C
H
D
8 0
G
5 1
I
5 0
8 1
F
A
B
E
3 1
1 0 0
K
a
J
1
Symbol
Rev. 1.00
3 0
Dimensions in mm
Min.
Nom.
Max.
A
18.50
¾
19.20
B
13.90
¾
14.10
C
24.50
¾
25.20
D
19.90
¾
20.10
E
¾
0.65
¾
F
¾
0.30
¾
G
2.50
¾
3.10
H
¾
¾
3.40
I
¾
0.10
¾
J
1.00
¾
1.40
K
0.10
¾
0.20
a
0°
¾
7°
107
July 20, 2009
HT56R62/HT56R65
HT56R642/HT56R644/HT56R654/HT56R656
Holtek Semiconductor Inc. (Headquarters)
No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan
Tel: 886-3-563-1999
Fax: 886-3-563-1189
http://www.holtek.com.tw
Holtek Semiconductor Inc. (Taipei Sales Office)
4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan
Tel: 886-2-2655-7070
Fax: 886-2-2655-7373
Fax: 886-2-2655-7383 (International sales hotline)
Holtek Semiconductor Inc. (Shenzhen Sales Office)
5F, Unit A, Productivity Building, No.5 Gaoxin M 2nd Road, Nanshan District, Shenzhen, China 518057
Tel: 86-755-8616-9908, 86-755-8616-9308
Fax: 86-755-8616-9722
Holtek Semiconductor (USA), Inc. (North America Sales Office)
46729 Fremont Blvd., Fremont, CA 94538, USA
Tel: 1-510-252-9880
Fax: 1-510-252-9885
http://www.holtek.com
Copyright Ó 2009 by HOLTEK SEMICONDUCTOR INC.
The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used
solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable
without further modification, nor recommends the use of its products for application that may present a risk to human life
due to malfunction or otherwise. Holtek¢s products are not authorized for use as critical components in life support devices
or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information,
please visit our web site at http://www.holtek.com.tw.
Rev. 1.00
108
July 20, 2009