PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip DESCRIPTION: FEATURES: . Patented Technology . Four HSTL differential outputs . Two single LVTTL/LVCMOS inputs (selectable LVCMOS/ LVTTL clock or crystal input) . Operating frequency up to 300MHz with 15pf load . Very low output pin to pin skew < 50ps . 3.4-ns propagation delay (max) . 2.4V to 3.6V power supply . Industrial temperature range: –40°C to 85°C . 20-pin TSSOP package Pin Configuration VEE CLK_EN CLK_SEL CLK nc XTAL_IN XTAL_OUT nc nc VCC Potato Semiconductor Corporation The PO74HSTL85353A is a low-skew, 1-to-4 differential fanout buffer targeted to meet the requirements of high-performance clock and data distribution applications. The device is implemented on CMOS technology and has a fully differential internal architecture that is optimized to achieve low signal skews at operating frequencies of up to 300MHz . The device features two inputs, one is LVTTL / LVCMO signal and the other is crystal input. This mux is controlled by the CLK_SEL pin. The PO74HSTL85353A functions as a signal-level translator and fanout on LVCMOS / LVTTL single-ended signal to four HSTL differential loads. Since the PO74HSTL85353A introduces negligible jitter to the timing budget, it is the ideal choice for distributing high frequency, high precision clocks across back-planes and boards in communication systems. Logic Block Diagram 1 20 2 19 3 18 4 17 5 16 6 15 7 14 8 13 9 12 10 11 Q0 nQ0 VCC Q1 nQ1 Q2 nQ2 VCC Q3 nQ3 CLK_EN Pullup D LE CLK Pulldown XTAL_IN XTAL_OUT CLK_SEL Pulldown Q 0 OSC 1 Q0 nQ0 Q1 nQ1 Q2 nQ2 Q3 nQ3 1 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Pin Definitions Name Pin I/O VCC Type Description 10,13,18 VCC 5, 8, 9 NC 3 CLK_SEL I,PD LVCMOS 4 CLK0 I,PD LVCMOS/ LVTTL LVCOMS / LVTTL clock input 6, 7 XTAL_IN XTAL_OUT I LVCMOS/ LVTTL crystal oscillator interface 2 CLK_EN I,PU LVCMOS/ LVTTL Clock enabled 1 VEE GND Power Power Ground 19, 16,14,11 Q[0:3]# O HSTL Complement output 20, 17,15,12 Q[0:3] O HSTL Ture output Power Power supply, positive connection No connect Input clock select with pull down resistor Control Input Function Table Inputs CLK_EN 0 CLK_SEL 0 1 0 0 1 Selected Source CLK Q0:Q3 Disabled; LOW CLK Enabled 1 XTAL_IN, XTAL_OUT 1 XTAL_IN, XTAL_OUT Outputs Disabled; LOW Enabled nQ0:nQ3 Disabled; HIGH Disabled; HIGH Enabled Enabled Input/ Output Function Table Inputs CLK 0 1 Q0:Q3 LOW HIGH Outputs nQ0:nQ3 HIGH LOW Pin Characteristics Symbol Parameter CIN Input Capacitance RPULLDOWN Input Pulldown Resistor RPULLUP Test Conditions Input Pullup Resistor Potato Semiconductor Corporation Minimum Typical 4 88 88 2 Maximum Units pF K K 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Maximum Ratings Description Max Unit Storage Temperature -65 to 150 °C Operation Temperature -40 to 85 °C Operation Voltage -0.5 to +4.6 V Input Voltage -0.5 to +5.5 V Output Voltage -0.5 to Vcc+0.5 V Note: stresses greater than listed under Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability specification is not implied. DC Electrical Characteristics Symbol Description VOH Output High voltage VOL VIK Test Conditions Min Typ Max Unit Vcc=3V Vin=VIH or VIL, IOH= -12mA 2.4 3 - V Output Low voltage Vcc=3V Vin=VIH or VIL, IOH=12mA - 0.3 0.5 V Clamp diode voltage Vcc = Min. And IIN = -18mA - -0.7 -1.2 V Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. Notes: 1. 2. 3. 4. 5. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. Typical values are at Vcc = 3.3V, 25 °C ambient. This parameter is guaranteed but not tested. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. VoH = Vcc – 0.6V at rated current Potato Semiconductor Corporation 3 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Power Supply Characteristics Symbol IccQ Description Quiescent Power Supply Current Test Conditions (1) Min Typ Max Unit Vcc=Max, Vin=Vcc or GND - 0.1 30 uA Notes: 1. 2. 3. 4. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. Typical values are at Vcc = 3.3V, 25°C ambient. This parameter is guaranteed but not tested. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. Crystal Oscillator Test Conditions Te s t C o n d it io n s Un its Output Frequency X1=3.579MHz, C4=100pf, C5=100pf X1=14.318MHz, C4=50pf, C5=50pf X1=28MHz, C4=50pf, C5=50pf, R1=5.1K X1=50MHz, C4=50pf, C5=50pf, R1=3K X1=250MHz, C4=0, C5=0, R1=1K MHz MHz MHz MHz MHz 3.579 14.318 28 50 250 Notes: See schematic example. Switching Characteristics Symbol tPD tr/tf tsk(o) tsk(pp) fmax Description Test Conditions (1) M ax Unit CL = 15pF 3.4 ns 0.8V – 2.0V ns ps Propagation Delay CLKA or CLKB to Output pair Rise/Fall Time Output Pin to Pin Skew (Same Package) CL = 15pF, 125MHz 0.8 50 Output Skew (Different Package) CL = 15pF, 125MHz 350 ps CL =15pF 300 250 MHz Input Frequency Notes: 1. See test circuits and waveforms. 2. tpLH, tpHL, tsk(p), and tsk(o) are production tested. All other parameters guaranteed but not production tested. 3. Airflow of 1m/s is recommended for frequencies above 133MHz Potato Semiconductor Corporation 4 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Test Waveforms FIGURE 1. LVTTL/LVCMOS INPUT WAVEFORM DEFINITION 3V 1.5V Input 0V FIGURE 2. HSTL OUTPUT tr,tf, 20-80% VO FIGURE 3. Propogation Delay, Output pulse skew, and output-to-output skew for D to output pair INPUT CLOCK TPLH TPD TPHL OUTPUT CLOCK VO tSK(O) ANOTHER OUTPUT CLOCK FIGURE 4. CLK_EN Timing Diagram Enabled Disabled CLK CLK_EN nQ0:nQ3 Q0:Q3 Potato Semiconductor Corporation 5 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Test Circuit Vcc Pulse Generator 15pF to 2pF D.U.T 15pF to 2pF 50Ohm Schematic Example + 3.3V - R11 1K R12 1K + U1 40p - 60pF C4 X1 C5 SPARE R1 3.3V 1 2 3 4 5 6 7 8 9 10 VEE CLK_EN CLK_SEL CLK NC XTAL1 XTAL2 NC NC VCC Q0 nQ0 VCC Q1 nQ1 Q2 nQ2 VCC Q3 nQ3 20 19 18 17 16 15 14 13 12 11 3.3V - + 3.3V - C1 0.1u + 3.3V C2 0.1u Potato Semiconductor Corporation - C3 0.1u 6 01/01/10 PO74HSTL85353A www.potatosemi.com LVCMOS and XTAL Input to HSTLOutput 1:4 Fanout Buffer 300MHz HSTL Potato Chip Packaging Mechanical Drawing: 20 pin TSSOP 20 .169 .177 1 .252 .260 6.4 6.6 4.3 4.5 .047 1.20 Max SEATING PLANE 6.1 6.7 .004 0.09 .008 0.20 .002 0.05 .006 0.15 .007 .012 0.19 0.30 .0256 BSC 0.65 .238 .269 .018 .030 0.45 0.75 X.XX DENOTES DIMENSIONS X.XX IN MILLIMETERS IC Ordering Information Ordering Code Package Top-Marking TA 20pin 173mil TSSOP Pb-free & Green PO74HSTL85353AS -40°C to 85°C PO74HSTL85353ASR for Tape & Reel 20pin 173mil TSSOP Pb-free & Green PO74HSTL85353AS -40°C to 85°C PO74HSTL85353ASU for Tube IC Package Information PACKAGE CODE T PACKAGE TYPE 20pin 173mil TSSOP Potato Semiconductor Corporation TAPE WIDTH (mm) TAPE PITCH (mm) TAPE & REEL PIN 1 LOCATION TAPE TRAILER LENGTH 16 8 Top Left Corner 39 (12”) 7 QTY PER TAPE 3000 TAPE LEADER LENGTH QTY PER TUBE 64 (20”) 74 01/01/10