ETC DS2155DK|DS2156DK

DS2155DK/DS2156DK
T1/E1/J1 Single-Chip Transceiver
Design Kit Daughter Cards
www.maxim-ic.com
GENERAL DESCRIPTION
FEATURES
The DS2155/DS2156 design kits are evaluation
boards for the DS2155 and DS2156. The
DS2155/DS2156 design kits are intended to be used
as daughter cards with either the DK2000 or the
DK101 motherboards. The boards are complete with
a single-chip transceiver (SCT), transformers,
termination resistors, configuration switches, line
protection circuitry, network connectors, and an
interface to the motherboard.
§
ORDERING INFORMATION
§
§
PART
DS2155DK
DS2156DK
DESCRIPTION
DS2155 Design Kit Daughter Card
DS2156 Design Kit Daughter Card
§
§
§
§
§
§
§
§
§
1 of 21
Expedites New Designs by Eliminating First-Pass
Prototyping
Interfaces Directly to the DK101 or DK2000
Motherboards
Demonstrates Key Functions of the DS2156 and
DS2155
High-Level Software Provides Visual Access to
Registers
Software-Controlled (Register Mapped)
Configuration Switches to Facilitate Clock and
Signal Routing
BNC Connections for 75W E1
Bantam and RJ48 Connectors for 120W E1 and
100W T1
Multitap Transformer to Facilitate True
Impedance Matching for 75W and 120W/100W
Paths
Network Interface Protection for Overvoltage and
Overcurrent Events
UTOPIA II Bus Connection for MPC8260
(DS2156 Only)
UTOPIA II Prototype Connectors (DS2156 Only)
Test Points and Prototype Area Available for
Further Customization
REV: 060303
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
TABLE OF CONTENTS
COMPONENT LIST.....................................................................................................................3
BASIC OPERATION....................................................................................................................4
HARDWARE CONFIGURATION .................................................................................................................. 4
QUICK SETUP (DEMO MODE) .................................................................................................................. 4
QUICK SETUP (REGISTER VIEW ) ............................................................................................................. 4
SAMPLE UTOPIA II CONFIGURATION (DS2156 ONLY)............................................................................. 5
REGISTER MAP..........................................................................................................................5
CPLD REGISTER MAP ........................................................................................................................... 6
DS2155/DS2156 INFORMATION................................................................................................8
DS2155DK/DS2156DK INFORMATION......................................................................................8
TECHNICAL SUPPORT ..............................................................................................................8
SCHEMATICS .............................................................................................................................8
LIST OF TABLES
Table 1. Daughter Card Address Map .........................................................................................5
Table 2. CPLD Register Map .......................................................................................................6
2 of 21
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
COMPONENT LIST
DESIGNATION
C1–C5, C8–C12,
C15–C19, C21,
C22, C29–C34
C7, C36
QTY
DESCRIPTION
23
0.1mF 10%, 16V ceramic capacitors (0603)
SUPPLIER
Digi-Key
PART
311-1088-1-ND
2
1mF 10%, 16V ceramic capacitors (1206)
Digi-Key
PCC1882CT-ND
C13, C14
2
0.1mF 10%, 16V ceramic capacitors (0805)
Digi-Key
311-1142-1-ND
C23
1
0.1mF 10%, 25V ceramic capacitor (1206)
Digi-Key
PCC1883CT-ND
C24–C27
4
0.22mF, 50V ceramic capacitors
Digi-Key
UNK
C35
DS1, DS4–DS18
DS2, DS3
F1–F6
J1, J2
J3, J4
J5, J6
1
16
2
6
2
2
2
10mF 20%, 16V tantalum capacitor (B case)
LED, green, SMD
LED, red, SMD
250V, 1.25A fuse, SMT
Male 0.1, SMD, 50-pin, dual-row vertical
Bantam connectors
Connector BNC RA 5-pin
Digi-Key
Digi-Key
Digi-Key
Teccor Electronics
Samtec
SWK
Kruvand
J7–J9
3
Socket, SMD, 50-pin, dual-row vertical
Samtec
JT10
L1
R1, R14, R21
R2, R3, R58, R59
R4, R5, R60
R6, R9, R10, R13,
R15–R19, R22,
R23, R25–R29,
R32, R37, R38,
R44, R47–R49, R61
R7, R8, R11, R12,
R30, R31, R35,
R36, R39–R43,
R45, R50–R53
R24
R33, R34
1
1
3
4
3
Connector, 10-pin, dual-row vertical
Choke, dual 4-line 24mH, 8-pin SO
51.1W 1%, 1/8W resistors (1206)
0W 5%, 1/8W resistors (1206)
51.1W 1%, 1/10W resistors (0805)
Digi-Key
Pulse Engineering
Digi-Key
Digi-Key
Digi-Key
PCS3106CT-ND
P501CT-ND
P500CT-ND
F1250T
TSM-125-01-T-DV
RTT34B02
UCBJR220
TFM-125-02-S-DLC
S2012-05-ND
PE-65857
P51.1FCT-ND
P0.0ETR-ND
P51.1CCT-ND
24
10kW 1%, 1/10W resistors (0805)
Digi-Key
P10.0KCCT-ND
18
330W 0.1%, 1/10W MF resistors (0805)
Digi-Key
P330ZCT-ND
1
2
1.0kW 1%, 1/10W resistor (0805)
NOPOP
Digi-Key
—
R46
1
4.7kW 1%, 1/8W resistor (0805)
Digi-Key
R54, R55
R56, R57
RJ1
SW1
T1
U11
U1–U4, U6
2
2
1
1
1
1
5
61.9W 1%, 1/8W resistors (1206)
49.9W 1%, 1/8W resistors (1206)
RJ48 connector
Switch DPDT slide 6-pin TH
XFMR 16-pin SMT
T1/E1/J1 XCVR 100-pin QFP, 0°C to +70°C
BBUS switch 10-bit CMOS, 150-mil, 24-pin SO
Digi-Key
Digi-Key
Molex
Avnet
Pulse Engineering
Dallas Semiconductor
IDT
U5
1
144-pin macrocell CPLD
Avnet
U7–U10
Z1, Z6–Z8
Z2, Z3
Z4, Z5
Z9, Z10
4
4
2
2
2
Quad bus switch, 150-mil, 16-pin SO
160V, 500A Sidactor
58V, 500A Sidactor
6V, 50A Sidactor
25V, 500A Sidactor
IDT
Teccor Electronics
Teccor Electronics
Teccor Electronics
Teccor Electronics
P1.00KCCT-ND
NOPOP
9C08052A4701FK
HFT
P61.9FCT-ND
P49.9FCT-ND
43223
SSA22
TX1099
DS2156L
IDTQS3R861Q
XC95144XL10TQ100C
IDTQS3125Q
P1800SCMC
P0640SCMC
P0080SAMC
P0300SCMC
3 of 21
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
BASIC OPERATION
This design kit relies upon several supporting files, which can be downloaded from our website at www.maximic.com/DS2155DK.
Hardware Configuration
Using the DK101 processor board:
· Connect the daughter card to the DK101 processor board.
· Supply 3.3V to the banana-plug receptacles marked GND and VCC_3.3V. (The external 5V connector and the
TIM 5V supply headers are unused.)
· All processor board DIP switch settings should be in the ON position with exception for the flash programming
switch, which should be OFF.
· From the Programs menu launch the host application named ChipView.exe. Run the ChipView application. If
the default installation options were used, click the Start button on the Windows toolbar and select
Programs®ChipView®ChipView.
Using the DK2000 processor board:
· Connect the daughter card to the DK2000 processor board.
· Connect J1 to the power supply that is delivered with the kit. Alternately, a PC power supply can be connected
to connector J2.
· From the Programs menu launch the host application named ChipView.exe. Run the ChipView application. If
the default installation options were used, click the Start button on the Windows toolbar and select
Programs®ChipView®ChipView.
General:
· Upon power-up the RLOS LED is lit, as well as the MCLK-2.048MHz and TCLK-2.048MHz LEDs.
· Due to the dual winding transformer, only the 120W line build-out configuration setting is needed to cover 75W
E1 and 120W E1.
Quick Setup (Demo Mode)
·
·
·
The PC loads the program, offering a choice among Demo Mode, Register View, and Terminal Mode. Select
Demo Mode.
The program requests a configuration file, then select between the displayed files.
(DS2155_E1_DSNCOM_DRVR.cfg or DS2155_T1_DSNCOM_DRVR.cfg).
The Demo Mode screen appears. Upon external loopback, the LOS and OOF indicators extinguish.
Quick Setup (Register View)
·
·
·
·
The PC loads the program, offering a choice among Demo Mode, Register View, and Terminal Mode. Select
Register View.
The program requests a definition file, then select DS2155.def.
The Register View screen appears, showing the register names, acronyms, and values.
Predefined register settings for several functions are available as initialization files.
¾ INI files are loaded by selecting the menu File®Reg Ini File®Load Ini File.
¾ Load the INI file DS2155_T1_BERT_ESF.ini.
¾ After loading the INI file the following may be observed:
The RLOS LED extinguishes upon external loopback.
The DS2155/DS2156 begins transmitting a Daly pattern. When external loopback is applied, the BERT
bit-count registers BBC1–3 and BEC1–3 may be updated by clearing and setting BC1.LC and
clicking the Read All button.
Miscellaneous:
· Clock frequencies and certain pin bias levels are provided by a register-mapped CPLD, which is on the
DS2155/DS2156 daughter card.
· The definition file for this CPLD is named DS215x_35x_CPLD_V2.def. See the CPLD Register Map section for
definitions.
· All files referenced above are available for download at www.maxim-ic.com/DS2155DK.
4 of 21
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
Sample UTOPIA II Configuration (DS2156 Only)
The following register settings configure the DS2156 daughter card for UTOPIA II, single CLAV, 8-bit mode on PHY
port 0. UTOPIA II bus connection is provided by header J1 (Tx) and header J2 (Rx).
After configuring the following registers toggle the MSTREG.URST bit to reset the UTOPIA II core.
UTOPIA II Setup, Register Settings for daughter card CPLD
NAME
SWITCH 1
SWITCH 2
SWITCH 3
VALUE
0x0F
0x03
0x0F
NAME
SWITCH 4
LEVELS
VALUE
0x0F
0x07
UTOPIA II Setup, Register Settings for DS2156 E1 Configuration
NAME
MSTREG
E1RCR1
E1RCR2
E1TCR1
E1TCR2
CCR1
CCR4
IOCR1
IOCR2
VALUE
0x02
0x68
0x00
0x15
0x00
0x00
0x00
0x00
0x00
NAME
LBCR
TAF
TNAF
LIC1
LIC2
LIC3
LIC4
VALUE
0x00
0x9B
0xC0
0x11
0x90
0x00
0x00
UTOPIA II Setup, Register Settings for DS2156 UTOPIA II Configuration
NAME
U_TCFR
U_TCR1
U_TCR2
U_RCFR
U_RCR1
VALUE
0x01
0x05
0x00
0x01
0x01
NAME
U_RCR2
U_TIUPB
PCPR
PCDR1, 2, 3, 4
VALUE
0x0
0x0
0x22
0x0
REGISTER MAP
The DK101 daughter card address space begins at 0x81000000.
The DK2000 daughter card address space begins at:
0x30000000 for slot 0
0x40000000 for slot 1
0x50000000 for slot 2
0x60000000 for slot 3
All offsets given in Table 1 are relative to the beginning of the daughter card address space.
Table 1. Daughter Card Address Map
OFFSET
0X0000
to
0X0015
DEVICE
DESCRIPTION
CPLD
Board identification and clock/signal routing
0X1000
to 0X10ff
Single-Chip
Transceiver
Board is populated with one of the following:
DS2156, DS2155, DS21352, or DS21354.
Please see data sheet for details.
Registers in the CPLD can be easily modified using the ChipView.exe, a host-based user interface software along
with the definition file named DS215x_35x_CPLD_V2.def. Definition files for the SCT are named DS2155.def,
DS21352.def, or DS21354.def, depending on the board population option.
5 of 21
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
CPLD Register Map
Table 2. CPLD Register Map
OFFSET
NAME
TYPE
DESCRIPTION
0X0000
0X0002
0X0003
0X0004
0X0005
0X0006
0X0007
0X0011
0X0012
0X0013
0X0014
BID
XBIDH
XBIDM
XBIDL
BREV
AREV
PREV
SWITCH1
SWITCH2
SWITCH3
SWITCH4
Read-Only
Read-Only
Read-Only
Read-Only
Read-Only
Read-Only
Read-Only
Read-Write
Read-Write
Read-Write
Read-Write
Board ID
High-Nibble Extended Board ID
Middle-Nibble Extended Board ID
Low-Nibble Extended Board ID
Board FAB Revision
Board Assembly Revision
PLD Revision
Pin to 1.544MHz
Pin to 2.048MHz
Pin-to-Pin Connect
Pin-to-Pin Connect
0X0015
LEVELS
Read-Write
Set Level On Pin 1 = 3.3V
ID Registers
OFFSET
NAME
TYPE
VALUE
0X0000
0X0002
0X0003
0X0004
BID
XBIDH
XBIDM
XBIDL
Read-Only
Read-Only
Read-Only
Read-Only
0X0005
BREV
Read-Only
0X0006
AREV
Read-Only
0X0007
PREV
Read-Only
0xD
0x0
0x0
0x5
Displays current
FAB revision
Displays current
assembly revision
Displays current
PLD firmware
revision
DESCRIPTION
Board ID
High-Nibble Extended Board ID
Middle-Nibble Extended Board ID
Low-Nibble Extended Board ID
Board FAB Revision
Board Assembly Revision
PLD Revision
Control Registers
The control registers are used primarily to control several banks of FET switches that route clocks and backplane
signals. Please note that certain register settings cause line contention, e.g., setting SWITCH1.4 and SWITCH2.4
both to 0 would drive MCLK with both 1.544MHz and 2.048MHz.
SWITCH1: PIN TO 1.544MHz (OFFSET = 0x0011) INITIAL VALUE = 0xF
(MSB)
—
—
—
NAME
POSITION
MCLK
SWITCH1.3
TCLK
SWITCH1.2
RSYSCLK
SWITCH1.1
TSYSCLK
SWITCH1.0
—
MCLK
TCLK
RSYSCLK
FUNCTION
0 = Connect MCLK to the 1.544MHz clock
1 = Open Switch 1.4
0 = Connect TCLK to the 1.544MHz clock
1 = Open Switch 1.3
0 = Connect RSYSCLK to the 1.544MHz clock
1 = Open Switch 1.2
0 = Connect TSYSCLK to the 1.544MHz clock
1 = Open Switch 1.1
6 of 21
(LSB)
TSYSCLK
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
SWITCH2: PIN TO 2.048MHz (Offset = 0X0012) INITIAL VALUE = 0x3
(MSB)
—
—
—
NAME
POSITION
MCLK
SWITCH2.3
TCLK
SWITCH2.2
RSYSCLK
SWITCH2.1
TSYSCLK
SWITCH2.0
—
MCLK
TCLK
RSYSCLK
(LSB)
TSYSCLK
FUNCTION
0 = Connect MCLK to the 2.048MHz clock
1 = Open Switch 2.4
0 = Connect TCLK to the 2.048MHz clock
1 = Open Switch 2.3
0 = Connect RSYSCLK to the 2.048MHz clock
1 = Open Switch 2.2
0 = Connect TSYSCLK to the 2.048MHz clock
1 = Open Switch 2.1
SWITCH3: PIN-TO-PIN CONNECT (Offset = 0X0013) INITIAL VALUE = 0xF
(MSB)
—
—
—
NAME
POSITION
TSS_RS
SWITCH3.3
TCL_RC
SWITCH3.2
RSY_RC
SWITCH3.1
TSY_RC
SWITCH3.0
—
TSS_RS
TCL_RC
RSY_RC
(LSB)
TSY_RC
FUNCTION
0 = Connect TSSYNC to RSYNC
1 = Open Switch 3.4
0 = Connect TCLK to RCLK
1 = Open Switch 3.3
0 = Connect RSYSCLK to RCLK
1 = Open Switch 3.2
0 = Connect TSYSCLK to RCLK
1 = Open Switch 3.1
SWITCH4: PIN-TO-PIN CONNECT (Offset = 0X0014) INITIAL VALUE = 0x3
(MSB)
—
(LSB)
—
—
—
NAME
POSITION
URCLK_2048
SWITCH4.3
UTCLK_2048
SWITCH4.2
RSER_TSER
SWITCH4.1
RSYNC_TSYNC
SWITCH4.0
UTCLK_2048 UT_CLK_2048 RSER_TSER RSYNC_TSYNC
FUNCTION
0 = Connect UR_CLK (TSSYNC) to 2.048MHz
1 = Open Switch 4.4
0 = Connect UT_CLK (TCHCLK) to 2.048MHz
1 = Open Switch 4.3
0 = Connect RER to TSER
1 = Open Switch 4.2
0 = Connect RSYNC to TSYNC
1 = Open Switch 4.1
7 of 21
DS2155DK/DS2156DK T1/E1/J1 Single-Chip Transceiver Design Kit Daughter Cards
LEVELS: SET LEVEL ON PIN (Offset = 0X0015) INITIAL VALUE = 0x6
(MSB)
—
—
—
—
—
BP_EN
PPCTDM_EN
(LSB)
TUSEL
NAME
POSITION
FUNCTION
—
LEVELS1.3
—
BP_EN
LEVELS1.2
0 = Enable IDT switches that connect the UTOPIA bus to
daughter card header
PPCTDM_EN
LEVELS1.1
0 = Enable IDT switches that connect the TDM bus to the
daughter card header
TUSEL
LEVELS1.0
0 = Set DS2156.TUSEL to enable TDM backplane
1 = Set DS2156.TUSEL to enable UTOPIA backplane
Note: When the UTOPIA backplane is enabled (LEVELS.TUSEL = 1) there is a possibility for contention between
the UTOPIA bus master and TSYSCLK, TSER, and RSER. To avoid this, the following switches should be opened
when the UTOPIA backplane is enabled: SWITCH1.0, SWITCH2.0, SWITCH3.0, and SWITCH4.1
DS2155/DS2156 INFORMATION
For more information about the DS2155 and DS2156, please consult the DS2155 and DS2156 data sheets
available on our website at www.maxim-ic.com/DS2155 and www.maxim-ic.comDS2156. Software downloads are
also available for this design kit.
DS2155DK/DS2156DK INFORMATION
For more information about the DS2155DK and DS2156DK, including software downloads, please consult the
DS2155DK/DS2156DK data sheet available on our website at www.maxim-ic.com/DS2155DK.
TECHNICAL SUPPORT
For additional technical support, please e-mail your questions to [email protected].
SCHEMATICS
The DS2155DK/DS2156DK schematics are featured in the following 13 pages.
Maxim/Dallas Semiconductor cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim/Dallas Semiconductor product.
No circuit patent licenses are implied. Maxim/Dallas Semiconductor reserves the right to change the circuitry and specifications without notice at any time.
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600
© 2003 Maxim Integrated Products · Printed USA
8 of 21