NCP5424A Dual Synchronous Buck Controller with Input Current Sharing http://onsemi.com SO−16 D SUFFIX CASE 751B 16 1 PIN CONNECTIONS AND MARKING DIAGRAM 16 1 GATE(H)1 GATE(L)1 GND BST IS+1 IS− VFB1 COMP1 NCP5424A AWLYWW The NCP5424A is a flexible dual N−channel synchronous buck controller utilizing V2 control for fast transient response and excellent line and load regulation. This highly versatile controller can be configured as a single two phase output converter that draws programmable amounts of current from two different input voltages or all current from one supply. The NCP5424A can also be configured as two independent out−of−phase controllers. Using the NCP5424A in a current sharing input configuration is ideal for applications where more power is required than is available from one supply, such as video cards or other plug−in boards. When configured as a dual output controller, the output of one controller can be divided down and used as the reference for the second controller. This tracking capability is useful in applications such as Double Data Rate (DDR) Memory power where the termination voltage must track VDD. The NCP5424A provides a cycle−to−cycle current limit allowing the system to handle transient overcurrent events. In addition, the NCP5424A provides Soft Start, undervoltage lockout, and built−in adaptive FET nonoverlap time to prevent shoot through. GATE(H)2 GATE(L)2 VCC ROSC IS+2 VFB+2 VFB−2 COMP2 Features • • • • • • • Cycle−to−Cycle Current Limit Programmable Soft Start 100% Duty Cycle for Enhanced Transient Response 150 kHz to 600 kHz Programmable Frequency Operation Switching Frequency Set by Single Resistor Out−Of−Phase Synchronization Between the Channels Reduces the Input Filter Requirement Undervoltage Lockout Applications • • • • Video Graphics Card DDR Memory High Current (Two−Phase) Power Supplies Dual Output DC−DC Converters Semiconductor Components Industries, LLC, 2003 August, 2003 − Rev. 0 1 A WL Y WW = Assembly Location = Wafer Lot = Year = Work Week ORDERING INFORMATION Device Package Shipping NCP5424AD SO−16 48 Units/Rail NCP5424ADR2 SO−16 2500 Tape & Reel Publication Order Number: NCP5424A/D NCP5424A 12 V 3.3 V + C17 5.0 V + C18 220 µF + + C2 220 µF 220 µF C1 220 µF C6 C11 0.1 µF 1.0 µF R1 R2 xk xk U1 Q3 L2 + C3/4/5 1.3 µH/15 A BST GATE(H)1 GATE(H)2 1.3 µH/15 A GATE(L)1 GATE(L)2 IS+1 IS+2 NCP5424A R3 IS− x k ± 1% VFB+2 COMP1 5 k ± 1% C14 0.1 µF 4k COMP2 C8 .22 µF VFB1 VFB−2 GND R4 x k ± 1% Q2 MTD90N02 R17 MTD90N02 R5 L1 MTD60N03 Q4 680 µF/ 4V Q1 MTD60N03 VCC R6 10 k ± 1% C13 0.01 µF ROSC R12 30.9 k 1.5 V @ 20 A Figure 1. Two−Phase Buck Regulator Application, with Input Current Sharing http://onsemi.com 2 + C19/20/21 680 µF/ 4V NCP5424A MAXIMUM RATINGS* Rating Value Unit 150 °C −65 to +150 °C 2.0 kV 28 115 °C/W °C/W 230 peak °C Operating Junction Temperature, TJ Storage Temperature Range, TS ESD Susceptibility (Human Body Model) Package Thermal Resistance, SO−16: Junction−to−Case, RθJC Junction−to−Ambient, RθJA Lead Temperature Soldering: Reflow: (SMD styles only) (Note 1) 1. 60 second maximum above 183°C. *The maximum package power dissipation must be observed. MAXIMUM RATINGS Pin Symbol Pin Name VMAX VMIN ISOURCE ISINK VCC IC Power Input 16 V −0.3 V N/A 1.5 A peak 200 mA DC COMP1, COMP2 Compensation Capacitor for Channel 1 or 2 4.0 V −0.3 V 1.0 mA 3.5 mA VFB1, VFB+2, VFB−2 Voltage Feedback Input for Channel 1 or 2 5.0 V −0.3 V 1.0 mA 1.0 mA BST Power Input for GATE(H)1, 2 20 V −0.3 V N/A 1.5 A peak 200 mA DC ROSC Oscillator Resistor 4.0 V −0.3 V 1.0 mA 1.0 mA GATE(H)1, GATE(H)2 High−Side FET Driver for Channel 1 or 2 20 V −0.3 V 1.5 A peak 200 mA DC 1.5 A peak 200 mA DC GATE(L)1, GATE(L)2 Low−Side FET Driver for Channel 1 or 2 16 V −0.3 V 1.5 A peak 200 mA DC 1.5 A peak 200 mA DC GND Ground 0V 0V 1.5 A peak 200 mA DC N/A IS+1, IS+2 Positive Current Sense for Channel 1 or 2 6.0 V −0.3 V 1.0 mA 1.0 mA IS− Negative Current Sense for Channels 1 and 2 6.0 V −0.3 V 1.0 mA 1.0 mA http://onsemi.com 3 NCP5424A ELECTRICAL CHARACTERISTICS (0°C < TA < 70°C; 0°C < TJ < 125°C; ROSC = 30.9 k, CCOMP1,2 = 0.1 µF, 10.8 V < VCC < 13.2 V; 10.8 V < BST < 20 V, CGATE(H)1,2 = CGATE(L)1,2 = 1.0 nF, VFB+2 = 1.0 V; unless otherwise specified.) Characteristic Test Conditions Min Typ Max Unit Error Amplifier VFB Bias Current VFBX = 0 V − 0.5 1.6 µA VFB1(2) Input Range Note 2 0 − 1.1 V COMP1,2 Source Current COMP1,2 = 1.2 V to 2.5 V; VFB1(−2) = 0.8 V 15 30 60 µA COMP1,2 Sink Current COMP1,2 = 1.2 V; VFB1(−2) = 1.2 V 15 30 60 µA Reference Voltage 1(2) COMP1 = VFB1; COMP2 = VFB−2 0.980 1.000 1.020 V COMP1,2 Max Voltage VFB1(−2) = 0.8 V 3.0 3.3 − V COMP1,2 Min Voltage VFB1(−2) = 1.2 V − 0.25 0.35 V Open Loop Gain − − 95 − dB Unity Gain Band Width − − 40 − kHz PSRR @ 1.0 kHz − − 70 − dB Transconductance − − 32 − mmho Output Impedance − − 2.5 − MΩ Input Offset, Error Amp. 2 − −3.0 0 3.0 mV 1.75 2.0 − V Error Amp. 2 Common Mode Range Note 2 GATE(H) and GATE(L) High Voltage (AC) Measure: VCC − GATE(L)1,2; BST − GATE(H)1,2; Note 2 − 0 0.5 V Low Voltage (AC) Measure:GATE(L)1,2 or GATE(H)1,2; Note 2 − 0 0.5 V Rise Time 1.0 V < GATE(L)1,2 < VCC − 1.0 V 1.0 V < GATE(H)1,2 < BST − 1.0 V, BST ≤ 14 V − 20 50 ns Fall Time VCC − 1.0 > GATE(L)1,2 > 1.0 V BST − 1.0 > GATE(H)1,2 > 1.0 V, BST ≤ 14 V − 15 50 ns GATE(H) to GATE(L) Delay GATE(H)1,2 < 2.0 V, GATE(L)1,2 > 2.0 V BST ≤ 14 V 20 40 70 ns GATE(L) to GATE(H) Delay GATE(L)1,2 < 2.0 V, GATE(H)1,2 > 2.0 V; BST ≤ 14 V 20 40 70 ns GATE(H)1(2) and GATE(L)1(2) pull−down. Resistance to GND Note 2 50 125 280 kΩ 0.30 0.40 0.50 V PWM Comparator PWM Comparator Offset VFB1(−2) = 0 V; Increase COMP1,2 until GATE(H)1,2 starts switching Artificial Ramp Duty cycle = 50%, Note 2 60 105 150 mV Minimum Pulse Width Note 2 − − 300 ns 2. Guaranteed by design, not 100% tested in production. http://onsemi.com 4 NCP5424A ELECTRICAL CHARACTERISTICS (continued) (0°C < TA < 70°C; 0°C < TJ < 125°C; ROSC = 30.9 k, CCOMP1,2 = 0.1 µF, 10.8 V < VCC < 13.2 V; 10.8 V < BST < 20 V, CGATE(H)1,2 = CGATE(L)1,2 = 1.0 nF, VFB+2 = 1.0 V; unless otherwise specified.) Characteristic Test Conditions Min Typ Max Unit Oscillator Switching Frequency ROSC = 61.9 k; Measure GATE(H)1; Note 3 112 150 188 kHz Switching Frequency ROSC = 30.9 k; Measure GATE(H)1 250 300 350 kHz Switching Frequency ROSC = 15.1 k; Measure GATE(H)1; Note 3 450 600 750 kHz ROSC Voltage ROSC = 30.9 k, Note 3 0.970 1.000 1.030 V − 180 − ° Phase Difference − Supply Currents VCC Current COMP1,2 = 0 V (No Switching) − 13 17 mA BST Current COMP1,2 = 0 V (No Switching) − 3.5 6.0 mA Undervoltage Lockout Start Threshold GATE(H) Switching; COMP1,2 charging 7.8 8.6 9.4 V Stop Threshold GATE(H) not switching; COMP1,2 discharging 7.0 7.8 8.6 V Hysteresis Start−Stop 0.5 0.8 1.5 V OVC Comparator Offset Voltage 0 V < IS+ 1, 2 < 5.5 V, 0 V < IS− < 5.5 V 55 70 85 mV IS+ 1, 2 Bias Current 0 V < IS+ 1, 2 < 5.5 V −1.0 0.1 1.0 µA 0 − 5.5 V 0.3 1.2 3.5 mA 0.20 0.25 0.30 V Cycle−to−Cycle Current Limit OVC Common Mode Range OVC Latch COMP2 Discharge Current − COMP = 1.0 V Discharge Threshold − IS− Bias Current 0 V < IS− < 5.5 V −2.0 0.2 2.0 µA OVC Latch COMP1 Discharge Current COMP1 = 1.0 V 2.0 5.0 8.0 µA 3. Guaranteed by design, not 100% tested in production. http://onsemi.com 5 NCP5424A PACKAGE PIN DESCRIPTION PIN # SYMBOL FUNCTION 1 GATE(H)1 High Side Switch FET driver pin for channel 1. 2 GATE(L)1 Low Side Synchronous FET driver pin for channel 1. 3 GND Ground pin for all circuitry contained in the IC. This pin is internally bonded to the substrate of the IC. 4 BST Power input for GATE(H)1 and GATE(H)2 pins. 5 IS+1 Positive input for channel 1 overcurrent comparator. 6 IS− Negative input for channels 1 and 2 overcurrent comparator. 7 VFB1 8 COMP1 Channel 1 Error Amp output. PWM Comparator reference input. A capacitor to LGND provides Error Amp compensation. The same capacitor provides Soft Start timing for channel 1. This pin also disables the channel 1 output when pulled below 0.3 V. 9 COMP2 Channel 2 Error Amp output. PWM Comparator reference input. A capacitor to LGND provides Error Amp compensation and Soft Start timing for channel 2. Channel 2 output is disabled when this pin is pulled below 0.3 V. 10 VFB−2 Error amplifier inverting input for channel 2. 11 VFB+2 Error amplifier noninverting input for channel 2. 12 IS+2 Positive input for channel 2 overcurrent comparator. 13 ROSC Oscillator frequency pin. A resistor from this pin to ground sets the oscillator frequency. 14 VCC 15 GATE(L)2 Low Side Synchronous FET driver pin for channel 2. 16 GATE(H)2 High Side Switch FET driver pin for channel 2. Error amplifier inverting input for channel 1. Input Power supply pin. http://onsemi.com 6 NCP5424A ROSC VCC BIAS + IS+1 − CLK1 BST OSC − CLK2 S Reset Dominant 70 mV PWM Comparator 1 + IS+2 − + 70 mV Q FAULT S − + − Set Dominant + − 0.25 V R GATE(L)1 BST − + S VCC GATE(L)2 R RAMP2 E/A OFF − + VFB1 GATE(H)2 Reset Dominant PWM Comparator 2 1.0 V VCC RAMP1 0.40 V R 5 A GATE(H)1 + − + − RAMP2 RAMP1 BST + + IS− − + VCC 8.6 V − 7.8 V CURRENT SOURCE GEN E/A OFF 0.40 V 1.2 mA − E/A1 + COMP1 VFB−2 VFB+2 Figure 2. Block Diagram http://onsemi.com 7 FAULT E/A2 COMP2 GND NCP5424A APPLICATIONS INFORMATION THEORY OF OPERATION time to the output load step is not related to the crossover frequency of the error signal loop. The error signal loop can have a low crossover frequency, since the transient response is handled by the ramp signal loop. The main purpose of this ‘slow’ feedback loop is to provide DC accuracy. Noise immunity is significantly improved, since the error amplifier bandwidth can be rolled off at a low frequency. Enhanced noise immunity improves remote sensing of the output voltage, since the noise associated with long feedback traces can be effectively filtered. Line and load regulation is drastically improved because there are two independent control loops. A voltage mode controller relies on the change in the error signal to compensate for a deviation in either line or load voltage. This change in the error signal causes the output voltage to change corresponding to the gain of the error amplifier, which is normally specified as line and load regulation. A current mode controller maintains a fixed error signal during line transients, since the slope of the ramp signal changes in this case. However, regulation of load transients still requires a change in the error signal. The V2 method of control maintains a fixed error signal for both line and load variation, since the ramp signal is affected by both line and load. The stringent load transient requirements of modern microprocessors require the output capacitors to have very low ESR. The resulting shallow slope in the output ripple can lead to pulse width jitter and variation caused by both random and synchronous noise. A ramp waveform generated in the oscillator is added to the ramp signal from the output voltage to provide the proper voltage ramp at the beginning of each switching cycle. This slope compensation increases the noise immunity particularly at higher duty cycle (above 50%). The NCP5424A is a dual output or single two−phase power supply controller that utilizes the V2 control method. Two synchronous V2 buck regulators can be built using a single controller or a single output converter that draws programmable amounts of current from two input voltages. The fixed−frequency architecture, driven from a common oscillator, ensures a 180° phase differential between channels. V2 Control Method The V2 method of control uses a ramp signal that is generated by the ESR of the output capacitors. This ramp is proportional to the AC current through the main inductor and is offset by the DC output voltage. This control scheme inherently compensates for variation in either line or load conditions, since the ramp signal is generated from the output voltage itself. The V2 method differs from traditional techniques such as voltage mode control, which generates an artificial ramp, and current mode control, which generates a ramp using the inductor current. − GATE(H) PWM + GATE(L) RAMP Slope Compensation Output Voltage Error Amplifier VFB − COMP Error Signal + Reference Voltage Start Up The NCP5424A features a programmable Soft Start function, which is implemented through the Error Amplifier and the external Compensation Capacitor. This feature prevents stress to the power components and overshoot of the output voltage during start−up. As power is applied to the regulator, the NCP5424A Undervoltage Lockout circuit (UVL) monitors the IC’s supply voltage (VCC). The UVL circuit resets an internal fault latch when the input voltage exceeds 8.6 volts. This fault latch disables the error amplifiers until it is reset. Once the amplifiers are enabled, they start charging the compensation capacitors with a 30 uA constant current that causes a linear voltage ramp. The output of the error amplifier is connected internally to the negative input of the PWM comparator. The comparator’s positive input is connected back to the feedback voltage pin through a 0.45−volt offset. With the feedback voltage starting at zero, the offset voltage forces the comparator high, which prevents resetting the RS latches that control the output drivers. Once the compensation capacitor voltage reaches 0.45 volts, the PWM comparator will switch and Figure 3. V2 Control with Slope Compensation The V2 control method is illustrated in Figure 3. The output voltage generates both the error signal and the ramp signal. Since the ramp signal is simply the output voltage, it is affected by any change in the output, regardless of the origin of that change. The ramp signal also contains the DC portion of the output voltage, allowing the control circuit to drive the main switch to 0% or 100% duty cycle as required. A variation in line voltage changes the current ramp in the inductor, which causes the V2 control scheme to compensate the duty cycle. Since any variation in inductor current modifies the ramp signal, as in current mode control, the V2 control scheme offers the same advantages in line transient response. A variation in load current will affect the output voltage, modifying the ramp signal. A load step immediately changes the state of the comparator output, which controls the main switch. The comparator response time and the transition speed of the main switch determine the load transient response. Unlike traditional control methods, the reaction http://onsemi.com 8 NCP5424A buildup of negative currents that arise during a long start interval where the bottom FET of controller 2 is on. For applications where there are two outputs, this problem can not occur. allow a short PWM pulse. This pulse will gradually increase in width as the voltage ramp on the Compensation Capacitor continues to rise. This process will continue until the output voltage reaches the designed value set by the feed back resistors and the parts 1.0−volt reference voltage. Thus the user can determine both soft start and power sequence functions by selecting the compensation capacitors and simply knowing that the amplifiers charge these capacitors with 30 uA and that the threshold for starting PWM pulses is 0.45 volts. VIN (VIN − 1.15) k 0.958 COMP2 Comp Cap VIN 8.6 V 1.2 k VCOMP 0.45 V Figure 5. Preventing Reverse Current VFB Gate Charge Effect on Switching Times When using the onboard gate drivers, the gate charge has an important effect on the switching times of the FETs. A finite amount of time is required to charge the effective capacitor seen at the gate of the FET. Therefore, the rise and fall times rise linearly with increased capacitive loading, according to the following graphs. GATE(H)1 GATE(H)2 UVLO STARTUP tS NORMAL OPERATION Figure 4. Idealized Waveforms Average Fall Time Normal Operation Average Rise Time 90 During normal operation, the duty cycle of the gate drivers remains approximately constant as the V2 control loop maintains the regulated output voltage under steady state conditions. Variations in supply line or output load conditions will result in changes in duty cycle to maintain regulation. Fall/Rise Time (ns) 80 Zero Current Start Up in Single Output Shared Input Current Applications 70 60 50 40 30 20 10 One problem that occurs with dual controllers when connected as a single output is that reverse currents can occur during zero load conditions. As the two controllers start up and start delivering current, if there is no load a reverse current will develop in the inductor of controller 2 that is equal and opposite the current in the controller 1 inductor. When the controller 2 starts to deliver power this reverse current will flow backwards through the top FET back into the supply. In the extreme this can cause the supply to over voltage and/or shut down. Fortunately, there are several ways to deal with this problem. One is to simply insure the part has a minimum load. Another is illustrated in Figure 5, where a diode and voltage divider biases the controller 2 Compensation Capacitor above the 0.45 V soft start threshold, such that the controller starts switching without a soft start delay. The effect of this is to eliminate the 0 0 1 2 3 4 5 6 7 8 Load (nF) Figure 6. Average Rise and Fall Times Transient Response The 150 ns reaction time of the control loop provides fast transient response to any variations in input voltage and output current. Pulse−by−pulse adjustment of duty cycle is provided to quickly ramp the inductor current to the required level. Since the inductor current cannot be changed instantaneously, regulation is maintained by the output capacitors during the time required to slew the inductor current. For better transient response, several high frequency and bulk output capacitors are usually used. http://onsemi.com 9 NCP5424A Out−of−Phase Synchronization Current limiting In out−of−phase synchronization, the turn−on of the second channel is delayed by half the switching cycle. This delay is supervised by the oscillator, which supplies a clock signal to the second channel which is 180° out of phase with the clock signal of the first channel. The advantages of out−of−phase synchronization are many. Since the input current pulses are interleaved with one another, the overlap time is reduced. The effect of this overlap reduction is to reduce the input filter requirement, allowing the use of smaller components. In addition, since peak current occurs during a shorter time period, emitted EMI is also reduced, thereby reducing shielding requirements. The NCP5424A has two current limit amplifiers with internal 70 mV offsets. These differential amplifiers have a common mode range from zero to 5.5 volts, and low input bias currents. Both amplifiers share a common negative input, which restricts dual current limiting to single output mode applications. In dual output mode applications, independent current limits are not supported. The preferred method of current sensing is inductor sensing (see following section). However, alternate means of current sensing, such as Rds(on), or sense resistors, are also supported. Once a voltage greater that 70 mV is applied to the current limiting amplifier; it will produce an output that resets the output RS flip flop. This event terminates the PWM pulse for that cycle, limiting the energy delivered to the load on a cycle−by−cycle basis. An advantage of this current limiting scheme is that the chip will resume normal operation within one cycle after the overcurrent condition clears. A second benefit of PWM pulse width limiting occurs in input power sharing applications, where one channel of the controller can be current limited while the other channel supplies the remaining current in excess of that level. It is important to realize that in current limit the feedback path to the error amplifier is effectively opened. The error amplifier output will start to drift high in response to the condition of output voltage low with respect to its reference. When the part comes out of current limit, the error amplifier output voltage will be at the wrong quiescent voltage, and will immediately start to recover. If the response of the output filter is faster than the response of the error amplifier, an undesirable positive overshoot can occur in the output. This phenomenon is not unique to the NCP5424A, but is more pronounced because the response of the error amplifier with a large compensation capacitor is intentionally slow. This effect can be mitigated by the addition of a voltage divider and diode clamp connected to limit Comp pin voltage excursions. The nominal voltage at the Comp pin is the sum of the reference voltage, the 0.45 Volt offset, and the ramp voltage. Clamping the Comp voltage 0.2 volts above the sum of these voltages keeps the recovery of the Error amplifier response fast enough to eliminate output overshoot. An additional 8K resistor connected between the channel 1 and channel 2 Comp pins will prevent overshoot of the Channel one output during recovery from a Channel 1 overload. Overvoltage Protection Overvoltage Protection (OVP) is provided as a result of the normal operation of the V2 control method and requires no additional external components. The control loop responds to an overvoltage condition within 150 ns, turning off the upper MOSFET and disconnecting the regulator from its input voltage. This results in a crowbar action to clamp the output voltage preventing damage to the load. The regulator remains in this state until the overvoltage condition ceases. Input Current Sharing In contemporary high−end applications, part of a system may require more power than is available from one supply. The NCP5424A dual controller can address this requirement in two ways. In many cases, it is sufficient to be able to set the input power sharing as a ratio so that one source always supplies a certain percentage of the total. This is achieved by having the Error Amplifier inputs from Slave side, Controller Two, brought to external pins so its’ reference is available. Current information from the Master, Controller One, provides a reference for the Slave. Current information from the Slave is fed back to the error amplifier’s inverting input. The Slave will try to adjust its current to match the current information fed to its reference input from the Master. If this information is 1/2 the voltage developed across the Master’s output inductor, the Slave will run at half current and supply a percentage, nominally 33% in this case, of the total current. In other applications however, the user may not only wish to draw a percentage of power from one source, but also may need to limit the power drawn from that source. The Slave has a Cycle−By−Cycle current limit. In this case, the Slave can be programmed to budget the maximum input power. For example, a designer may wish to draw equal amounts of power from two 5−volt sources, but only 2 amps are available from one of the supplies. In this case, the dual controller will draw equally from the two sources up to a total of 4 amps. At this point, the Slave controller goes into current limit and draws no more than its preset budget. The Master continues to supply the remaining output current up to the maximum that the application requires. Output Enable On/Off control of the regulator outputs can be implemented by pulling the COMP pins low. The COMP pins must be driven below the 0.40 V PWM comparator offset voltage in order to disable the switching of the GATE drivers. http://onsemi.com 10 NCP5424A DESIGN GUIDELINES VL = output inductor voltage drop due to inductor wire DC resistance; VIN = buck regulator input voltage; VLFET = low side FET voltage drop due to RDS(ON). Definition of the design specifications The output voltage tolerance can be affected by any or all of the following: 1. buck regulator output voltage setpoint accuracy; 2. output voltage change due to discharging or charging of the bulk decoupling capacitors during a load current transient; 3. output voltage change due to the ESR and ESL of the bulk and high frequency decoupling capacitors, circuit traces, and vias; 4. output voltage ripple and noise. Budgeting the tolerance is left to the designer who must consider all of the above effects and provide an output voltage that will meet the specified tolerance at the load. The designer must also ensure that the regulator component temperatures are kept within the manufacturer’s specified ratings at full load and maximum ambient temperature. Selecting the Switching Frequency Selecting the switching frequency is a trade−off between component size and power losses. Operation at higher switching frequencies allows the use of smaller inductor and capacitor values. Nevertheless, it is common to select lower frequency operation because a higher frequency results in lower efficiency due to MOSFET gate charge losses. Additionally, the use of smaller inductors at higher frequencies results in higher ripple current, higher output voltage ripple, and lower efficiency at light load currents. The value of the oscillator resistor is designed to be linearly related to the switching period. If the designer prefers not to use Figure 8 to select the necessary resistor, the following equation quite accurately predicts the proper resistance for room temperature conditions. ROSC Selecting Feedback Divider Resistors where: ROSC = oscillator resistor in kΩ; fSW = switching frequency in kHz. VOUT R1 800 VFB 700 Frequency (kHz) R2 Figure 7. Selecting Feedback Divider Resistors The feedback pins (VFB1(2)) are connected to external resistor dividers to set the output voltages. The error amplifier is referenced to 1.0 V and the output voltage is determined by selecting resistor divider values. Resistor R1 is selected based on a design trade−off between efficiency and output voltage accuracy. The output voltage error can be estimated due to the bias current of the error amplifier neglecting resistor tolerance: 600 500 400 300 200 100 10 20 30 40 50 60 ROSC (k) Figure 8. Switching Frequency 6 R1 Error% 1 10 100% 1 Selection of the Output Inductor The inductor should be selected based on its inductance, current capability, and DC resistance. Increasing the inductor value will decrease output voltage ripple, but degrade transient response. There are many factors to consider in selecting the inductor including cost, efficiency, EMI and ease of manufacture. The inductor must be able to handle the peak current at the switching frequency without saturating, and the copper resistance in the winding should be kept as low as possible to minimize resistive power loss. There are a variety of materials and types of magnetic cores that could be used for this application. Among them are ferrites, molypermalloy cores (MPP), amorphous and powdered iron cores. Powdered iron cores are very R2 can be sized after R1 has been determined: VOUT 1 1 R2 R1 Calculating Duty Cycle The duty cycle of a buck converter (including parasitic losses) is given by the formula: Duty Cycle D 21700 fSW 2.31fSW VOUT (VHFET VL) VIN VLFET VHFET VL where: VOUT = buck regulator output voltage; VHFET = high side FET voltage drop due to RDS(ON); http://onsemi.com 11 NCP5424A I IL(VALLEY) IOUT L 2 commonly used. Powdered iron cores are very suitable due to its high saturation flux density and have low loss at high frequencies, a distributed gap and exhibit very low EMI. The minimum value of inductance which prevents inductor saturation or exceeding the rated FET current can be calculated as follows: where: IL(VALLEY) = inductor valley current. Selection of the Output Capacitors These components must be selected and placed carefully to yield optimal results. Capacitors should be chosen to provide acceptable ripple on the regulator output voltage. Key specifications for output capacitors are their ESR (Equivalent Series Resistance), and ESL (Equivalent Series Inductance). For best transient response, a combination of low value/high frequency and bulk capacitors placed close to the load will be required. In order to determine the number of output capacitors the maximum voltage transient allowed during load transitions has to be specified. The output capacitors must hold the output voltage within these limits since the inductor current can not change with the required slew rate. The output capacitors must therefore have a very low ESL and ESR. The voltage change during the load current transient is: (VIN(MIN) VOUT)VOUT LMIN fSW VIN(MIN) ISW(MAX) where: LMIN = minimum inductance value; VIN(MIN) = minimum design input voltage; VOUT = output voltage; fSW = switching frequency; ISW(MAX) − maximum design switch current. The inductor ripple current can then be determined: V (1 D) IL OUT L fSW where: ∆IL = inductor ripple current; VOUT = output voltage; L = inductor value; D = duty cycle. fSW = switching frequency The designer can now verify if the number of output capacitors will provide an acceptable output voltage ripple (1.0% of output voltage is common). The formula below is used: where: ∆IOUT / ∆t = load current slew rate; ∆IOUT = load transient; ∆t = load transient duration time; ESL = Maximum allowable ESL including capacitors, circuit traces, and vias; ESR = Maximum allowable ESR including capacitors and circuit traces; tTR = output voltage transient response time. The designer has to independently assign values for the change in output voltage due to ESR, ESL, and output capacitor discharging or charging. Empirical data indicates that most of the output voltage change (droop or spike depending on the load current transition) results from the total output capacitor ESR. The maximum allowable ESR can then be determined according to the formula: VOUT IL ESRMAX Rearranging we have: ESRMAX t VOUT IOUT ESL ESR TR t COUT VOUT IL where: ESRMAX = maximum allowable ESR; ∆VOUT = 1.0% × VOUT = maximum allowable output voltage ripple ( budgeted by the designer ); ∆IL = inductor ripple current; VOUT = output voltage. The number of output capacitors is determined by: ESRMAX ESRCAP Number of capacitors ESRMAX VESR IOUT where: ∆VESR = change in output voltage due to ESR (assigned by the designer) Once the maximum allowable ESR is determined, the number of output capacitors can be found by using the formula: where: ESRCAP = maximum ESR per capacitor (specified in manufacturer’s data sheet). The designer must also verify that the inductor value yields reasonable inductor peak and valley currents (the inductor current is a triangular waveform): Number of capacitors I IL(PEAK) IOUT L 2 ESRCAP ESRMAX where: ESRCAP = maximum ESR per capacitor (specified in manufacturer’s data sheet). ESRMAX = maximum allowable ESR. where: IL(PEAK) = inductor peak current; IOUT = load current; ∆IL = inductor ripple current. http://onsemi.com 12 NCP5424A SELECTION OF THE POWER FET The actual output voltage deviation due to ESR can then be verified and compared to the value assigned by the designer: FET Basics The use of a MOSFET as a power switch is compelled by two reasons: 1) high input impedance; and 2) fast switching times. The electrical characteristics of a MOSFET are considered to be nearly those of a perfect switch. Control and drive circuitry power is therefore reduced. Because the input impedance is so high, it is voltage driven. The input of the MOSFET acts as if it were a small capacitor, which the driving circuit must charge at turn on. The lower the drive impedance, the higher the rate of rise of VGS, and the faster the turn−on time. Power dissipation in the switching MOSFET consists of 1) conduction losses, 2) leakage losses, 3) turn−on switching losses, 4) turn−off switching losses, and 5) gate−transitions losses. The latter three losses are proportional to frequency. The most important aspect of FET performance is the Static Drain−To−Source On−Resistance (RDS(ON)), which affects regulator efficiency and FET thermal management requirements. The On−Resistance determines the amount of current a FET can handle without excessive power dissipation that may cause overheating and potentially catastrophic failure. As the drain current rises, especially above the continuous rating, the On−Resistance also increases. Its positive temperature coefficient is between +0.6%/°C and +0.85%/°C. The higher the On−Resistance the larger the conduction loss is. Additionally, the FET gate charge should be low in order to minimize switching losses and reduce power dissipation. Both logic level and standard FETs can be used. Voltage applied to the FET gates depends on the application circuit used. Both upper and lower gate driver outputs are specified to drive to within 1.5 V of ground when in the low state and to within 2.0 V of their respective bias supplies when in the high state. In practice, the FET gates will be driven rail−to−rail due to overshoot caused by the capacitive load they present to the controller IC. VESR IOUT ESRMAX Similarly, the maximum allowable ESL is calculated from the following formula: ESLMAX VESL t I Selection of the Input Inductor A common requirement is that the buck controller must not disturb the input voltage. One method of achieving this is by using an input inductor and a bypass capacitor. The input inductor isolates the supply from the noise generated in the switching portion of the buck regulator and also limits the inrush current into the input capacitors upon power up. The inductor’s limiting effect on the input current slew rate becomes increasingly beneficial during load transients. The worst case is when the load changes from no load to full load (load step), a condition under which the highest voltage change across the input capacitors is also seen by the input inductor. The inductor successfully blocks the ripple current while placing the transient current requirements on the input bypass capacitor bank, which has to initially support the sudden load change. The minimum inductance value for the input inductor is therefore: V LIN (dIdt)MAX where: LIN = input inductor value; ∆V = voltage seen by the input inductor during a full load swing; (dI/dt)MAX = maximum allowable input current slew rate. The designer must select the LC filter pole frequency so that at least 40 dB attenuation is obtained at the regulator switching frequency. The LC filter is a double−pole network with a slope of −2.0, a roll−off rate of −40 dB/dec, and a corner frequency: fC Selection of the Switching (Upper) FET The designer must ensure that the total power dissipation in the FET switch does not cause the power component’s junction temperature to exceed 150°C. The maximum RMS current through the switch can be determined by the following formula: 1 2 LC where: L = input inductor; C = input capacitor(s). IRMS(H) IL(PEAK)2 (IL(PEAK) IL(VALLEY)) IL(VALLEY)2 D 3 where: IRMS(H) = maximum switching MOSFET RMS current; IL(PEAK) = inductor peak current; IL(VALLEY) = inductor valley current; D = duty cycle. http://onsemi.com 13 NCP5424A on into near zero voltage conditions. The MOSFET body diode will conduct during the non−overlap time and the resulting power dissipation (neglecting reverse recovery losses) can be calculated as follows: Once the RMS current through the switch is known, the switching MOSFET conduction losses can be calculated: PRMS(H) IRMS(H)2 RDS(ON) where: PRMS(H) = switching MOSFET conduction losses; IRMS(H) = maximum switching MOSFET RMS current; RDS(ON) = FET drain−to−source on−resistance The upper MOSFET switching losses are caused during MOSFET switch−on and switch−off and can be determined by using the following formula: PSWL VSD ILOAD non−overlap time fSW where: PSWL = lower FET switching losses; VSD = lower FET source−to−drain voltage; ILOAD = load current; Non−overlap time = GATE(L)−to−GATE(H) or GATE(H)−to−GATE(L) delay (from NCP5424A data sheet Electrical Characteristics section); fSW = switching frequency. The total power dissipation in the synchronous (lower) MOSFET can then be calculated as: PSWH PSWH(ON) PSWH(OFF) V IOUT (tRISE tFALL) IN 6T where: PSWH(ON) = upper MOSFET switch−on losses; PSWH(OFF) = upper MOSFET switch−off losses; VIN = input voltage; IOUT = load current; tRISE = MOSFET rise time (from FET manufacturer’s switching characteristics performance curve); tFALL = MOSFET fall time (from FET manufacturer’s switching characteristics performance curve); T = 1/fSW = period. The total power dissipation in the switching MOSFET can then be calculated as: PLFET(TOTAL) PRMS(L) PSWL where: PLFET(TOTAL) = Synchronous (lower) FET total losses; PRMS(L) = Switch Conduction Losses; PSWL = Switching losses. Once the total power dissipation in the synchronous FET is known the maximum FET switch junction temperature can be calculated: TJ TA [PLFET(TOTAL) RJA] where: TJ = MOSFET junction temperature; TA = ambient temperature; PLFET(TOTAL) = total synchronous (lower) FET losses; RΘJA = lower FET junction−to−ambient thermal resistance. PHFET(TOTAL) PRMS(H) PSWH(ON) PSWH(OFF) where: PHFET(TOTAL) = total switching (upper) MOSFET losses; PRMS(H) = upper MOSFET switch conduction Losses; PSWH(ON) = upper MOSFET switch−on losses; PSWH(OFF) = upper MOSFET switch−off losses; Once the total power dissipation in the switching FET is known, the maximum FET switch junction temperature can be calculated: Control IC Power Dissipation The power dissipation of the IC varies with the MOSFETs used, VCC, and the NCP5424A operating frequency. The average MOSFET gate charge current typically dominates the control IC power dissipation. The IC power dissipation is determined by the formula: TJ TA [PHFET(TOTAL) RJA] PCONTROL(IC) ICC1VCC1 IBSTVBST PGATE(H)1 where: TJ = FET junction temperature; TA = ambient temperature; PHFET(TOTAL) = total switching (upper) FET losses; RΘJA = upper FET junction−to−ambient thermal resistance. PGATE(L)1 PGATE(H)2 PGATE(L)2 where: PCONTROL(IC) = control IC power dissipation; ICC1 = IC quiescent supply current; VCC1 = IC supply voltage; PGATE(H) = upper MOSFET gate driver (IC) losses; PGATE(L) = lower MOSFET gate driver (IC) losses. The upper (switching) MOSFET gate driver (IC) losses are: Selection of the Synchronous (Lower) FET The switch conduction losses for the lower FET can be calculated as follows: PRMS(L) IRMS2 RDS(ON) [IOUT (1 D)]2 RDS(ON) PGATE(H) QGATE(H) fSW VBST where: PRMS(L) = lower MOSFET conduction losses; IOUT = load current; D = Duty Cycle; RDS(ON) = lower FET drain−to−source on−resistance. The synchronous MOSFET has no switching losses, except for losses in the internal body diode, because it turns where: PGATE(H) = upper MOSFET gate driver (IC) losses; QGATE(H) = total upper MOSFET gate charge at VCC; fSW = switching frequency; http://onsemi.com 14 NCP5424A The lower (synchronous) MOSFET gate driver (IC) losses are: To ensure greater accuracy, the equivalent parallel resistance of R1 and R2 should be greater or equal to the value R17, the resistance value calculated for the inverting signal. PGATE(L) QGATE(L) fSW VCC R17 R1 · R2 R1 R2 where: PGATE(L) = lower MOSFET gate driver (IC) losses; QGATE(L) = total lower MOSFET gate charge at VCC; fSW = switching frequency; The junction temperature of the control IC is primarily a function of the PCB layout, since most of the heat is removed through the traces connected to the pins of the IC. R17 = The inverting signal filter resistance. Current Sharing Errors The three main errors in current sharing arise from board layout imbalances, inductor mismatch, and input offsets in the error amplifiers. The first two sources of error can be controlled through careful component selection and good layout practice. With a 4.0 m inductor, for example, one mV of input offset error will represent .25 A of error. One way to diminish this effect is to use higher resistance inductors but the penalty is higher power losses in the inductors. Fortunately, the input offset of the NCP5424A is low so that this error term is reduced. Selection of the Current Sharing Ratio When the two controllers are connected together as a single output two−phase Buck Converter, the two controllers are in a Master−Slave configuration. The Slave controller on the right side of Figure 1 tries to follow information provided by the Master controller, on the left. The circuit uses inductor current sensing, in which the parasitic resistance (LSR) of the controller’s output chokes are used as a current sensing element. On the Slave side (Controller Two), both Error Amplifier inputs are brought to external pins so the reference is available. The RC network in parallel with the output inductor on the Master side (Controller One) generates the reference for the Slave. Current information from the Slave is fed back to the error amplifier’s inverting input. In this configuration, the Slave tries to adjust its current to match the current information fed to its reference input from the Master Controller. In Figure 1, R1, R2 and C6 are used to generate the Slave’s reference. R17 and C14 generate the Slave’s inverting input signal. If 50−50 current sharing is needed, then only R2 and C6 are required to generate the reference signal. The values for both sides should be calculated with the following equation. R Current Sharing Compensation Capacitor Selection The NCP5424A is designed for single and dual output applications. Therefore the IC needs two separate compensation capacitors for the dual output designs, which is not desirable for a single output design. With two compensation capacitors, a race condition between the master and slave controllers is created. During start−up the Master’s Error Amplifier starts charging Comp1. When Comp1 reaches 0.40 V, both controllers begin to regulate the output. The Slave Controller voltage reference is generated externally by the Master’s output, while the Master has an internal 1.0 V reference. Since Comp2 does not start charging until Comp1 reaches 0.40 V, the Slave’s PWM inverting input is lower than its Vfb−2 input causing a reset of the Slave Controller output driver. Gate(L)2 turns on, sinking current from the output, while the Master’s output driver is set turning Gate(H)1 on and sourcing current to the output (since its PWM inverting input is higher than its Vfb1 input). This condition will continue until Comp2’s amplitude is equal to Comp1’s. During this condition, the output voltage is being shorted to ground through the bottom FET, on the slave side. In hiccup mode, if this shoot−through current is large enough to develop 70 mV across L1, the Controllers will remain in hiccup mode even after the external load or short is removed. To avoid this condition, the Comp2 ramp’s rise time is increased to minimize the shoot−through current. The value of the Comp2 capacitor is calculated by the following equations. L C6 · RL where: L = Inductor value, both Controllers should use the same inductor. RL = Internal resistance of L, from inductor data sheet. C6 = Select a value such that R < 15 k. With the RC time constant selected to equal the L/RL time constant, the voltage across the capacitor will be equal to the voltage drop across the internal resistance of the inductor. For proper sharing, the inductors on both sides should be the same. If a ratio other than 50−50 is needed, the R and C values of the inverting signal filter are calculated using the previous equation. Since the reference signal has to be divided down to the proper ratio, R1 is required. Using the same capacitance value, the following equation is used to calculate the proper values for the reference filter. R2 RX RL2 Rfet C8 0.45 · RL2 C13 1 (0.07 · 25%) · RX R1(1 Ratio) Ratio where: C8 = Comp1 capacitor value, 0.22 F is suggested. RL2 =Inductor parasitic resistance (LSR), see inductor’s data sheet. Rfet = RDS(on) of the Slave’s lower FET, see data sheet. where: R1 = Chosen Value, 10 k is recommended. Ratio %slave , input power ratio %master http://onsemi.com 15 NCP5424A A good rule of thumb is a 20 to 1 ratio between Comp1 and Comp2. If soft start rise time is not an issue, a 0.22 F capacitor on the Comp1 pin and a 0.01 F capacitor on the Comp2 pin in suggested. where: Vout = Output regulated voltage. Vos = Offset voltage, example above was 20 mV. R4 = Chosen value, 10 K is a good choice. If Vos is larger than 70 mV, then the current signal from the output chokes must be divided down. For example, if the inductor’s LSR is equal to 8.0 m and the current limit is 15 A, then the current signal is 120 mV, which is almost twice the comparator’s offset (70 mV). This signal can be divided down by adding a resistor (R1) in parallel with the capacitor (C6) in the inductor sensing network, see Figure 1. The divider R1 and R2 can be set to equal value to divide the current signal in half and equation (3) should be used to select the proper voltage divider. Notice that the divider R1 and R2, divides down the voltage applied to the capacitor CRC by a factor of 2. This divides the voltage across the output inductor’s LSR by a factor of two and results in twice the current limit. This scaling technique is another way the current limit may be set so that virtually any current limit may be obtained. To ensure accuracy, the equivalent parallel resistance of R1 and R2 should be greater or equal to the value RRC, the resistance value calculated from equation (2). Selecting Current Sharing Current Limit In a two−phase single output application, the Slave current limit lower than that of the Master, which limits the Slave’s input power when its limit is reached, while the output voltage remains in regulation. During Cycle−By−Cycle current limit, the Slave’s operating frequency will decrease in half, due to pulse skipping, resulting in phase overlap. This overlap will increase the output voltage ripple. Exceeding 70 mV between the IS+ and IS− pins trips the current limits. A divided down Vout signal is used to generate the IS− reference, and inductor sensing of the controllers output chokes provide the output current information to IS+X pin. The inductor sensing is achieved by placing a series RC in parallel with the output choke. With the RC time constant selected to equal the L/RL time constant, the voltage across the capacitor will be equal to the voltage drop across the internal resistance of the inductor. The resistance of the output choke (LSR) must be known to calculate the overcurrent trip point. The voltage drop across the inductor at overcurrent is calculated as follows: VL RL · Iout Current Sensing The current supplied to the load can be sensed easily using the IS+ and IS− pins for the output. These pins sense a voltage, proportional to the output current, and compare it to a fixed internal voltage threshold. When the differential voltage exceeds 70 mV, the internal overcurrent protection system goes into hiccup mode. Two methods for sensing the current are available. Sense Resistor. A sense resistor can be added in series with the inductor. When the voltage drop across the sense resistor exceeds the internal voltage threshold of 70 mV, a fault condition is set. The sense resistor is selected according to: (eq. 1) where: VL = Voltage drop across the inductor, RL = LSR of the inductor, Iout = Output current trip point for one phase. If the inductor selected has a 5.0 m LSR and the current limit is 10 A through one of the phases, then the analog signal will be 50 mV. Since this value is less than 70 mV, then the IS− divider, R3 and R4 in Figure 1, must scale down the Vout by 20 mV, thus placing a 20 mV offset across the IS− and IS+x pin at no load and allowing the Controllers to trip into current limit with only 50 mV across the inductor. In this case, the RC values are calculated using the following equation: RRC L CRC · RL RSENSE 0.070 V ILIMIT In a high current supply, the sense resistor will be a very low value, typically less than 10 mΩ. Such a resistor can be either a discrete component or a PCB trace. The resistance value of a discrete component can be more precise than a PCB trace, but the cost is also greater. Setting the current limit using an external sense resistor is very precise because all the values can be designed to specific tolerances. However, the disadvantage of using a sense resistor is its additional constant power loss and heat generation. (eq. 2) L= Inductor value, both Controllers should have the same value. RL = Internal resistance of L, see data sheet. CRC = Chosen value, 0.1 F will make R a reasonable value. And the IS− divider value can be selected with this equation. R3 VoutVout 1 · R4 Vos (eq. 3) http://onsemi.com 16 NCP5424A in achieving tight dynamic voltage regulation is low ESR. Low ESR at the regulator output results in low output voltage ripple. The consequence is, however, that very little voltage ramp exists at the control IC feedback pin (VFB), resulting in increased regulator sensitivity to noise and the potential for loop instability. In applications where the internal slope compensation is insufficient, the performance of the NCP5424A−based regulator can be improved through the addition of a fixed amount of external slope compensation at the output of the PWM Error Amplifier (the COMP pin) during the regulator off−time. Referring to Figure 8, the amount of voltage ramp at the COMP pin is dependent on the gate voltage of the lower (synchronous) FET and the value of resistor divider formed by R1and R2. Inductor ESR. Another means of sensing current is to use the intrinsic resistance of the inductor. A model of an inductor reveals that the windings of an inductor have an effective series resistance (ESR). The voltage drop across the inductor ESR can be measured with a simple parallel circuit: an RC integrator. If the value of RS1 and C are chosen such that: L R C S1 ESR then the voltage measured across the capacitor C will be: VC ESR ILIM Selecting Components. Select the capacitor C first. A value of 0.1 µF is recommended. The value of RS1 can be selected according to: RS1 VSLOPECOMP VGATE(L) 1 ESR C ILIM 0.070 V ESR L GATE(H) RS1 ESR C −t where: VSLOPECOMP = amount of slope added; VGATE(L) = lower MOSFET gate voltage; R1, R2 = voltage divider resistors; t = tON or tOFF (switch off−time); τ = RC constant determined by C1 and the parallel combination of R1, R2 neglecting the low driver output impedance. Typical values for inductor ESR range in the low m; consult manufacturer’s datasheet for specific details. Selection of components at these values will result in a current limit of: VCC R1 R2 (1 e ) R2 Co COMP CCOMP GATE(L) IS+ NCP5424A R2 IS− C1 R1 Figure 9. Inductor ESR Current Sensing GATE(L) Given an ESR value of 3.5 mΩ, the current limit becomes 20 A. If an increased current limit is required, a resistor divider can be added. The advantages of setting the current limit by using the winding resistance of the inductor are that efficiency is maximized and heat generation is minimized. The tolerance of the inductor ESR must be factored into the design of the current limit. Finally, one or two more components are required for this approach than with resistor sensing. To Synchronous FET Figure 10. Small RC Filter Provides the Proper Voltage Ramp at the Beginning of Each On−Time Cycle The artificial voltage ramp created by the slope compensation scheme results in improved control loop stability provided that the RC filter time constant is smaller than the off−time cycle duration (time during which the lower MOSFET is conducting). It is important that the series combination of R1 and R2 is high enough in resistance to avoid loading the GATE(L) pin. Also, C1 should be very small (less than a few nF) to avoid heating the part. Adding External Slope Compensation Today’s voltage regulators are expected to meet very stringent load transient requirements. One of the key factors http://onsemi.com 17 NCP5424A EMI MANAGEMENT As a consequence of large currents being turned on and off at high frequency, switching regulators generate noise as a consequence of their normal operation. When designing for compliance with EMI/EMC regulations, additional components may be added to reduce noise emissions. These components are not required for regulator operation and experimental results may allow them to be eliminated. The input filter inductor may not be required because bulk filter and bypass capacitors, as well as other loads located on the board will tend to reduce regulator di/dt effects on the circuit board and input power supply. Placement of the power component to minimize routing distance will also help to reduce emissions. 6. 7. 8. 9. LAYOUT GUIDELINES When laying out the CPU buck regulator on a printed circuit board, the following checklist should be used to ensure proper operation of the NCP5424A. 1. Rapid changes in voltage across parasitic capacitors and abrupt changes in current in parasitic inductors are major concerns for a good layout. 2. Keep high currents out of sensitive ground connections. 3. Avoid ground loops as they pick up noise. Use star or single point grounding. 4. For high power buck regulators on double−sided PCB’s a single ground plane (usually the bottom) is recommended. 5. Even though double sided PCB’s are usually sufficient for a good layout, four−layer PCB’s are the optimum approach to reducing susceptibility to 10. 11. 12. 13. 14. 15. 16. noise. Use the two internal layers as the power and GND planes, the top layer for power connections and component vias, and the bottom layers for the noise sensitive traces. Keep the inductor switching node small by placing the output inductor, switching and synchronous FETs close together. The MOSFET gate traces to the IC must be short, straight, and wide as possible. Use fewer, but larger output capacitors, keep the capacitors clustered, and use multiple layer traces with heavy copper to keep the parasitic resistance low. Place the switching MOSFET as close to the input capacitors as possible. Place the output capacitors as close to the load as possible. Place the COMP capacitor as close as possible to the COMP pin. Connect the filter components of the following pins: ROSC, VFB, VOUT, and COMP to the GND pin with a single trace, and connect this local GND trace to the output capacitor GND. Place the VCC bypass capacitors as close as possible to the IC. Place the ROSC resistor as close as possible to the ROSC pin. Include provisions for 100−100pF capacitor across each resistor of the feedback network to improve noise immunity and add COMP. Assign the output with lower duty cycle to channel 2, which has better noise immunity. http://onsemi.com 18 NCP5424A PACKAGE DIMENSIONS SO−16 D SUFFIX CASE 751B−05 ISSUE J NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. −A− 16 9 −B− 1 P 8 PL 0.25 (0.010) 8 M B S G R K F X 45 C −T− SEATING PLANE J M D 16 PL 0.25 (0.010) M T B S A S http://onsemi.com 19 DIM A B C D F G J K M P R MILLIMETERS MIN MAX 9.80 10.00 3.80 4.00 1.35 1.75 0.35 0.49 0.40 1.25 1.27 BSC 0.19 0.25 0.10 0.25 0 7 5.80 6.20 0.25 0.50 INCHES MIN MAX 0.386 0.393 0.150 0.157 0.054 0.068 0.014 0.019 0.016 0.049 0.050 BSC 0.008 0.009 0.004 0.009 0 7 0.229 0.244 0.010 0.019 NCP5424A V2 is a trademark of Switch Power, Inc. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. PUBLICATION ORDERING INFORMATION Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Email: [email protected] JAPAN: ON Semiconductor, Japan Customer Focus Center 2−9−1 Kamimeguro, Meguro−ku, Tokyo, Japan 153−0051 Phone: 81−3−5773−3850 ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative. N. American Technical Support: 800−282−9855 Toll Free USA/Canada http://onsemi.com 20 NCP5424A/D