ETC 93AA86SN

21130DBook Page 1 Tuesday, July 7, 1998 3:54 PM
93AA76/86
8K/16K 1.8V Microwire® Serial EEPROM
FEATURES
DIP Package
2
3
4
8
VCC
7
6
5
PE
ORG
93AA76/86
1
8
VSS
SOIC Package
CS
CLK
DI
DO
1
2
3
4
7
6
5
VCC
PE
ORG
VSS
BLOCK DIAGRAM
VCC VSS
DESCRIPTION
The Microchip Technology Inc. 93AA76/86 are 8K and
16K low voltage serial Electrically Erasable PROMs.
The device memory is configured as x8 or x16 bits
depending on the ORG pin setup. Advanced CMOS
technology makes these devices ideal for low power
non-volatile memory applications. These devices also
have a Program Enable (PE) pin to allow the user to
write protect the entire contents of the memory array.
The 93AA76/86 is available in standard 8-pin DIP and
8-pin surface mount SOIC packages.
CS
CLK
DI
DO
93AA76/86
• Single supply operation down to 1.8V
• Low power CMOS technology
- 1 mA active current typical
- 5 µA standby current (typical) at 3.0V
• ORG pin selectable memory configuration
- 1024 x 8 or 512 x 16-bit organization
(93AA76)
- 2048 x 8 or 1024 x 16-bit organization
(93AA86)
• Self-timed ERASE and WRITE cycles
• Automatic ERAL before WRAL
• Power on/off data protection circuitry
• Industry standard 3-wire serial I/O
• Device status signal during ERASE/WRITE
cycles
• Sequential READ function
• 1,000,000 ERASE/WRITE cycles guaranteed
• Data retention > 200 years
• 8-pin PDIP/SOIC package
• Temperature ranges available:
- Commercial (C): 0°C to +70°C
PACKAGE TYPES
Memory
Array
Address
Decoder
Address
Counter
Data
Register
Output
Buffer
DO
DI
PE
CS
CLK
Mode
Decode
Logic
Clock
Generator
Microwire is a registered trademark of National Semiconductor Incorporated.
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
DS21130D-page 1
21130DBook Page 2 Tuesday, July 7, 1998 3:54 PM
93AA76/86
1.0 ELECTRICAL CHARACTERISTICS
1.1
TABLE 1-1:
Maximum Ratings*
PIN FUNCTION TABLE
Name
CS
CLK
DI
DO
VSS
ORG
PE
VCC
VCC ..................................................................................7.0V
All inputs and outputs w.r.t. VSS ............... -0.6V to Vcc +1.0V
Storage temperature ..................................... -65˚C to +150˚C
Ambient temp. with power applied................. -65˚C to +125˚C
Soldering temperature of leads (10 seconds) ............. +300˚C
ESD protection on all pins................................................4 kV
*Notice: Stresses above those listed under “Maximum ratings”
may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any
other conditions above those indicated in the operational listings
of this specification is not implied. Exposure to maximum rating
conditions for extended periods may affect device reliability
1.2
Function
Chip Select
Serial Data Clock
Serial Data Input
Serial Data Output
Ground
Memory Configuration
Program Enable
Power Supply
AC Test Conditions
AC Waveform:
VLO = 2.0V
VHI = Vcc - 0.2V
(Note 1)
VHI = 4.0V for
(Note 2)
Timing Measurement Reference Level
Input
0.5 VCC
Output
0.5 VCC
Note 1: For VCC ≤ 4.0V
2: For VCC > 4.0V
TABLE 1-2:
DC CHARACTERISTICS
Applicable over recommended operating ranges shown below unless otherwise noted:
VCC = +1.8V to +6.0V
Commercial (C): Tamb = 0˚C to +70˚C
Parameter
High level input voltage
Low level input voltage
Low level output voltage
High level output voltage
Input leakage current
Output leakage current
Pin capacitance
(all inputs/outputs)
Operating current
Standby current
Note:
Symbol
Min.
Max.
Units
VIH1
VIH2
VIL1
VIL2
VOL1
VOL2
VOH1
VOH2
ILI
ILO
CINT
2.0
0.7 VCC
-0.3
-0.3
—
—
2.4
VCC-0.2
-10
-10
—
VCC +1
VCC +1
0.8
0.2 VCC
0.4
0.2
—
—
10
10
7
V
V
V
V
V
V
V
V
µA
µA
pF
ICC write
ICC read
—
—
ICCS
—
3
1
500
100
30
mA
mA
µA
µA
µA
Conditions
VCC ≥ 2.7V
VCC < 2.7V
VCC ≥ 2.7V
VCC < 2.7V
IOL = 2.1 mA; VCC = 4.5V
IOL =100 µA; VCC = VCC Min.
IOH = -400 µA; VCC = 4.5V
IOH = -100 µA; VCC = VCC Min.
VIN = 0.1V to VCC
VOUT = 0.1V to VCC
(Note Note:)
Tamb = +25˚C, FCLK = 1 MHz
VCC = 5.5V
FCLK = 3 MHz; VCC = 5.5V
FCLK = 1 MHz; VCC = 3.0V
CLK = CS = 0V; VCC = 5.5V
CLK = CS = 0V; VCC = 3.0V
DI = PE = VSS
ORG = VSS or VCC
This parameter is periodically sampled and not 100% tested.
DS21130D-page 2
This Material Copyrighted by Its Respective Manufacturer
 1998 Microchip Technology Inc.
21130DBook Page 3 Tuesday, July 7, 1998 3:54 PM
93AA76/86
TABLE 1-3:
AC CHARACTERISTICS
Applicable over recommended operating ranges shown below unless otherwise noted:
VCC = +1.8V to +6.0V
Commercial (C): Tamb = 0˚C to +70˚C
Parameter
Symbo
l
Clock frequency
Min.
Max.
Units
Conditions
FCLK
—
3
2
1
MHz
MHz
Mhz
4.5V ≤ VCC ≤ 6.0V
2.5V ≤ VCC ≤ 4.5V
1.8V ≤ VCC < 2.5V
Clock high time
TCKH
200
300
500
—
ns
ns
ns
4.5V ≥ VCC ≤ 6.0V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
Clock low time
TCKL
100
200
500
—
ns
ns
ns
4.5V ≤ VCC ≤ 6.0V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
Chip select setup time
TCSS
50
100
250
—
ns
ns
ns
4.5V ≤ VCC ≤ 6.0V, Relative to CLK
2.5V ≤ VCC < 4.5V, Relative to CLK
1.8V ≤ VCC < 2.5V, Relative to CLK
Chip select hold time
TCSH
0
—
ns
1.8V ≤ VCC ≤ 6.0V
Chip select low time
TCSL
250
—
ns
1.8V ≤ VCC ≤ 6.0V, Relative to CLK
Data input setup time
TDIS
50
100
250
—
ns
ns
ns
4.5V ≤ VCC ≤ 6.0V, Relative to CLK
2.5V ≤ VCC <4.5V, Relative to CLK
1.8V ≤ VCC < 2.5V, Relative to CLK
Data input hold time
TDIH
50
100
250
—
ns
ns
ns
4.5V ≤ VCC ≤ 6.0V, Relative to CLK
2.5V ≤ VCC < 4.5V, Relative to CLK
1.8V ≤ VCC < 2.5V, Relative to CLK
Data output delay time
TPD
—
100
250
500
ns
ns
ns
4.5V ≤ VCC ≤ 6.0V, CL = 100 pF
2.5V ≤ VCC < 4.5V, CL = 100 pF
1.8V ≤ VCC < 2.5V, CL = 100 pF
Data output disable time
TCZ
—
100
500
ns
ns
4.5V ≤ VCC ≤ 5.5V (Note 1)
1.8V ≤ VCC < 4.5V (Note 1)
Status valid time
TSV
—
200
300
500
ns
ns
ns
4.5V ≥ VCC ≤ 6.0V, CL = 100 pF
2.5V ≤ VCC < 4.5V, CL = 100 pF
1.8V ≤ VCC < 2.5V, CL = 100 pF
Program cycle time
TWC
—
5
ms
ERASE/WRITE mode
TEC
—
15
ms
ERAL mode
TWL
—
30
ms
WRAL mode
—
1M
—
cycles
Endurance
25°C, VCC = 5.0V, Block Mode (Note 2)
Note 1: This parameter is periodically sampled and not 100% tested.
2: This parameter is not tested but guaranteed by characterization. For endurance estimates in a specific
application, please consult the Total Endurance Model which can be obtained on our website.
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
DS21130D-page 3
21130DBook Page 4 Tuesday, July 7, 1998 3:54 PM
93AA76/86
TABLE 1-4:
Instruction
INSTRUCTION SET FOR 93AA76: ORG=1 (X16 ORGANIZATION)
SB
Opcode
1
1
1
1
1
1
1
10
00
11
00
01
00
00
READ
EWEN
ERASE
ERAL
WRITE
WRAL
EWDS
TABLE 1-5:
Instruction
SB
Opcode
1
1
1
1
1
1
1
10
00
11
00
01
00
00
TABLE 1-6:
—
—
—
—
D15 - D0
D15 - D0
—
Data Out
D15 - D0
High-Z
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
High-Z
Req. CLK Cycles
29
13
13
13
29
29
13
Address
X A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 1 X X X X X X X X
X A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 0 X X X X X X X X
X A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
0 1 X X X X X X X X
0 0 X X X X X X X X
Data In
Data Out
—
—
—
—
D7 - D0
D7 - D0
—
D7 - D0
High-Z
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
High-Z
Req. CLK
Cycles
22
14
14
14
22
22
14
INSTRUCTION SET FOR 93AA86: ORG=1 (X16 ORGANIZATION)
SB
Opcode
1
1
1
1
1
1
1
10
00
11
00
01
00
00
READ
EWEN
ERASE
ERAL
WRITE
WRAL
EWDS
TABLE 1-7:
Instruction
Data In
INSTRUCTION SET FOR 93AA76: ORG=0 (X8 ORGANIZATION)
READ
EWEN
ERASE
ERAL
WRITE
WRAL
EWDS
Instruction
Address
X A8 A7 A6 A5 A4 A3 A2 A1 A0
1 1 X X X X X X X X
X A8 A7 A6 A5 A4 A3 A2 A1 A0
1 0 X X X X X X X X
X A8 A7 A6 A5 A4 A3 A2 A1 A0
0 1 X X X X X X X X
0 0 X X X X X X X X
Address
A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 1 X X X X X X X X
A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 0 X X X X X X X X
A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
0 1 X X X X X X X X
0 0 X X X X X X X X
Data In
—
—
—
—
D15 - D0
D15 - D0
—
Data Out
D15 - D0
High-Z
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
High-Z
Req. CLK Cycles
29
13
13
13
29
29
13
INSTRUCTION SET FOR 93AA86: ORG=0 (X8 ORGANIZATION)
SB
Opcode
Address
Data In
Data Out
1
1
1
1
1
1
1
10
00
11
00
01
00
00
A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 1 X X X X X X X X
A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
1 0 X X X X X X X X
A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
0 1 X X X X X X X X
0 0 X X X X X X X X
—
—
—
—
D7 - D0
D7 - D0
—
D7 - D0
High-Z
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
(RDY/BSY)
High-Z
READ
EWEN
ERASE
ERAL
WRITE
WRAL
EWDS
DS21130D-page 4
This Material Copyrighted by Its Respective Manufacturer
Req. CLK Cycles
22
14
14
14
22
22
14
 1998 Microchip Technology Inc.
21130DBook Page 5 Tuesday, July 7, 1998 3:54 PM
93AA76/86
2.0
PRINCIPLES OF OPERATION
When the ORG pin is connected to VCC, the x16 organization is selected. When it is connected to ground,
the x8 organization is selected. Instructions, addresses
and write data are clocked into the DI pin on the rising
edge of the clock (CLK). The DO pin is normally held in
a high-Z state except when reading data from the
device, or when checking the READY/BUSY status during a programming operation. The READY/BUSY status can be verified during an Erase/Write operation by
polling the DO pin; DO low indicates that programming
is still in progress, while DO high indicates the device is
ready. The DO will enter the high impedance state on
the falling edge of the CS.
2.1
START Condition
The START bit is detected by the device if CS and DI
are both HIGH with respect to the positive edge of CLK
for the first time.
Before a START condition is detected, CS, CLK, and DI
may change in any combination (except to that of a
START condition), without resulting in any device operation (READ, WRITE, ERASE, EWEN, EWDS, ERAL,
and WRAL). As soon as CS is HIGH, the device is no
longer in the standby mode.
An instruction following a START condition will only be
executed if the required amount of opcode, address
and data bits for any particular instruction are clocked
in.
2.3
Erase/Write Enable and Disable
(EWEN, EWDS)
The 93AA76/86 powers up in the Erase/Write Disable
(EWDS) state. All programming modes must be preceded by an Erase/Write Enable (EWEN) instruction.
Once the EWEN instruction is executed, programming
remains enabled until an EWDS instruction is executed
or VCC is removed from the device. To protect against
accidental data disturb, the EWDS instruction can be
used to disable all Erase/Write functions and should
follow all programming operations. Execution of a
READ instruction is independent of both the EWEN
and EWDS instructions.
2.4
Data Protection
During power-up, all programming modes of operation
are inhibited until VCC has reached a level greater than
1.4V. During power-down, the source data protection
circuitry acts to inhibit all programming modes when
VCC has fallen below 1.4V.
The EWEN and EWDS commands give additional protection against accidentally programming during normal operation.
After power-up, the device is automatically in the
EWDS mode. Therefore, an EWEN instruction must be
performed before any ERASE or WRITE instruction
can be executed.
After execution of an instruction (i.e., clock in or out of
the last required address or data bit) CLK and DI
become don't care bits until a new start condition is
detected.
2.2
DI/DO
It is possible to connect the Data In and Data Out pins
together. However, with this configuration it is possible
for a “bus conflict” to occur during the “dummy zero”
that precedes the READ operation, if A0 is a logic
HIGH level. Under such a condition the voltage level
seen at Data Out is undefined and will depend upon the
relative impedances of Data Out and the signal source
driving A0. The higher the current sourcing capability of
A0, the higher the voltage at the Data Out pin.
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
DS21130D-page 5
21130DBook Page 6 Tuesday, July 7, 1998 3:54 PM
93AA76/86
3.0
DEVICE OPERATION
3.4
3.1
READ
The ERAL instruction will erase the entire memory
array to the logical “1” state. The ERAL cycle is identical
to the ERASE cycle except for the different opcode.
The ERAL cycle is completely self-timed and commences on the rising edge of the last address bit (A0).
Note that the least significant 8 or 9 address bits are
don’t care bits, depending on selection of x16 or x8
mode. Clocking of the CLK pin is not necessary after
the device has entered the self clocking mode. The
ERAL instruction is guaranteed at Vcc = +4.5V to
+6.0V.
The READ instruction outputs the serial data of the
addressed memory location on the DO pin. A dummy
zero bit precedes the 16 bit (x16 organization) or 8 bit
(x8 organization) output string. The output data bits will
toggle on the rising edge of the CLK and are stable
after the specified time delay (TPD). Sequential read is
possible when CS is held high and clock transitions
continue. The memory address pointer will automatically increment and output data sequentially.
3.2
ERASE
The ERASE instruction forces all data bits of the specified address to the logical “1” state. The self-timed programming cycle is initiated on the rising edge of CLK as
the last address bit (A0) is clocked in. At this point, the
CLK, CS, and DI inputs become don’t cares.
The DO pin indicates the READY/BUSY status of the
device if the CS is high. The READY/BUSY status will
be displayed on the DO pin until the next start bit is
received as long as CS is high. Bringing the CS low will
place the device in standby mode and cause the DO
pin to enter the high impedance state. DO at logical “0”
indicates that programming is still in progress. DO at
logical “1” indicates that the register at the specified
address has been erased and the device is ready for
another instruction.
The ERASE cycle takes 3 ms per word (Typical).
3.3
WRITE
The WRITE instruction is followed by 16 bits (or by 8
bits) of data to be written into the specified address.
The self-timed programming cycle is initiated on the rising edge of CLK as the last data bit (D0) is clocked in.
At this point, the CLK, CS, and DI inputs become don’t
cares.
The DO pin indicates the READY/BUSY status of the
device if the CS is high. The READY/BUSY status will
be displayed on the DO pin until the next start bit is
received as long as CS is high. Bringing the CS low will
place the device in standby mode and cause the DO
pin to enter the high impedance state. DO at logical “0”
indicates that programming is still in progress. DO at
logical “1” indicates that the register at the specified
address has been written and the device is ready for
another instruction.
Erase All (ERAL)
The DO pin indicates the READY/BUSY status of the
device if the CS is high. The READY/BUSY status will
be displayed on the DO pin until the next start bit is
received as long as CS is high. Bringing the CS low will
place the device in standby mode and cause the DO
pin to enter the high impedance state. DO at logical “0”
indicates that programming is still in progress. DO at
logical “1” indicates that the entire device has been
erased and is ready for another instruction.
The ERAL cycle takes 15 ms maximum (8 ms typical).
3.5
Write All (WRAL)
The WRAL instruction will write the entire memory
array with the data specified in the command. The
WRAL cycle is completely self-timed and commences
on the rising edge of the last address bit (A0). Note that
the least significant 8 or 9 address bits are don’t cares,
depending on selection of x16 or x8 mode. Clocking of
the CLK pin is not necessary after the device has
entered the self clocking mode. The WRAL command
does include an automatic ERAL cycle for the device.
Therefore, the WRAL instruction does not require an
ERAL instruction but the chip must be in the EWEN status. The WRAL instruction is guaranteed at Vcc =
+4.5V to +6.0V.
The DO pin indicates the READY/BUSY status of the
device if the CS is high. The READY/BUSY status will
be displayed on the DO pin until the next start bit is
received as long as CS is high. Bringing the CS low will
place the device in standby mode and cause the DO
pin to enter the high impedance state. DO at logical “0”
indicates that programming is still in progress. DO at
logical “1” indicates that the entire device has been
written and is ready for another instruction.
The WRAL cycle takes 30 ms maximum (16 ms
typical).
The WRITE cycle takes 3 ms per word (Typical).
DS21130D-page 6
This Material Copyrighted by Its Respective Manufacturer
 1998 Microchip Technology Inc.
21130DBook Page 7 Tuesday, July 7, 1998 3:54 PM
93AA76/86
FIGURE 3-1:
SYNCHRONOUS DATA TIMING
VIH
CS
TCSS
VIL
TCKH
TCKL
TCSH
VIH
CLK
VIL
TDIH
TDIS
VIH
DI
VIL
DO
(Read)
TPD
VOH
VOL
TCZ
TPD
TCZ
TSV
VOH
DO
(Program) VOL
STATUS VALID
The memory automatically cycles to the next register.
FIGURE 3-2:
READ
TCSL
CS
CLK
1
DI
1
0
...
AN
A0
HIGH IMPEDANCE
DO
FIGURE 3-3:
0
DN
...
D0
DN
...
D0
EWEN
TCSL
CS
CLK
DI
1
0
0
1
1
...
X
X
ORG=VCC, 8 X’s
ORG=VSS, 9 X’s
FIGURE 3-4:
EWDS
TCSL
CS
CLK
DI
1
0
0
0
0
X
...
X
ORG=VCC, 8 X’s
ORG=VSS, 9 X’S
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
DS21130D-page 7
21130DBook Page 8 Tuesday, July 7, 1998 3:54 PM
93AA76/86
FIGURE 3-5:
WRITE
CS
STANDBY
CLK
DI
1
0
1
...
AN
...
DN
A0
D0
TCZ
HIGH IMPEDANCE
DO
READY
BUSY
TWC
FIGURE 3-6:
WRAL
STANDBY
CS
CLK
1
DI
0
0
0
1
X
...
X
DN
...
D0
TCZ
HIGH IMPEDANCE
DO
ORG=VCC, 8 X’s
ORG=VSS, 9 X’s
FIGURE 3-7:
BUSY
READY
TWL
Guaranteed at Vcc = +4.5V to +6.0V.
ERASE
CS
STANDBY
CLK
DI
1
1
1
AN
...
...
A0
TCZ
DO
HIGH IMPEDANCE
BUSY
READY
TWC
DS21130D-page 8
This Material Copyrighted by Its Respective Manufacturer
 1998 Microchip Technology Inc.
21130DBook Page 9 Tuesday, July 7, 1998 3:54 PM
93AA76/86
FIGURE 3-8:
ERAL
CS
STANDBY
CLK
DI
1
0
0
1
0
X
...
X
TCZ
HIGH IMPEDANCE
BUSY
DO
READY
TEC
ORG=VCC, 8 X’s
ORG=VSS, 9 X’s
Guaranteed at VCC = +4.5V to +6.0V.
4.0
PIN DESCRIPTIONS
4.1
Chip Select (CS)
A HIGH level selects the device. A LOW level deselects
the device and forces it into standby mode. However, a
programming cycle which is already initiated will be
completed, regardless of the CS input signal. If CS is
brought LOW during a program cycle, the device will go
into standby mode as soon as the programming cycle
is completed.
CS must be LOW for 250 ns minimum (TCSL) between
consecutive instructions. If CS is LOW, the internal
control logic is held in a RESET status.
4.2
Serial Clock (CLK)
The Serial Clock is used to synchronize the communication between a master device and the 93AA76/86.
Opcode, address, and data bits are clocked in on the
positive edge of CLK. Data bits are also clocked out on
the positive edge of CLK.
CLK can be stopped anywhere in the transmission
sequence (at HIGH or LOW level) and can be continued anytime with respect to clock HIGH time (TCKH)
and clock LOW time (TCKL). This gives the controlling
master freedom in preparing opcode, address, and
data.
CLK is a “Don't Care” if CS is LOW (device deselected).
If CS is HIGH, but START condition has not been
detected, any number of clock cycles can be received
by the device without changing its status (i.e., waiting
for START condition).
CLK cycles are not required during the self-timed
WRITE (i.e., auto ERASE/WRITE) cycle.
After detection of a start condition the specified number
of clock cycles (respectively LOW to HIGH transitions
of CLK) must be provided. These clock cycles are
required to clock in all opcode, address, and data bits
before an instruction is executed (see Table 1-4
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
through Table 1-7 for more details). CLK and DI then
become don’t care inputs waiting for a new start condition to be detected.
Note:
4.3
CS must go LOW between consecutive
instructions, except when performing a
sequential read (Refer to Section 3.1 for
more detail on sequential reads).
Data In (DI)
Data In is used to clock in a START bit, opcode,
address, and data synchronously with the CLK input.
4.4
Data Out (DO)
Data Out is used in the READ mode to output data synchronously with the CLK input (TPD after the positive
edge of CLK).
This pin also provides READY/BUSY status information during ERASE and WRITE cycles. READY/BUSY
status information is available when CS is high. It will
be displayed until the next start bit occurs as long as
CS stays high.
4.5
Organization (ORG)
When ORG is connected to VCC, the x16 memory
organization is selected. When ORG is tied to VSS, the
x8 memory organization is selected. There is an internal pull-up resistor on the ORG pin that will select x16
organization when left unconnected.
4.6
Program Enable (PE)
This pin allows the user to enable or disable the ability
to write data to the memory array. If the PE pin is
floated or tied to VCC, the device can be programmed.
If the PE pin is tied to VSS, programming will be inhibited. There is an internal pull-up on this device that
enables programming if this pin is left floating.
DS21130D-page 9
21130DBook Page 10 Tuesday, July 7, 1998 3:54 PM
93AA76/86
NOTES:
DS21130D-page 10
This Material Copyrighted by Its Respective Manufacturer
 1998 Microchip Technology Inc.
21130DBook Page 11 Tuesday, July 7, 1998 3:54 PM
93AA76/86
93AA76/86 Product Identification System
To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed
sales offices.
93AA76/86
–
/P
Package:
Temperature
Range:
Device:
P = PDIP
SN = Plastic SOIC (150) mil Body), 8-lead
Blank = 0˚C to +70˚C
93AA76/86
93AA76/86T
Microwire Serial EEPROM
Microwire Serial EEPROM (Tape and Reel)
Sales and Support
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277
3. The Microchip Worldwide Web Site (www.microchip.com)
 1998 Microchip Technology Inc.
This Material Copyrighted by Its Respective Manufacturer
3DS21130D-page 11
WORLDWIDE SALES AND SERVICE
AMERICAS
AMERICAS (continued)
Corporate Office
Toronto
Singapore
Microchip Technology Inc.
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-786-7200 Fax: 480-786-7277
Technical Support: 480-786-7627
Web Address: http://www.microchip.com
Microchip Technology Inc.
5925 Airport Road, Suite 200
Mississauga, Ontario L4V 1W1, Canada
Tel: 905-405-6279 Fax: 905-405-6253
Microchip Technology Singapore Pte Ltd.
200 Middle Road
#07-02 Prime Centre
Singapore 188980
Tel: 65-334-8870 Fax: 65-334-8850
Atlanta
Microchip Asia Pacific
Unit 2101, Tower 2
Metroplaza
223 Hing Fong Road
Kwai Fong, N.T., Hong Kong
Tel: 852-2-401-1200 Fax: 852-2-401-3431
Microchip Technology Inc.
500 Sugar Mill Road, Suite 200B
Atlanta, GA 30350
Tel: 770-640-0034 Fax: 770-640-0307
Boston
Microchip Technology Inc.
5 Mount Royal Avenue
Marlborough, MA 01752
Tel: 508-480-9990 Fax: 508-480-8575
Chicago
Microchip Technology Inc.
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 630-285-0071 Fax: 630-285-0075
Dallas
Microchip Technology Inc.
4570 Westgrove Drive, Suite 160
Addison, TX 75248
Tel: 972-818-7423 Fax: 972-818-2924
Dayton
Microchip Technology Inc.
Two Prestige Place, Suite 150
Miamisburg, OH 45342
Tel: 937-291-1654 Fax: 937-291-9175
Detroit
Microchip Technology Inc.
Tri-Atria Office Building
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260
Los Angeles
Microchip Technology Inc.
18201 Von Karman, Suite 1090
Irvine, CA 92612
Tel: 949-263-1888 Fax: 949-263-1338
New York
Microchip Technology Inc.
150 Motor Parkway, Suite 202
Hauppauge, NY 11788
Tel: 631-273-5305 Fax: 631-273-5335
San Jose
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
Tel: 408-436-7950 Fax: 408-436-7955
This Material Copyrighted by Its Respective Manufacturer
ASIA/PACIFIC
Hong Kong
ASIA/PACIFIC (continued)
Taiwan, R.O.C
Microchip Technology Taiwan
10F-1C 207
Tung Hua North Road
Taipei, Taiwan, ROC
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
EUROPE
Beijing
United Kingdom
Microchip Technology, Beijing
Unit 915, 6 Chaoyangmen Bei Dajie
Dong Erhuan Road, Dongcheng District
New China Hong Kong Manhattan Building
Beijing 100027 PRC
Tel: 86-10-85282100 Fax: 86-10-85282104
Arizona Microchip Technology Ltd.
505 Eskdale Road
Winnersh Triangle
Wokingham
Berkshire, England RG41 5TU
Tel: 44 118 921 5858 Fax: 44-118 921-5835
India
Denmark
Microchip Technology Inc.
India Liaison Office
No. 6, Legacy, Convent Road
Bangalore 560 025, India
Tel: 91-80-229-0061 Fax: 91-80-229-0062
Microchip Technology Denmark ApS
Regus Business Centre
Lautrup hoj 1-3
Ballerup DK-2750 Denmark
Tel: 45 4420 9895 Fax: 45 4420 9910
Japan
France
Microchip Technology Intl. Inc.
Benex S-1 6F
3-18-20, Shinyokohama
Kohoku-Ku, Yokohama-shi
Kanagawa 222-0033 Japan
Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Arizona Microchip Technology SARL
Parc d’Activite du Moulin de Massy
43 Rue du Saule Trapu
Batiment A - ler Etage
91300 Massy, France
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Korea
Germany
Microchip Technology Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea
Tel: 82-2-554-7200 Fax: 82-2-558-5934
Arizona Microchip Technology GmbH
Gustav-Heinemann-Ring 125
D-81739 München, Germany
Tel: 49-89-627-144 0 Fax: 49-89-627-144-44
Shanghai
Arizona Microchip Technology SRL
Centro Direzionale Colleoni
Palazzo Taurus 1 V. Le Colleoni 1
20041 Agrate Brianza
Milan, Italy
Tel: 39-039-65791-1 Fax: 39-039-6899883
Microchip Technology
RM 406 Shanghai Golden Bridge Bldg.
2077 Yan’an Road West, Hong Qiao District
Shanghai, PRC 200335
Tel: 86-21-6275-5700 Fax: 86 21-6275-5060
Italy
11/15/99
Microchip received QS-9000 quality system
certification for its worldwide headquarters,
design and wafer fabrication facilities in
Chandler and Tempe, Arizona in July 1999. The
Company’s quality system processes and
procedures are QS-9000 compliant for its
PICmicro® 8-bit MCUs, KEELOQ® code hopping
devices, Serial EEPROMs and microperipheral
products. In addition, Microchip’s quality
system for the design and manufacture of
development systems is ISO 9001 certified.
All rights reserved. © 1999 Microchip Technology Incorporated. Printed in the USA. 11/99
Printed on recycled paper.
Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed
by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip’s products
as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip
logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.
 1999 Microchip Technology Inc.