AD AD668SQ

a
FEATURES
Ultrahigh Speed: Current Settling to 1 LSB in 90 ns for
a Full-Scale Change in Digital Input. Voltage Settling
to 1 LSB in 120 ns for a Full-Scale Change in Analog
Input
15 MHz Reference Bandwidth
Monotonicity Guaranteed over Temperature
10.24 mA Current Output or 1.024 V Voltage Output
Integral and Differential Linearity Guaranteed over
Temperature
0.3" “Skinny DIP” Packaging
MIL-STD-883 Compliant Versions Available
PRODUCT DESCRIPTION
The AD668 is an ultrahigh speed, 12-bit, multiplying digital-toanalog converter, providing outstanding accuracy and speed performance in responding to both analog and digital inputs. The
AD668 provides a level of performance and functionality in a
monolithic device that exceeds that of many contemporary hybrid devices. The part is fabricated using Analog Devices’
Complementary Bipolar (CB) Process, which features vertical
NPN and PNP devices on the same chip without the use of
dielectric isolation. The AD668’s design capitalizes on this proprietary process in combination with standard low impedance
circuit techniques to provide its unique combination of speed
and accuracy in a monolithic part.
12-Bit Ultrahigh Speed
Multiplying D/A Converter
AD668
FUNCTIONAL BLOCK DIAGRAM
The AD668 is available in four performance grades. The
AD668JQ and KQ are specified for operation from 0°C to
+70°C, the AD668AQ is specified for operation from –40°C to
+85°C, and the AD668SQ specified for operation from –55°C
to +125°C. All grades are available in a 24-pin cerdip (0.3"
package.
PRODUCT HIGHLIGHTS
1. The fast settling time of the AD668 provides suitable performance for waveform generation, graphics display, and high
speed A/D conversion applications.
2. The high bandwidth reference channel allows high frequency
modulation between analog and digital inputs.
The wideband reference input is buffered by a high gain, closed
loop reference amplifier. The reference input is essentially a 1 V,
high impedance input, but trimmed resistive dividers are provided to readily accommodate 5 V and 1.25 V references. The
reference amplifier features an effective small signal bandwidth
of 15 MHz and an effective slew rate of 3% of full scale/ns.
3. The AD668’s design is configured to allow wide variation of
the analog input, from 10% to 120% of its nominal value.
Multiple matched current sources and thin film ladder techniques are combined to produce bit weighting. The output range
can nominally be taken as a 10.24 mA current output or a 1.024 V
voltage output. Varying the analog input can provide modulation
of the DAC full scale from 10% to 120% of its nominal value.
Bipolar outputs can be realized through pin-strapping to provide
two-quadrant operation without additional external circuitry.
5. The digital inputs are readily compatible with both TTL and
5 V CMOS logic families.
Laser wafer trimming insures full 12-bit linearity and excellent
gain accuracy. All grades of the AD668 are guaranteed monotonic over their full operating temperature range. Furthermore,
the output resistance of the DAC is trimmed to 100 Ω ± 1.0%.
4. The AD668’s combination of high performance and tremendous flexibility makes it an ideal building block for a variety
of high speed, high accuracy instrumentation applications.
6. Skinny DIP (0.3") packaging minimizes board space requirements and eases layout considerations.
7. The AD668 is available in versions compliant with MILSTD-883. Refer to the Analog Devices Military Products
Databook or current AD668/883B data sheet for detailed
specifications.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703
AD668–SPECIFICATIONS (@ T = +258C, V
A
Parameter
Min
RESOLUTION
12
LSB WEIGHT (At Nominal FSR)
Current
Voltage (Current into RL)
ACCURACY1
Linearity
TMIN to TMAX
Differential Nonlinearity
TMIN to TMAX
Monotonicity
Unipolar Offset (Digital)
Bipolar Offset
Bipolar Zero
Analog Offset
Gain Error
TEMPERATURE COEFFICIENTS2
Unipolar Offset
Bipolar Offset
Bipolar Zero
Analog Offset
Gain Drift
Gain Drift (IOUT)
REFERENCE INPUT
Input Resistance
5.0 V Range
1.25 V Range
1.0 V Range
Reference Range (TMIN to TMAX)
DATA INPUTS
Logic Levels (TMIN to TMAX)
VIH
VLL
Logic Currents (TMIN to TMAX)
IIH
IIL
VTH Pin Voltage
CC
AD668J/A
Typ Max
= +15 V, VEE = –15 V, unless otherwise noted)
Min
AD668K
Typ Max
12
2.5
250
Min
AD668S
Typ Max
12
*
*
Units
Bits
µA
µV
*
*
–1/2
+1/2
–1/4
+1/4
*
*
LSB
–3/4
+3/4
–1/2
+1/2
*
*
LSB
–1
+1
–1/2
+1/2
*
*
LSB
–1
+1
–1/2
+1/2
*
*
LSB
GUARANTEED OVER RATED SPECIFICATION TEMPERATURE RANGE
–0.2
+0.2
*
*
*
*
% of FSR
–1.0
+1.0
–0.6
+0.6
*
*
% of FSR
–0.5
+0.5
–0.2
+0.2
*
*
% of FSR
–1.0
+1.0
–0.7
+0.7
*
*
% of VNOM/°C
–1.0
+1.0
*
*
*
*
% of FSR
–8
–25
–20
–20
–30
10
± 150
5
5
1
100
2.0
0.0
–10
0
60
1.4
CODING
+8
+25
+20
+20
+30
–5
–15
–15
–10
–15
120
*
7.0
0.8
*
*
+10
100
*
*
± 150
*
*
*
*
*
+5
+15
+15
+10
+15
*
*
*
–20
–40
*
*
*
*
*
*
*
*
*
0
± 150
*
*
*
*
100
*
*
*
+20
+40
ppm of FSR/°C
ppm of FSR/°C
ppm of FSR/°C
ppm of VNOM/°C
ppm of FSR/°C
ppm of FSR/°C
*
kΩ
kΩ
MΩ
% of VNOM
*
*
V
V
*
200
µA
–µA
V
BINARY, OFFSET BINARY
CURRENT OUTPUT RANGES
0 to 10.24, ± 5.12
mA
VOLTAGE OUTPUT RANGES
0 to 1.024, ± 0.512
V
OUTPUT COMPLIANCE
–2
OUTPUT RESISTANCE
Exclusive of RL
Inclusive of RL
160
99
REFERENCE AMPLIFIER
Input Bias Current
Slew Rate
Large Signal Bandwidth
Small Signal Bandwidth
Undervoltage Recovery Time
VREF/VNOM to 0%
200
100
+1.2
*
240
101
*
*
*
*
*
*
*
*
*
*
*
*
*
V
*
*
Ω
Ω
1.5
3
10
15
*
*
*
*
*
*
*
*
µA
% of FS/ns
MHz
MHz
35
*
*
ns
–2–
REV. A
AD668
Parameter
AC CHARACTERISTICS
Analog Settling Time
(10% to 120% Step)
to ± 1%
to ± 0.1%
to ± 0.025%
Digital Settling Time
Current
to ± 1%
to ± 0.025%
Voltage (100 Ω Internal RL)3
to 1%
to 0.1%
to 0.025%
Glitch Impulse4
Peak Amplitude
Total Harmonic Distortion5
Multiplying Feedthrough Error6
FULL-SCALE TRANSITION2
10% to 90% Rise Time
90% to 10% Fall Time
Min
POWER REQUIREMENTS
+10.8 V to +16.5 V
–10.8 V to –16.5 V
Power Dissipation
PSRR7
TEMPERATURE RANGE
Rated Specification2 (J, K, S)
Rated Specification (A)
Storage
AD668J/A
Typ Max
Min
AD668S
Typ Max
Units
60
90
120
*
*
*
*
*
*
ns to 1% of FSR
ns to 0.1% of FSR
ns to 0.025% of FSR
30
90
*
*
*
*
ns to 1% of FSR
ns to 0.025% of FSR
50
75
110
350
20
–75
–62
*
*
*
*
*
*
*
*
*
*
*
*
*
*
ns to 1% of FSR
ns to 0.1% of FSR
ns to 0.025% of FSR
pV-sec
% of FSR
dB
dB
11
11
*
*
*
*
ns
ns
27
7
510
0
–40
–65
AD668K
Min Typ Max
*
*
*
*
32
9
615
0.05
+70
+85
+150
*
*
*
*
mA
–mA
mW
% of FSR/V
°C
°C
°C
*
*
–55
+125
*
*
*
*
NOTES
*Same as AD668J/A.
1
Measured in IOUT mode. Specified at nominal 5 V full-scale reference.
2
Measured in VOUT mode, unless otherwise specified. Specified at nominal 5 V
full-scale reference.
3
Total resistance. Refer to Figure 4.
4
At the major carry, driven by HCMOS logic.
V OUT = 1 V p-p, V IN = 10% to 110%, 100 kHz. Digital Input All 1s.
V IN = 200 mV p-p, 1 MHz Sine Wave. Digital Input all 0s. See Figure 20.
Measured at 15 V ± 10% and 12 V ± 10%.
Specifications shown in boldface are tested on all producfion units at final electrical test.
Specifications subject to change without notice.
ABSOLUTE MAXIMUM RATINGS*
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 670 mW
Storage Temperature Range
Q (Cerdip) Package . . . . . . . . . . . . . . . . . . –65°C to +150°C
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . +175°C
Thermal Resistance
θJA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +75°C/W
θJC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +25°C/W
VCC to REFCOM . . . . . . . . . . . . . . . . . . . . . . . . 0 V to +18 V
VEE to REFCOM . . . . . . . . . . . . . . . . . . . . . . . . . .0 V to –18 V
REFCOM to LCOM . . . . . . . . . . . . . . . . . . +100 mV to –10 V
ACOM to LCOM . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 100 mV
THCOM to LCOM . . . . . . . . . . . . . . . . . . . . . . . . . . ± 500 mV
REFCOM to REFIN (1, 2) . . . . . . . . . . . . . . . . . . . . . . . . 18 V
IBPO to LCOM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .± 5 V
IOUT to LCOM . . . . . . . . . . . . . . . . . . . . . . . . . . . . –5 V to VTH
Digital Inputs to THCOM . . . . . . . . . . . . . –500 mV to +7.0 V
REFIN1 to REFIN2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 V
VTH to THCOM . . . . . . . . . . . . . . . . . . . . . . –0.7 V to +1.4 V
Logic Threshold Control Input Current . . . . . . . . . . . . . 5 mA
REV. A
5
6
7
*Stresses above those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
–3–
AD668
ORDERING GUIDE
Model1
Temperature
Range
Linearity
Error Max
@ 25°C
Voltage
Gain T.C.
Max ppm/°C
Package
Option2
AD668JQ
AD668KQ
AD668AQ
AD668SQ
0°C to +70°C
0°C to +70°C
–40°C to +85°C
–55°C to +125°C
± 1/2
± 1/4
± 1/2
± 1/2
± 30
± 15
± 30
± 40
Q-24
Q-24
Q-24
Q-24
NOTES
1
For details on grade and package offerings screened in accordance with MIL-STD-883, refer to the
Analog Devices Military Products Databook or current AD668/883B data sheet.
2
Q = Cerdip.
PIN CONFIGURATION
DEFINITIONS
BIPOLAR OFFSET ERROR: The deviation of the analog output from the ideal (negative half-scale) when the DAC is connected in the bipolar mode (Pin 16 connected to Pin 20), the
analog input is set to 100%, and the digital inputs are set to all
0s is called the bipolar offset error.
LINEARITY ERROR (also called INTEGRAL NONLINEARITY OR INL): Analog Devices defines linearity error as the
maximum deviation of the actual analog output from the ideal
output (a straight line drawn from 0 to FS) for any bit combination expressed in multiples of 1 LSB. The AD668 is laser
trimmed to 1/4 LSB (0.006% of FS) maximum linearity error at
+25°C for the K version and 1/2 LSB for the J and S versions.
BIPOLAR ZERO ERROR: The deviation of the analog output
from the ideal (0 V or 0 mA) for bipolar mode when only the
MSB is on (100 . . . 00) is called bipolar zero error.
DIFFERENTIAL LINEARITY ERROR (also called DIFFERENTIAL NONLINEARITY or DNL): DNL is the measure of
the variation in the analog output, normalized to fun scale, associated with a 1 LSB change in digital input code.
COMPLIANCE VOLTAGE: The allowable voltage excursion
at the output node of a DAC which will not degrade the accuracy of the DAC output.
MONOTONICITY: A DAC is said to be monotonic if the output either increases or remains constant as the digital input increases. Monotonic behavior requires that the differential
linearity error not exceed 1 LSB in the negative direction.
SETTLING TIME (DIGITAL CHANNEL): The time required for the output to reach and remain within a specified
error band about its final value, measured from the digital input
transition.
UNIPOLAR OFFSET ERROR (DAC OFFSET): The DAC
offset is the portion of the DAC output that is independent of
the digital input. The unipolar DAC offset error is measured as
the deviation of the analog output from the ideal (0 V or 0 mA)
when the analog input is set to 100% and the digital inputs are
set to all 0s.
SETTLING TIME (ANALOG CHANNEL): The time required for the output to reach and remain within a specified error band about its final value, measured from the analog input’s
crossing of it’s 50% value.
GAIN ERROR: The difference between the ideal and actual
output span of FS – 1 LSB, expressed either in % of FS or LSB,
when all bits are on is called the gain error.
–4–
REV. A
AD668
ANALOG OFFSET ERROR: The analog offset is defined as
the offset of the analog amplifier channel, referred to the analog
input. Ideally, this would be measured with the analog input at
0 V and the digital input at full scale. Since a 0 V analog input
voltage constitutes an undervoltage condition, this specification
is determined through linear extrapolation, as indicated in
Figure 1.
In current output mode:
Unipolar Mode
IOUT =
V IN
DAC code
×
× 10.24 mA
V NOM
4096
Bipolar Mode
IOUT =
V IN
V IN
DAC code
×
× 10.24 mA –
× 5.12 mA
V NOM
V NOM
4096
In voltage output mode:
V OUT = IOUT × RLOAD
(for both unipolar and bipolar modes)
where:
VIN – the analog input voltage.
VNOM – the nominal full scale of the reference voltage: 1 V,
1.25 V, or 5 V, determined by the wiring configuration of Pins
21 and 22. (See APPLYING THE AD668.)
DAC code – the numerical representation of the DAC’s digital
inputs; a number between 0 and 4095.
Figure 1. Derivation of Analog Offset Voltage
RLOAD – the resistance of the DAC output node; the maximum
this can be is 200 Ω (the internal DAC ladder resistance). The
on-board load resistor (Pin 19) has been trimmed so that its
parallel combination with the DAC ladder resistance is 100 Ω
(± 1%)
GLITCH IMPULSE: Asymmetrical switching times in a DAC
may give rise to undesired output transients which are quantified by their glitch impulse. It is specified as the net area of the
glitch in pV-sec.
Bipolar mode – produces a bipolar analog output from the digital
input by offsetting the normal output current with a precision
current source. This offset is achieved by connecting Pin 16 to
the DAC output. In the unipolar mode, Pin 16 should be
grounded.
If the dc errors are included, the transfer function becomes
somewhat more complex:
 VIN
 VNOM
IOUT = 
+ OFFSET ANALOG
+ OFFSET DIGITAL ×
Figure 2. AD668 Major Carry Glitch
 V IN
 V NOM
–
FUNCTIONAL DESCRIPTION
The AD668 is designed to combine excellent performance with
maximum flexibility. The functional block diagram and the
simple transfer functions provided below will provide the user
with a basic grasp of the AD668’s operation. Examples of typical circuit configurations are provided in the section APPLYING THE AD668. Subsequent sections contain more detailed
information useful in optimizing DAC performance in high
speed, high resolution applications.
V IN
V NOM
DAC code
4096
× (1 + E ) × 10.24 mA
× 10.24 mA

 × (5.12 mA + [OFFSET BIPOLAR

× 10.24 mA])
(Last term is for use in bipolar mode; VOUT is still just IOUT ×
RLOAD)
where:
OFFSETANALOG = the analog offset error.
OFFSETDIGITAL = is the unipolar digital offset error.
OFFSETBIPOLAR = is the bipolar offset error.
E = the gain error, expressed fractionally.
DAC Transfer Function
The AD668 may be used either in a current output mode (DAC
output connected to a virtual ground) or a voltage output mode
(DAC output connected to a resistive load).
REV. A
+ OFFSET ANALOG

×

Operating Limits:
–5–
AD668
0.1 <
OUTPUT VOLTAGE COMPLIANCE
V IN
< 1.2
V NOM
The AD668 has an output compliance range of –2.0 V to
+1.2 V (with respect to the LCOM pin). The current steering
output stages will be unaffected by changes in the output terminal voltage over this range. However, as shown in Figure 4,
there is an equivalent output impedance of 200 Ω in parallel
with 15 pF at the output terminal, producing an equivalent error current if the voltage deviates from the ladder common.
This is a linear effect which does not change with input code.
Operation beyond the maximum compliance limits may cause
either output stage saturation or breakdown, resulting in nonlinear performance. The positive compliance limit is not affected by the positive power supply, but is a function of the
output current and the logic threshold voltage at VTH, Pin 13.
0 < VIN/VNOM < 0.1 constitutes an undervoltage condition and
is subject to the specified recovery time.
1.2 < VIN/VNOM constitutes an overvoltage condition. This can
saturate the DAC transistors, resulting in decreased response
time and can, over extended time, damage the part through excessive power dissipation. Figure 3 indicates the specified regions of operation in both the unipolar and bipolar cases.
The small signal 3 dB bandwidth of the VIN channel is 15 MHz.
The large signal 3 dB bandwidth is approximately 10 MHz.
VOUT is limited by the specified output compliance: –2 V to
+1.2 V.
Figure 3. Quadrant Plots of the AD668
Figure 4. Equivalent Output Circuit
CIRCUIT DESCRIPTION OF THE AD668
ANALOG INPUT CONSIDERATIONS
Successful design of high speed, high resolution systems demands a designer’s solid working knowledge of the components
being used. The AD668 has been carefully configured to provide maximum functionality in a variety of applications. While it
is beyond the scope of this data sheet to exhaustively cover each
potential application topology, the detailed information that
follows is intended to provide the designer with a sufficiently
thorough understanding of the part’s inner workings to allow
selection of the circuit topology to best suit the application.
The reference input buffer can be viewed as a resistive divider
connected to one terminal of an op amp, as shown in Figure 5.
A unit DAC current source drives a resistor to produce a voltage
that is fed back to the opposite terminal of the op amp. Resistor
RFEEDBACK is laser-trimmed to ensure that a 1 V input to node A of
the op amp will produce a 10.24 mA DAC output. REFIN1 and
REFIN2 may be configured in any way the user chooses to provide a nominal input full scale of 1 V at node A. R1 and R2 are
sized and trimmed to provide both a 5:1 voltage divider and a
parallel impedance that matches the impedance at node B,
thereby reducing the amplifier offset voltage due to bias current.
The resistive divider is trimmed with an external 50 Ω resistor in
series with the 4k leg (R2). This provides a gain trim range of ±1%
using a 100 Ω trim potentiometer (Figure 7). If trimming is not
desired, a 50 Ω resistor may be used in place of the potentiometer to produce the specified gain accuracy, or the resistor may
be omitted altogether to produce a nominal gain error of +1%.
CURRENT OUTPUT VS. VOLTAGE-OUTPUT
As indicated in the FUNCTIONAL DESCRIPTION, the
AD668 output may be taken as either a voltage or a current,
depending on external circuit connections. In the current output
mode, the DAC output (Pin 20) is tied to a summing junction,
and the current flowing from the DAC into this summing junction is sensed. In this mode, the DAC output scale is insensitive
to whether the load resistor, RLOAD, is shorted (Pin 19 connected to Pin 20), or grounded (Pin 19 connected to Pin 18).
However, the connection of this resistor does affect the output
impedance of the DAC and may have a significant impact on
the noise gain and stability of the external circuitry. Grounding
RLOAD will reduce the output impedance, thereby increasing the
noise gain and also enhancing the stability of a circuit using a
non-unity-gain-stable op amp (see Figure 10).
In the voltage output mode, the DAC’s output current flows
through its own internal impedance (perhaps in parallel with an
external impedance) to generate a voltage. In this case, the DAC
output scale is directly dependent on the load impedance. The
temperature coefficient of the AD668’s transfer function will be
lowest when used in the voltage output mode.
Figure 5. Equivalent Analog Input Circuitry
–6–
REV. A
AD668
DIGITAL INPUT CONSIDERATIONS
The variations in DAC settling and rise times can be attributed
to differences in rise time and current driving capabilities of the
various families. Differences in the glitch impulse are predominantly dependent upon the variation in data skew. Variations in
these specs occur not only between logic families, but also between different gates and latches within the same family. When
selecting a gate to drive the AD668 logic input, pay particular
attention to the propagation delay time specs: tPLH and tPHL.
Selecting the smallest delays possible will help to minimize the
settling time, while selection of gates where tPLH and tPHL are
closely matched to one another will minimize the glitch impulse
resulting from data skew. Of the common latches, the 74374
octal flip-flop provides the best performance in this area for
many of the logic families mentioned above.
The AD668 uses a standard positive true straight binary code
for unipolar outputs (all 1s full-scale output), and an offset binary code for bipolar output ranges. In the bipolar mode, with
all 0s on the inputs, the output will go to negative full scale;
with 111 . . . 11, the output will go to positive full scale less
1 LSB; and with 100 . . . 00 (only the MSB on), the output will
go to zero.
The threshold of the digital inputs is set at 1.4 V and does not
vary with supply voltage. This reference is provided by a bandgap generator, which requires approximately 3 mA of bias
current achieved by tying RTH to any +VLOGIC supply where:
 +V LOGIC – 1.4 V 
RTH = 

3 mA


PIN BY PIN CURRENT ACCOUNTING
(see Figure 6). The digital bit inputs operate with small input
currents to easily interface to unbuffered CMOS logic. The digital input signals to the DAC should be isolated from the analog
input and output as much as possible. To minimize undershoot,
ringing, and digital feedthrough noise, the interconnect distance
to the DAC inputs should be kept as short as possible. Termination resistors may improve performance if the digital lines become too long. The digital inputs should be free from large
glitches and ringing and have 10% to 90% rise and fall times on
the order of 5 ns.
The internal wiring and pinout of the AD668 are dictated in
large part by current management constraints. When using low
impedance, high current, high accuracy parts such as the
AD668, great care must be taken in the routing of not only signal lines, but ground and supply lines as well. The following accounting provides a detailed description of the magnitudes and
signal dependencies of the currents associated with each of the
part’s pins. These descriptions are consistent with the functional
block diagram as well as the equivalent circuits provided in Figures 4, 5, and 6.
VCC – the current into this pin is drawn predominantly through
the DAC current sources and generally runs about 2.2 times the
DAC’s nominal full scale. By design, this current is independent
of the digital input code but is linearly dependent on analog input variations.
REFCOM – this node provides the reference ground for the
reference amplifier’s current feedback loop (as illustrated in Figure 5) as well as providing the negative supply voltage for most
of the reference amplifier. The current consists of 1.2 mA of
analog input dependent current and another 3 mA of input independent current. Analog input voltages should always be produced with respect to this voltage.
Figure 6. Equivalent Digital Input
To realize the AD668’s specified ac performance, it is recommended that high speed logic families such as Schottky TTL,
high speed CMOS, or the new lines of high speed TTL be used
exclusively. Table I shows how DAC performance, particularly
glitch, can vary depending on the driving logic used. As this
table indicates, STTL, HCMOS, and FAST* represent the
most viable families for driving the AD668.
REFIN1 – has a 1k series resistance to the reference amplifier
input and a 5k series resistance to REFIN2. REFIN1 may be
used in conjunction with REFIN2 to provide a 5:1 voltage divider, or the two may be driven in parallel to provide a high
impedance input node (see Figure 5).
REFIN2 – the 4k side of the input resistive divider. Note also
that the combined impedance of these two resistors matches the
effective impedance at the other input of the reference amplifier,
thereby minimizing the offset due to bias currents. Circuits
which alter this effective impedance may suffer increased analog
offset and drift performance degradation as a result of the mismatch in these impedances.
Table I. DAC Performance vs. Drive Logic
10%-90%2
Logic
DAC Rise
Family1 Time
Settling Time2, 3
1 LSB
1%
0.1% (0.025%)
Maximum
Glitch4 Glitch
Impulse Excursion
TTL
LSTTL
STTL
HCMOS
FAST*
47 ns
35 ns
50 ns
53 ns
49 ns
2.5 nV-s
1.2 nV-s
500 pV-s
350 pV-s
2 nV-s
10.5 ns
11.25 ns
11 ns
12 ns
11.5 ns
77 ns
60 ns
75 ns
78 ns
73 ns
100 ns
120 ns
110 ns
100 ns
100 ns
280 mV
270 mV
200 mV
200 mV
250 mV
IOUT – the output current. In the current output mode with this
node tied to a virtual ground, a 10.24 mA nominal full scale
output current will flow from this pin. In the voltage output
mode, with RL grounded, half of the output current will flow
out of RL and the other half will flow out of LCOM. External
resistive loading will cause current to be divided between
LCOM, RL, and IOUT as Figure 4 suggests.
NOTES
1
All values typical, taken in test fixture diagrammed in Figure 23.
2
Measurements are made for a 1 V full-scale step into 100 Ω DAC load resistance.
3
Settling time is measured from the time the digital input crosses the threshold
voltage (1.4 V) to when the output is within the specified range of its final value.
4
The worst case glitch impulse, measured on the major carry. DAC full scale is1 V.
*FAST is a registered trademark of National Semiconductor Corporation.
REV. A
–7–
AD668
DAC output resistance that generates a 1.024 V output when
the DAC current is at its full scale of 10.24 mA. The presence
of low impedance loads will effect the output voltage swing directly: an external load of 300 Ω will yield a total output resistance of 75 Ω, and a full scale output of 0.768 V. An external
100 Ω will reduce the total output resistance to 50 Ω and the
full-scale voltage swing will drop to 0.512 V. Since the bipolar
offset current is not used in this configuration, Pin 16 is connected to the analog ground plane.
RL – a 200 Ω resistor with one end internally wired to the output pin. If a 200 Ω ± 20% DAC output impedance is desired, RL
should be shorted to IOUT. Grounding RL will provide a DAC
output impedance of 100 Ω ± 1%. As noted above, in voltage
output configurations, a large portion of the DAC output current will flow through this pin.
ACOM - as indicated in Figure 4, the current flowing out of
this pin is effectively the complement of IOUT, varying with both
analog and digital inputs. Using this current as a signal output is
not generally advised, since it is untrimmed and its positive output compliance is limited to the logic low voltage.
The input divider has been connected to produce a 5 V full
scale reference input by shorting REFIN1 to the analog ground
plane and using REFIN2 as the reference input. With a 5 V
nominal full scale, the 10% to 120% reference input range falls
between 0.5 V and 6 V. The effective input resistance in this
mode is 5 kΩ (± 20%). The ratio of the input divider has been
intentionally skewed by 50 Ω to provide an optional external
fine trim for gain adjust. A trim range of ± 1% is provided by the
100 Ω trimming potentiometer shown in Figure 7. If trimming
is not desired, a 50 Ω resistor may be used in place of the potentiometer to produce the specified gain accuracy, or, if a +1%
nominal gain error is tolerable, the resistor may be omitted
altogether.
LCOM - the current in this node has been carefully configured
to be independent of digital code when the output is into a virtual ground, thereby minimizing any detrimental effects of ladder ground resistance on linearity. However, the current in this
node is proportional to the analog input voltage and the ground
drop here is responsible for the dc analog feedthrough. The
nominal value of this current is approximately equal to the DAC
full scale.
IBPO - the bipolar offset current flows into this node, with voltage compliance to VEE + 3V. This is a high impedance current
source, and should be grounded if the offset current is not used.
VEE - this voltage may be set anywhere from –10.8 V to
–16.5 V. The current in this node consists of 1.2 times the bipolar offset current plus 500 µA of bias current for the reference
amplifier’s front end. The negative supply current is independent of digital input but is linearly dependent on analog input.
THCOM - is the ground point for the bandgap diode that generates the threshold voltage. The current coming out of this
node is the same as that flowing into VTH plus a code dependent
number of base currents (see Figure 6). It is possible to introduce an offset between THCOM and the system common,
thereby offsetting the effective logic threshold and positive output compliance voltage.
VTH - as indicated earlier, if given sufficient positive bias current, this voltage will be 1.4 V above THCOM. The necessary
bias current can readily be provided by a suitable resistor to any
positive supply. As Figure 6 suggests, this node is directly
coupled to the DAC output through several base to collector
capacitances and hence, should be carefully decoupled to the
analog ground.
Figure 7. 5 V REFIN/1 V Unbuffered Unipolar Output
1.25 V REFIN, 1 V BIPOLAR, UNBUFFERED VOLTAGE
OUTPUT
DIGITAL INPUTS - when a bit is in the high state, the input
current is the leakage current of a reverse biased diode. When
the bit is driven low, it must sink a base current to ground, and
this base current will be proportional to the analog input. Note
that the input current for Bit 2 will be twice that for Bits 3-12,
and Bit 1’s current will be 4 times Bit 3’s, but all the currents
will be below the value specified.
Figure 8 demonstrates another unbuffered voltage output topology, this time implementing a bipolar output and a 1.25 V reference input. The bipolar output is accomplished simply by tying
Pin 16 to the output (Pin 20). Note that in this mode, when the
digital inputs are all zeros and the analog input is at 1.25 V,
–512 mV will be produced at the DAC output. Bipolar zero
(0 VOUT) will be produced when the MSB is ON with all other
bits OFF (100 . . . 00), and the full-scale voltage minus 1 LSB
(511.75 mV) will be generated when all bits are ON.
APPLYING THE AD668
The following are some typical circuit configurations for the
AD668. As Table II indicates, these represent only a sample of
the possible implementations.
The input range of 1.25 V is generated by grounding REFIN2
(through an optional gain trim potentiometer or gain adjust
50 Ω resistor) and using REFIN1 as the reference input. The
input resistance in this mode is also 5k.
5 V REFIN, 1 V UNIPOLAR, UNBUFFERED VOLTAGE
OUTPUT
Figure 7 shows a typical topology for generating an unbuffered
voltage output. RL (Pin 19) is grounded, producing a 100 Ω
–8–
REV. A
AD668
Figure 8. 1.25 V REFIN/± 500 mV Unbuffered Bipolar
Output
Figure 10. 1 V REFIN/–10 V Unipolar Buffered Output
5 V REFIN, 2 V BIPOLAR, UNBUFFERED VOLTAGE
OUTPUT
For full-scale output ranges greater than 2 V, some type of external buffer amplifier is needed. The AD840 fills this requirement perfectly, settling to within 0.025% from a 10 V full-scale
step in less than 100 ns. As shown in Figure 10, the amplifier
establishes a summing node at ground for the DAC output. The
output voltage is determined by the amplifier’s feedback resistor
(10.24 V for a 1k resistor). Note that since the DAC generates a
positive current to ground, the voltage at the amplifier output
will be negative. A series resistor between the noninverting amplifier input and ground minimizes the offset effects of op amp
input bias currents.
Figure 9 demonstrates how a larger unbuffered voltage output
swing can be realized. RLOAD (Pin 19) is tied to the DAC output
(Pin 20) to produce an output resistance of roughly 200 Ω.
The optimal DAC output impedance in buffered output applications depends on the buffer amplifier being used. The AD840
is stable at a gain of 10, so a lower DAC output impedance
(higher noise gain) is desired for stability reasons, and RLOAD
should be grounded. The 100 Ω DAC output impedance produces a noise gain of 11 with the 1k feedback resistor. If the
gain-of-two stable AD842 is used as a buffer, a 200 Ω DAC output impedance will produce a stable configuration with lower
noise gain to the output; hence, RLOAD should be connected to
the DAC output.
Figure 9. 5 V REFIN/± 1 V Unbuffered Bipolar Output
As noted earlier, these four examples are part of an array of
possible configurations available. Table II provides a quick
reference chart for the more straightforward applications, but
many other input and output signals are possible with some
modifications.
It should be noted that this impedance is not trimmed, and may
vary by as much as 20%, but this can be compensated by adjusting the reference voltage. It is also important to note that limitations in the DAC output compliance would prohibit use of a 2 V
unipolar output voltage swing.
The next three circuits provide examples of different analog input drives, including a fixed dc reference, a capacitively coupled
ac reference, and a DAC driving the reference channel. Note
that the entire spectrum of input and output range configurations are available regardless of the type of reference drive being
used.
1 V REFIN, –10 V UNIPOLAR, BUFFERED VOLTAGE
OUTPUT
Figure 10 shows the implementation of the 1 V full scale for the
reference input by tying REFIN1 and REFIN2 together and
driving them both with the input voltage. This generates a high
input impedance, and some care should be taken to insure that
the driving impedance at this node is finite at all times to avoid
saturating the reference amplifier. This is typically accomplished
by a using a low impedance voltage source to drive the reference, but if the topology calls for this source to be switched out,
a high impedance (10 kΩ) termination resistor should be used
on the REFIN node.
REV. A
DC REFERENCE: THE AD586 DRIVING THE AD668
Figure 11 illustrates one of the more obvious analog input
sources: a fixed reference. The AD586 produces a temperature
stable 5 V analog output to drive the AD668 in the 5 V input
–9–
AD668
Table II. AD668 Topology Variations
OUTPUT LEVELS
Nominal
Analog
Input
1V
1.25 V
5V
0 V to 1 V
–500 mV to +500 mV
0 V to –10 V
+5 V to –5 V
–1 V to +1 V
Unipolar
Unbuffered VOUT
AIN = Pins 21 + 22
Bipolar
Unbuffered VOUT
AIN = Pins 21 + 22
Unipolar
Buffered VOUT
AIN = Pins 21 + 22
External Amplifier
(See Figure 10)
Bipolar
Buffered VOUT
AIN = Pins 21 + 22
External Amplifier
Bipolar
Unbuffered VOUT
AIN = Pins 21 + 22
RL (Pin 19) Tied
To IOUT (Pin 20)
Unipolar
Unbuffered VOUT
AIN = Pin 22
Pin 21 Grounded
Bipolar
Unbuffered VOUT
AIN = Pin 22
Pin 21 Grounded
(See Figure 8)
Unipolar
Buffered VOUT
AIN = Pin 22
Pin 21 Grounded
External Amplifier
Bipolar
Buffered VOUT
AIN = Pin 22
Pin 21 Grounded
External Amplifier
Bipolar
Unbuffered VOUT
AIN = Pin 22
Pin 21 Grounded
RL (Pin 19) Tied
To IOUT (Pin 20)
Unipolar
Unbuffered VOUT
AIN = Pin 21
Pin 22 Grounded
(See Figure 7)
Bipolar
Unbuffered VOUT
AIN = Pin 21
Pin 22 Grounded
Unipolar
Buffered VOUT
AIN = Pin 21
Pin 22 Grounded
External Amplifier
Bipolar
Buffered VOUT
AIN = Pin 21
Pin 22 Grounded
External Amplifier
Bipolar
Unbuffered VOUT
AIN = Pin 21
Pin 22 Grounded
RL (Pin 19) Tied
To IOUT (Pin 20)
(See Figure 9)
5k series resistor in the dc path. Note that because of the relatively wide tolerance (± 20%) in the absolute value of the
AD668’s internal input divider resistors, substantial gain range
adjustment should be provided in the external series resistance.
Figure 11. AD586 Driving the AD668
mode (Pin 22 grounded, input into Pin 21). Fine adjustment of
the gain is provided by both the AD586 external trim resistor
and the 100 Ω potentiometer in series with the reference input.
The resistive divider at the reference input will draw approximately 1 mA from the AD586, leaving plenty of driving current
for other loads in the system.
Figure 12. AC Hookup
DAC DRIVE: THE AD568 DRIVING THE AD668
AC HOOKUP: 1.25 V AC FULL SCALE, 2.5 V DC FULL
SCALE
The circuit shown in Figure 12 allows separate setting of dc reference bias point on a 2.5 V scale and capacitively coupled ac
signal on a 1.25 V scale. The basic reference input is configured
in the 1.25 V mode (Pin 21 grounded, Pin 22 used as the reference input.) The 2.5 V dc range is achieved by using an external
The circuit shown in Figure 13 produces an analog output proportional to the product of two digital inputs. The AD568 has
an on-board fixed reference and generates a full-scale output
voltage of 1.024 V (just as the AD668 does in its unbuffered
voltage output mode). This output voltage can be used to directly drive the AD668 in the 1 V reference input mode. Note
that in this case, the lower 410 codes of the AD568 are out-ofbounds; they produce an undervoltage condition at the AD668
–10–
REV. A
AD668
reference input. While the two DACs are similar in many ways,
the optimal decoupling schemes differ between the two parts
and care should be used to insure that each is implemented
appropriately.
Foil Side
Figure 14. PC Board Layout
THE USE OF GROUND AND POWER PLANES
Figure 13. AD568 Driving the AD668
CONSTRUCTION GUIDELINES
HIGH FREQUENCY PRINTED CIRCUIT BOARD
SUGGESTIONS
In systems seeking to simultaneously achieve high speed and
high accuracy, the implementation and construction of the circuit is often as important as the circuit’s design. Proper RF
techniques must be used in device selection, placement and
routing, and supply bypassing and grounding. In many areas,
the performance of the AD668 may exceed the measurement capabilities of common lab instruments, making performance
evaluation particularly difficult. The AD668 has been configured to be relatively easy to use in spite of these problems, and
realization of the performance indicated in this datasheet should
not be difficult if proper care is taken. Figure 14 provides an illustration of the printed circuit board layout used for much of
the AD668’s characterization. The board represents an implementation of the circuit shown in Figure 23, with the AD586
used to drive the reference channel (as in Figure 11).
If properly implemented, ground planes can perform a myriad
of functions on high speed circuit boards: bypassing, shielding,
current transport, etc. In mixed signal design, the analog and
digital portions of the board should be distinct from one another, with the analog ground plane confined to areas covering
analog signal traces and the digital ground plane confined to
areas covering digital interconnect. The two ground planes
should be connected by paths 1/4 inch to 1/2 inch wide on both
sides of the DAC, as shown in Figure 14. Care should be taken
to insure that the ground plane is uninterrupted over crucial signal paths. On the digital side, this includes the digital input lines
running to the DAC, as well as any clock signals. On the analog
side, this includes the analog input signal, the DAC output signal, and the supply feeders. The use of wide runs or planes in
the routing of the power supplies is also recommended. This
serves the dual function of providing a low series impedance
power supply to the part as well as providing some “free” capacitive decoupling to the appropriate ground plane.
USING THE RIGHT BYPASS CAPACITORS
The capacitors used to bypass the power supplies are probably
the most important external components in any high speed design. Both selection and placement of these capacitors can be
critical and, to a large extent, dependent upon the specifics of
the system configuration. The dominant consideration in the
selection of bypass capacitors for the AD668 is minimization of
series resistance and inductance. Many capacitors will begin to
look inductive at 20 MHz and above. Ceramic and film type
capacitors generally feature lower series inductance than tantalum or electrolytic types. A few general rules are of universal use
when approaching the problem of bypassing.
Bypass capacitors should be installed on the printed circuit
board with the shortest possible leads consistent with reliable
construction. This helps to minimize series inductance in the
leads. Chip capacitors are optimal in this respect.
Some series inductance between the DAC supply pins and the
power supply plane may help to filter-out high frequency power
supply noise. This inductance can be generated using a small
ferrite bead.
Component Side
REV. A
–11–
AD668
HIGH SPEED INTERCONNECT AND ROUTING
It is essential that care be taken in the signal and power ground
circuits to avoid inducing extraneous voltage drops in the signal
ground paths. It is suggested that all connections be short, direct, and as physically close to the package as possible, thereby
minimizing the sharing of conduction paths between different
currents. When runs exceed an inch or so in length, some type
of termination resistor may be required. The necessity and value
of this resistor will be dependent upon the logic family used.
For maximum ac performance, the DAC should be mounted directly to the circuit board; sockets should be avoided as they introduce unwanted capacitive coupling between adjacent pins of
the device. For purposes of testing and characterization, low
profile sockets are preferable to zero insertion force types.
Figure 16. Linearity vs. Reference Level
TYPICAL PERFORMANCE CHARACTERISTICS
The following plots indicate the typical performance of the
AD668 in properly configured circuits. Wherever possible, suggestions are provided to assist the user in achieving the indicated
performance levels.
DC PERFORMANCE
Power Consumption vs. VREF/VNOM
As suggested in previous sections, most portions of AD668’s
current budget are proportional to the analog input signal. As a
result, operating the part at a reduced reference voltage offers
substantial power savings. This may be particularly attractive in
applications featuring a buffered output voltage, since the size of
the feedback resistor may be increased to compensate for the reduced DAC current. For example, the DAC could be configured in the 5 V input mode, but driven with a 2.5 V reference,
producing a 5.12 mA full scale output. Reducing the output
level has performance ramifications in several areas, as demonstrated later in this section, but the circuit designer is free to
trade power dissipation against performance to optimize the
AD668 for his application.
AC PERFORMANCE
For the purposes of characterizing the frequency domain performance of the AD668, all bits are turned on and the DAC is essentially treated as a voltage amplifier/attenuator. The tests used
to generate these performance curves were done using the circuit shown in Figure 12.
AC characterization in the megahertz region is not trivial, and
special consideration is required to produce meaningful results.
Probe ground straps are inappropriate at these frequencies;
some type of probe socket is required. Signals should be routed
either on a PC board over a ground plane or through a coaxial
cable. Proper termination impedances should be used throughout the fixturing.
Large Signal Frequency Response
Figure 17 represents the gain and phase response of a signal
swinging from 10% to 120% (peak to peak) of the nominal reference input. The DAC reference amplifier has an effective slew
rate or 30 V/µs at the DAC output, so there will be slew-induced
distortion for full scale swings at greater than 10 MHz.
Figure 17. Large Signal Gain and Phase Response
Figure 15. Power Consumption vs. Reference Level
Small Signal 3 dB Bandwidth vs. VREF/VNOM
Linearity vs. VREF/VNOM
At reduced current levels, the linearity of the PNP DAC used in
the AD668 becomes more sensitive to the mismatch in transistor VBE’s. As Figure 16 indicates, this effect starts to increase
fairly dramatically for reference levels less than 25% of nominal.
Increasing the current level above 100% does not appreciably
improve the linearity performance since the DAC has been
trimmed to perform optimally at the 100% reference level.
Figure 18 demonstrates the small signal (20% of nominal reference) bandwidth sensitivity to the analog input’s dc bias. The
small signal 3 dB bandwidth at 100% reference levels is greater
than 15 MHz, but the bandwidth remains greater than 10 MHz
over the entire nominal reference range. The differential gain
and phase for a 200 mV, 3 MHz signal are 0.5% and 2°,
respectively.
–12–
REV. A
AD668
Reference Channel THD
THD, or total harmonic distortion, is the ratio of the
rootmean-square (rms) sum of the harmonics to the fundamental and is expressed in dBs. Figure 21 shows the typical THD of
the AD668 reference channel for both large and small signals.
Figure 18. Small Signal Bandwidth vs. DC Reference Level
Noise Spectrum
Figure 19 shows the noise spectrum of the DAC with all bits on.
The noise floor of –78 dB is just above the noise floor of the instrument being used, in part due to the relatively small (1 V)
output signal of the DAC in voltage output mode.
Figure 21. Reference Channel THD vs. Frequency
TRANSIENT PERFORMANCE
High accuracy settling time measurements of less than one hundred nanoseconds are extremely diliicult to make. The conventional analog amplifiers used in oscilloscope front ends,
typically, cannot recover from the overdrive resulting from a
full-scale step in sufficient time. Sampling scopes can track
much quicker rise times but often provide insufficient accuracy
for 12-bit characterization. Data Precision’s new 640 sampling
scope provides a good combination of speed and resolution that
provides just enough performance to measure the AD668’s
performance.
Figure 19. Noise Spectrum
Digital Settling Time
Analog Feedthrough vs. Frequency
Analog feedthrough is a measure of the effective signal at the
DAC output when all bits are off and a full-scale signal is placed
at the analog input. At dc, the feedthrough is a result of analog
input dependent ground drops, predominantly through the ladder ground. Good grounding practices will minimize this effect.
At high frequencies, the signal may propagate to the output
through a variety of capacitive paths. Proper shielding and routing should be implemented to eliminate external coupling between the analog input and the DAC output node.
Figure 22 illustrates the typical settling characteristic of the
AD668 to a full-scale change in digital inputs with the analog
input fixed at 100%. The digital driving circuity is shown in
Figure 23. This circuit allows the DAC to be toggled between
any two codes, and so provides an excellent means of characterizing both settling and glitch performance.
Figure 22. Typical Digital Settling Characteristics
Figure 20. Analog Feedthrough vs. Frequency
REV. A
–13–
AD668
Figure 25. Typical Analog Settling Characteristic
Undervoltage Recovery Time
The ramifications of exceeding the specified lower limit of 10%
on the reference channel depend on the extent and duration of
the undervoltage condition. Figure 26 illustrates that, after holding the reference at 0% (REFIN = REFCOM) for 1 µs, the
AD668 takes 35 ns to return to 10% of full scale once the reference is returned to 100%. This is the worst case: recovery from
a completely “off” condition.
Figure 23. Settling Time Circuit
Digital Settling Time vs. V REF
The reference amplifier loop has been compensated for optimal
settling performance at VREF/VNOM = 100%, but as Figure 24
indicates, there is relatively little degradation in settling performance for a wide range of reference levels. Consideration of
Figures 15, 16, and 24 support that a 1/2 power solution would
see very little degradation in speed or accuracy performance.
Figure 26. Undervoltage Recovery
Glitch Impulse
The AD668’s glitch at the major carry is illustrated in Figure 2.
The AD668 features a conventional DAC architecture that has
two basic glitch mechanisms: digital feedthrough and data skew.
Careful consideration of these mechanisms will help the glitchconscious user minimize glitch in his application.
Digital Feedthrough
Figure 24. Digital Settling Time vs. Reference Level
Analog Settling Time
One of the biggest challenges in measuring the settling time of a
high accuracy amplifier is producing a clean waveform with
which to drive the input. In this case, an AD568 was used to
drive the analog channel in the 1 V input mode (see Figure 13).
As indicated by Figure 25, the referred-to-output slew rate is
30 V/µs for a 1 V output. This implies that a full-scale analog
input sine waves of greater than 10 MHz frequency will suffer
some slew-induced distortion. It should be noted that the
slewing limitation is in the reference amplifier, not in the DAC
output, so a 10 V buffered output voltage would slew at
300 V/µs, provided the output buffer is sufficiently fast.
As with any converter product, a high speed digital-to-analog
converter is forced to exist on the frontier between the noisy
environment of high speed digital logic and the sensitive analog
domain. The problems of this interfacing are particularly acute
when demands of high speed (greater than 10 MHz switching
times) and high precision (12 bits or more) are combined. No
amount of design effort can perfectly isolate the analog portions
of a DAC from the spectral components of a digital input signal
with a 2 ns rise time. Inevitably, once this digital signal is
brought onto the chip, some of its higher frequency components
will find their way to the sensitive analog nodes, producing a
digital feedthrough glitch. To minimize the exposure to this effect, the AD668 has intentionally omitted the on-board latches
that have been included in many slower DACs. This not only
reduces the overall level of digital activity on chip, it also avoids
–14–
REV. A
AD668
bringing a latch clock pulse on board, whose opposite edge inevitably produces a substantial glitch, even when the DAC is not
supposed to be changing codes.
Data Skew
S/H
cient to deglitch the AD668, however most are hybrid in design
at costs which can be prohibitive. A high performance, low cost
alternative shown in Figure 27 is a discrete SHA utilizing a high
speed monolithic op amp and high speed DMOS FET switches.
This SHA circuit uses the inverting integrator architecture. The
The AD668, like many of its slower predecessors, essentially
AD841 operational amplifier used (300 MHz gain bandwidth
uses each digital input line to switch a separate, weighted curproduct) is fabricated on the same high speed process as the
rent to either the output (IOUT) or some other node (ANALOG
AD668. The time constant formed by the 100 Ω resistor and the
COM). If the input bits are not changed simultaneously, or if
100 pF capacitor determines the acquisition time and also band
the different DAC bits switch at different speeds, then the DAC
limits the output signal to eliminate slew induced distortion.
output current will momentarily take onR1
some incorrect value.
R2
This effect is particularly troublesome at100
the “carry
13 points,”
12
100A discrete drive circuit is used to achieve the best performance
where the DAC output is toINPUT
change by only one LSB, but sevfrom the SD5000 quad DMOS switch. This switch driving cell
14
eral of the larger current sources must be switched
to11
realize this
is composed of MPS571 RF npn transistors and an MC10124
CHOLD
change. Data skew can allow the DAC output16
to move a sub-9
TTL to ECL translator. Using this technique provides both
100pF
15V or zero (depending upon the
stantial amount towards full+scale
high speed and highly symmetrical drive signals for the SD5000
direction of the skew) when only D1
a small transition is desired.
switches. The switches are arranged in a single-throw doubleGreat care was taken in the designIN4735
and layout of the AD668 to
pole (SPDT) configuration. The 360 pF “flyback” capacitor is
+ 5V
ensure that switching times of the DAC switches are symmetri-4
switched to the op amp summing junction during the hold mode
R5
cal and that the length ofR4
the input
data lines are short and well AD841
10 switchingOUTPUT
to keep
transients from feeding to the output. This
360
360
matched. The glitch-sensitive user should be equally diligent 5
capacitor is grounded during sample mode to minimize its effect
(2)
9
R3
about
minimizing the data skew at the AD668’s inputs, 8particuon acquisition
MPS 571
5
2
100 time.
MCfor the 4 or
larly
5
most
significant
bits.
This
can
be
achieved
by
6
5
R6
R10
R7
R9
10124
Circuit layout for a high speed deglitcher is almost as critical as
and
249logic family
249 the DAC,4 and
169
169 to drive
R8 gate
6 using the4proper
CFILT
the design itself. Figure 28 shows the recommended layout of
510
16
8
3
keeping the interconnect lines between the log outputs and
1 the
360pF
the deglitching cell for a double-sided printed circuit board. The
– 5V as possible, particuDAC inputs as short– 5V
and as well matched
layout is very compact with care taken that all critical signal
larly for the most significant– 15V
bits. The top 6 bits should be
paths are short.
– 5V from the same latch chip if latches are used.
driven
– 15V
Performance of the AD668 in waveform generation applications
DEGLITCHING FOR PRECISION WAVEFORM
R11
is greatly improved with the use of this deglitching method. Peak
20kGENERATION
harmonics and spurious free dynamic range are typically mainPINspeed
2
There are TO
high
SHAs available with specifications suffitained at -70 dB to -75 dB with update rates up to 10 MHz.
SD5000
R12
1.6k
C1
0.039µF
REV. A
–15–
C1451–10–9/90
AD668
Figure 28a. PCB Layout of Foil Side
Figure 28b. PCB Layout of Component Side
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
PRINTED IN U.S.A.
24-Pin Cerdip (Suffix Q)
–16–
REV. A