AD ADM5180AP

a
Octal, RS-232/RS-423 Line Receiver
ADM5180
FUNCTIONAL BLOCK DIAGRAM
FEATURES
Eight Differential Line Receivers in One Package
Meets EIA Standard EIA-232E, 423A, 422A and
CCITT V.10, V.11, V.28
Single +5 V Supply
Differential Inputs Withstand ±25 V
Internal Hysteresis
Low Power CMOS –3.5 mA Supply Current
TTL/CMOS Compatible Outputs
Available in 28-Pin DIP and PLCC Packages
Low Power Replacement for UC5180C/NE5180
ADM5180
A–
A
AO
B
BO
C
CO
D
DO
E
EO
F
FO
G
GO
H
HO
A+
B–
B+
C–
APPLICATIONS
High Speed Communication
Computer I-O Ports
Peripherals
High Speed Modems
Printers
Logic Level Translation
C+
D–
D+
FS1
FS2
E–
GENERAL DESCRIPTION
The ADM5180 is an octal differential line receiver suitable for a
wide range of digital communication systems with data rates up to
200 kB/s. Input signals conforming to EIA Standards 232-E, 422A
and CCITT V.10, V.11, V.28, X.26, and X.27 are accepted and
translated into TTL /CMOS output signal levels.
E+
F–
F+
G–
The ADM5180 is a superior upgrade for the UC5180C and the
NE5180. It is fabricated on an advanced BiCMOS process,
allowing high speed bipolar circuitry to be combined with low
power CMOS. This minimizes the power consumption to less than
25 mW.
A failsafe function ensures a known output state under a variety of
input fault conditions as defined in RS-422A and RS-423A. The
failsafe function is controlled by FS1 and FS2. Each controls four
receivers. With FS = Low and a fault condition the output is forced
low while if FS = High, the output is forced high.
The device is available in both 28-pin DIP and 28-lead PLCC
packages.
G+
H–
H+
Truth Table
Differential Input
(+) - (–)
Failsafe Input
FS1, FS2
Receiver
Logic Output
>200 mV
<–200 mV
O/C
S/C
O/C
S/C
X
X
L
L
H
H
H
L
L
L
H
H
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood. MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703
ADM5180–SPECIFICATIONS (VT
DD
MAX
Parameter
Min
POWER REQUIREMENTS
VDD
IDD
4.75
INPUTS
Input Resistance, RIN
Differential Input High Threshold, V TH
Differential Input Low Threshold, V TL
Hysteresis, VH
Open Circuit Input Voltage, V IOC
Input Capacitance
Input Current, IIN
= +5 V ± 5%, Input Common-Mode Range = ±7 V. All Specifications TMIN to
unless otherwise noted.)
Typ
Max
Units
3.5
5.25
5
V
mA
7
200
400
–50
kΩ
mV
mV
mV
mV
mV
mV
pF
mA
mA
3 V ≤|VIN|≤ 25 V
RS = 0 Ω, VOUT = 2.7 V, I OUT = –440 µA, See Figure 1
RS = 500 Ω, VOUT = 2.7 V, I OUT = –440 µA, See Figure 1
RS = 0 Ω, VOUT = 0.45 V, IOUT = 8 mA, See Figure 1
RS = 500 Ω, VOUT = 0.45 V, IOUT = 8 mA, See Figure 1
FS1, FS2 = 0 V or VDD, See Figure 1
V
V
V
mA
VID = 1.0 V, IOUT = –440 µA
VID = –1.0 V, IOUT = 4 mA
VID = –1.0 V, IOUT = 8 mA, TA = 0ºC to +70ºC
Note 1
3
50
–200
–400
50
140
60
20
3.25
–3.25
OUTPUTS
High Level Output Voltage,V OH
Low Level Output Voltage ,V OL
2.7
0.4
0.45
100
Short Circuit O/P Current, IOS
FAILSAFE FUNCTION
Failsafe Output Voltage, V OFS
0.40
0.45
FS1, FS2 Input Current
2.7
–10
V
V
V
µA
+10
Test Conditions/Comments
VIN = +10 V
VIN = –10 V
Inputs Open or Shorted Together or One Input Open
and One Grounded
0 ≤ IOUT ≤ 4 mA; FS1, FS2 = 0 V
0 ≤ IOUT ≤ 8 mA, TA = 0ºC to +70ºC; FS1, FS2 = 0 V
0 ≥ IOUT ≥ –400 µA; FS1, FS2 = V DD
NOTE
1
Only one output may be shorted at any time.
Specifications subject to change without notice.
TIMING CHARACTERISTICS (V
Parameter
DD
Min
Propagation Delay–Low to High
Propagation Delay–High to Low
Acceptable Input Frequency
Rejectable Input Frequency
= +5 V ± 5%. All Specifications TMIN to TMAX unless otherwise noted)
Typ
Max
Units
Test Conditions/Comments
550
550
ns
ns
CL = 50 pF, V IN = ± 500 mV
CL = 50 pF, V IN = ± 500 mV
0.1
MHz
MHz
Unused Input Grounded, V IN = ± 200 mV
Unused Input Grounded, V IN = ± 500 mW
5.5
Specifications subject to change without notice.
–2–
REV. 0
ADM5180
ABSOLUTE MAXIMUM RATINGS 1
Operating Temperature Range
Commercial ( J Version) . . . . . . . . . . . . . . . . . . . 0°C to +70°C
Industrial (A Version) . . . . . . . . . . . . . . . . . . . –40°C to +80°C
Lead Temperature (Soldering 10 sec) . . . . . . . . . . . . . . . . +300°C
Vapour Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . . +215°C
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +220°C
(TA = 25°C unless otherwise noted)
VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +7 V
Common-Mode Input Voltage . . . . . . . . . . . . . . . . . . . . . . +15 V
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . +25 V
Failsafe Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC
Output Short Circuit Duration . . . . . . . . . . . . . . . . . Continuous2
Power Dissipation Plastic DIP . . . . . . . . . . . . . . . . . . . . 1250 mW
(Derate at 12.5 mW/°C Above +50°C)
θJA, Thermal Impedance . . . . . . . . . . . . . . . . . . . . . . . . 75°C/W
Power Dissipation PLCC . . . . . . . . . . . . . . . . . . . . . . . 1000 mW
(Derate at 12.5 mW/°C Above +50°C)
θJA, Thermal Impedance . . . . . . . . . . . . . . . . . . . . . . . +80°C/W
NOTES
1
This is a stress rating only and functional operation of the device at these or any
other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for
extended periods of time may affect reliability.
2
Only one output should be shorted at any time.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the ADM5180 features proprietary ESD protection circuitry, permanent damage may occur on
devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are
recommended to avoid performance degradation or loss of functionality.
W
WARNING!
ESD SENSITIVE DEVICE
VOUT
FS = GND
FS = VDD
(VIN+) – (VIN–)
50%
tPLH
tPHL
50%
OUTPUT
VH2
VH1
Figure 3. Timing Waveform
VTL1 VTH1
0
VTL2
VTH2
VIN
Figure 1. VTL, VTH, VH Definition
8mA
ORDERING GUIDE
TO
OUTPUT
PIN
+2.1V
50pF
440µA
Figure 2. Timing Test Load
REV. 0
–3–
Model
Temperature Range
Package Option
ADM5180JN
ADM5180AN
ADM5180JP
ADM5180AP
0°C to +70°C
–40°C to +85°C
0°C to +70°C
–40°C to +85°C
N-28
N-28
P-28A
P-28A
ADM5180
APPLICATIONS INFORMATION
PIN CONFIGURATIONS
FAILSAFE OPERATION
The ADM5180 provides a failsafe operating mode to guard against
input fault conditions as defined in RS-422A and RS-423A
standards. The fault conditions are (1) Driver in power-off
condition, (2) Receiver not interconnected with Driver, (3) Opencircuited interconnecting cable, and (4) Short-circuited interconnecting cable. If any of these four fault conditions occurs at the
inputs of a receiver, then the output of that receiver is driven to a
known logic level. The failsafe level is programmed using the
failsafe (FS) input. There are two failsafe inputs, FS1 and FS2
which each control four receivers. FSI controls receivers A . . . D
and FS2 controls receivers E . . . H. A connection to V DD on the
failsafe input sets the output high under fault conditions while a
connection to GND sets the output low.
DIP
A–
1
A+
2
27 HO
AO
3
26
B–
4
25 H–
B+
5
24 GO
BO
6
23 G+
FS1
7
C–
8
28 VDD
H+
ADM5180
22 G–
TOP VIEW
(Not to Scale) 21 FS2
C+
9
20 FO
CO
10
19 F+
D– 11
18 F–
D+ 12
17
EO
13
16 E+
GND 14
15 E–
DO
FS1, FS2
Output During Fault Condition
VDD
GND
High
Low
1
28 27 26
Input Filtering
The ADM5180 contains internal low pass filtering for additional
noise rejection. Frequencies above the passband will be rejected.
For the specified input (5.5 MHz at ± 500 mV) the input stage
attenuates the signal such that the threshold levels are not reached
and therefore no change of state occurs on the output. The filtering
is a function of both amplitude and and frequency. As the signal
amplitude decreases then the rejected frequency will decrease.
H+
2
HO
VDD
3
A+
AO
4
A–
B–
PLCC
B+
5
25 H–
BO
6
24 GO
FS1
7
ADM5180
23 G+
C–
8
22 G–
C+
9
TOP VIEW
(Not to Scale)
21 FS2
CO 10
20 FO
D– 11
19 F+
F–
E+
EO
E–
GND
DO
D+
12 13 14 15 16 17 18
PIN DESCRIPTION
Mnemonic
VDD
GND
A+ . . . H+
A– . . . H–
A O . . . HO
FS1, FS2
Function
Power Supply Input, 5 V ± 5%.
Ground Pin. Must be connected to 0 V.
Noninverting Input to Differential Receivers
A to H.
Inverting Input to Differential Receivers A to H.
Receiver Outputs A to H.
A through D and FS2 controls receivers
E through H.
Failsafe Control Inputs. FS1 controls receivers
A through D and FS2 control Receiver
E through H.
–4–
REV. 0
ADM5180
VDD
+V
VH
VH
–V
VL
1/8
ADM5170
INPUT
VL
+
1/8
ADM5180
RS232/RS423A
TRANSMISSION
VOUT
–
VFAILSAFE
TIE TO GND FOR
RS232
Figure 4. EIA-232/V.28 Data Transmission
VDD
+V
VH
–V
VH
+
+
VL
1/8
ADM5180
RS422
TRANSMISSION
INPUT
VL
–
VOUT
–
+V
RS422A/V.11
LINE DRIVER
VFAILSAFE
–V
Figure 5. RS-422A/V.11 Data Transmission
Typical Performance Characteristics
4.0
5.5
VDD = 5V
FS = 5V
VID = O/C
5.3
3.6
VDD – V
IDD – mA
3.8
3.4
4.7
–20
0
20
40
60
4.5
3.35
80
TEMPERATURE – °C
3.45
3.40
3.50
IDD – mA
Figure 6. Supply Current vs. Temperature
REV. 0
5.1
4.9
3.2
3.0
–40
TA = +25°C
FS = 0V
VID = O/C
Figure 7. Supply Current vs. Supply Voltage
–5–
ADM5180
500
7
TpLH
VDD = 5V
FS = 0V
TA = +25°C
6
5
Vpp – V (VID = ±Vpp/2)
TpHL
VDD = 5V
300
FS = 0V
f = 100kHz
TA = +25°C
200
CL = 50pF
4
C1854–7.5–10/93
PROPAGATION DELAY – ns
400
3
2
100
1
0
0
0
1
2
3
4
3
4
REJECTABLE INPUT FREQUENCY – MHz
Vpp – V (VID = ±Vpp/2)
Figure 8. Propagation Delay vs. Amplitude
Figure 10. Rejectable Input Frequency vs. Amplitude
5.0
AAA
AAA
AAA
1000
VDD = 5V
TA = +25°C
4.8
800
VOL – mV
4.6
VOH – V
2
1
0
5
4.4
600
VDD = 5V
FS = 0V
VID = 1V
TA = +25°C
400
4.2
200
4.0
3.8
0
0
1
2
3
4
5
0
20
10
30
IOL – mA
IOH – mA
Figure 11. Low Level Output Voltage vs. Output
Sink Current
Figure 9. High Level Output Voltage vs. Output
Source Current
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
28-Lead Plastic Leaded Chip Carrier (PLCC)
(P Suffix)
15
28
0.048 (1.21)
0.042 (1.07)
0.580 (14.73)
0.485 (12.32)
PIN 1
1
14
1.565 (39.70)
1.380 (35.10)
4
0.050
(1.27)
BSC
0.180 (4.57)
0.165 (4.19)
0.025 (0.63)
0.015 (0.38)
26
PIN 1
IDENTIFIER
5
0.060 (1.52)
0.015 (0.38)
0.250
(6.35)
MAX
25
0.021 (0.53)
0.013 (0.33)
0.430 (10.92)
0.390 (9.91)
TOP VIEW
0.150
(3.81)
MIN
0.200 (5.05)
0.125 (3.18)
0.022 (0.558)
0.014 (0.356)
0.048 (1.21)
0.042 (1.07)
0.056 (1.42)
0.042 (1.07)
0.100
(2.54)
BSC
0.070 (1.77)
MAX
0.032 (0.81)
0.026 (0.66)
19
11
SEATING
PLANE
0.020
(0.50)
R
0.625 (15.87)
0.600 (15.24)
12
18
0.495 (12.57)
0.485 (12.32) SQ
0.195 (4.95)
0.125 (3.18)
0.040 (1.01)
0.025 (0.64)
0.456 (11.58)
0.450 (11.43)SQ
0.110 (2.79)
0.085 (2.16)
0.015 (0.381)
0.008 (0.204)
–6–
REV. 0
PRINTED IN U.S.A.
28-Lead Plastic DIP
(N Suffix)