Very Low Power CMOS SRAM 512K X 16 bit BS616LV8016 Pb-Free and Green package materials are compliant to RoHS n FEATURES n DESCRIPTION Ÿ Wide VCC operation voltage : 2.4V ~ 5.5V Ÿ Very low power consumption : VCC = 3.0V Operation current : 31mA (Max.) at 55ns 2mA (Max.) at 1MHz Standby current : 0.8uA (Typ.) at 25 OC VCC = 5.0V Operation current : 76mA (Max.) at 55ns 10mA (Max.) at 1MHz Standby current : 3.5uA (Typ.) at 25OC Ÿ High speed access time : -55 55ns(Max.) at VCC=3.0~5.5V -70 70ns(Max.) at VCC=2.7~5.5V Ÿ Automatic power down when chip is deselected Ÿ Easy expansion with CE2, CE1 and OE options Ÿ I/O Configuration x8/x16 selectable by LB and UB pin. Ÿ Three state outputs and TTL compatible Ÿ Fully static operation, no clock, no refresh Ÿ Data retention supply voltage as low as 1.5V The BS616LV8016 is a high performance, very low power CMOS Static Random Access Memory organized as 524,288 by 16 bits and operates form a wide range of 2.4V to 5.5V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with typical CMOS standby current of 0.8uA at 3.0V/25OC and maximum access time of 55ns at 3.0V/85OC. Easy memory expansion is provided by an active LOW chip enable (CE1), active HIGH chip enable (CE2) and active LOW output enable (OE) and three-state output drivers. The BS616LV8016 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BS616LV8016 is available in DICE form and 48-ball BGA package. n POWER CONSUMPTION POWER DISSIPATION PRODUCT FAMILY STANDBY OPERATING TEMPERATURE BS616LV8016DC BS616LV8016FC BS616LV8016FI Operating (ICCSB1, Max) VCC=5.0V VCC=3.0V Commercial +0OC to +70OC 25uA 4.0uA Industrial -40OC to +85OC 50uA 1MHz fMax. 9mA 39mA 75mA 1MHz VCC=3.0V 10MHz fMax. 1.5mA 19mA 30mA DICE BGA-48-0912 8.0uA 10mA 40mA 76mA 2mA 20mA 31mA BGA-48-0912 n BLOCK DIAGRAM n PIN CONFIGURATIONS A PKG TYPE (ICC, Max) VCC=5.0V 10MHz 1 2 3 4 5 6 LB OE A0 A1 A2 CE2 B DQ8 UB A3 A4 CE1 DQ0 C DQ9 DQ10 A5 A6 DQ1 DQ2 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 Address 1024 10 Input Row Buffer Decoder Memory Array 1024 x 8192 8192 D E VSS VCC DQ11 DQ12 A17 VSS A7 A16 DQ3 DQ4 VCC VSS F DQ14 DQ13 A14 A15 DQ5 DQ6 G DQ15 NC A12 A13 WE DQ7 H A18 A8 A9 A10 A11 DQ0 . . . . . . . . DQ15 CE2 CE1 WE OE UB LB VCC VSS NC . . . 16 16 . 16 Data Input Buffer Data Output Buffer Column I/O Write Driver Sense Amp 16 512 Column Decoder 9 Address Input Buffer Control A14 A15 A16 A17 A18 A0 A1 A2 A3 48-ball BGA top view Brilliance Semiconductor, Inc. reserves the right to change products and specifications without notice. R0201-BS616LV8016 1 Revision 2.3 May. 2006 BS616LV8016 n PIN DESCRIPTIONS Name Function A0-A18 Address Input These 19 address inputs select one of the 524,288 x 16 bit in the RAM CE1 Chip Enable 1 Input CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active when data read form or write to the device. If either chip enable is not active, the device is deselected and is in standby power mode. The DQ pins will be in the high impedance state when the device is deselected. CE2 Chip Enable 2 Input WE Write Enable Input The write enable input is active LOW and controls read and write operations. With the chip selected, when WE is HIGH and OE is LOW, output data will be present on the DQ pins; when WE is LOW, the data present on the DQ pins will be written into the selected memory location. OE Output Enable Input The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impendence state when OE is inactive. LB and UB Data Byte Control Input Lower byte and upper byte data input/output control pins. DQ0-DQ15 Data Input/Output 16 bi-directional ports are used to read data from or write data into the RAM. Ports VCC Power Supply VSS Ground n TRUTH TABLE MODE Chip De-selected (Power Down) CE1 CE2 WE OE LB UB DQ0~DQ7 DQ8~DQ15 VCC CURRENT H X X X X X High Z High Z ICCSB, ICCSB1 X L X X X X High Z High Z ICCSB, ICCSB1 X X X X H H High Z High Z ICCSB, ICCSB1 L H H H L X High Z High Z ICC L H H H X L High Z High Z ICC L L DOUT DOUT ICC H L High Z DOUT ICC L H DOUT High Z ICC L L DIN DIN ICC H L X DIN ICC L H DIN X ICC Output Disabled Read Write L L H H H L L X NOTES: H means VIH; L means VIL; X means don’t care (Must be VIH or VIL state) R0201-BS616LV8016 2 Revision 2.3 May. 2006 BS616LV8016 (1) n ABSOLUTE MAXIMUM RATINGS RATING UNITS RANG AMBIENT TEMPERATURE VCC Terminal Voltage with Respect to GND Temperature Under Bias -0.5(2) to 7.0 V Commercial 0OC to + 70OC 2.4V ~ 5.5V -40 to +125 O C Industrial -40OC to + 85OC 2.4V ~ 5.5V Storage Temperature -60 to +150 O C SYMBOL VTERM TBIAS TSTG n OPERATING RANGE PARAMETER PT Power Dissipation 1.0 W IOUT DC Output Current 20 mA n CAPACITANCE (1) O (TA = 25 C, f = 1.0MHz) SYMBOL PAMAMETER CONDITIONS MAX. UNITS 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. –2.0V in case of AC pulse width less than 30 ns. CIN CIO Input Capacitance Input/Output Capacitance VIN = 0V 6 pF VI/O = 0V 8 pF 1. This parameter is guaranteed and not 100% tested. O O n DC ELECTRICAL CHARACTERISTICS (TA = -40 C to +85 C) PARAMETER NAME PARAMETER TEST CONDITIONS MIN. TYP.(1) MAX. UNITS 2.4 -- 5.5 V VCC Power Supply VIL Input Low Voltage -0.5(2) -- 0.8 V VIH Input High Voltage 2.2 -- VCC+0.3(3) V IIL Input Leakage Current -- -- 1 uA ILO Output Leakage Current -- -- 1 uA VOL Output Low Voltage V CC = Max, IOL = 2.0mA -- -- 0.4 V VOH Output High Voltage V CC = Min, IOH = -1.0mA 2.4 -- -- V ICC(5) Operating Power Supply Current CE1 = VIL and CE2 = VIH, VCC=3.0V IDQ = 0mA, f = FMAX(4) -- -- VCC=5.0V Operating Power Supply Current CE1 = VIL and CE2 = VIH, VCC=3.0V IDQ = 0mA, f = 1MHz VCC=5.0V CE1 = VIH, or CE2 = VIL, VCC=3.0V IDQ = 0mA VCC=5.0V ICC1 ICCSB ICCSB1(6) VIN = 0V to VCC, CE1 = VIH or CE2 = VIL VI/O = 0V to V CC, CE1 = VIH or CE2 = VIL or OE = VIH Standby Current – TTL Standby Current – CMOS CE1≧VCC-0.2V or CE2≦0.2V, VCC=3.0V VIN≧V CC-0.2V or VIN≦0.2V VCC=5.0V 31 mA 76 -- -- 2 mA 10 -- -- 1.0 mA 2.0 -- 0.8 8.0 3.5 50 uA 1. Typical characteristics are at TA=25OC and not 100% tested. 2. Undershoot: -1.0V in case of pulse width less than 20 ns. 3. Overshoot: VCC+1.0V in case of pulse width less than 20 ns. 4. FMAX=1/tRC. 5. ICC (MAX.) is 30mA/75mA at VCC=3.0V/5.0V and TA=70OC. 6. ICCSB1(MAX.) is 4.0uA/25uA at VCC=3.0V/5.0V and TA=70OC. R0201-BS616LV8016 3 Revision 2.3 May. 2006 BS616LV8016 O O n DATA RETENTION CHARACTERISTICS (TA = -40 C to +85 C) SYMBOL VDR PARAMETER TEST CONDITIONS CE1≧VCC-0.2V or CE2≦0.2V, VCC for Data Retention (3) ICCDR VIN≧VCC-0.2V or VIN≦0.2V CE1≧VCC-0.2V or CE2≦0.2V, Data Retention Current VIN≧VCC-0.2V or VIN≦0.2V Chip Deselect to Data Retention Time tCDR MIN. TYP. (1) MAX. UNITS 1.5 -- -- V -- 0.4 4.0 uA 0 -- -- ns tRC (2) -- -- ns See Retention Waveform tR Operation Recovery Time 1. VCC=1.5V, TA=25OC and not 100% tested. 2. tRC = Read Cycle Time. 3. ICCDR(Max.) is 2.0uA at TA=70OC. n LOW VCC DATA RETENTION WAVEFORM (1) (CE1 Controlled) Data Retention Mode VCC VDR≧1.5V VCC tCDR tR CE1≧VCC - 0.2V VIH CE1 VCC VIH n LOW VCC DATA RETENTION WAVEFORM (2) (CE2 Controlled) Data Retention Mode VDR≧1.5V VCC VCC tCDR VCC tR CE2≦0.2V CE2 VIL VIL n AC TEST CONDITIONS n KEY TO SWITCHING WAVEFORMS (Test Load and Input/Output Reference) Input Pulse Levels Vcc / 0V Input Rise and Fall Times 1V/ns Input and Output Timing Reference Level 0.5Vcc Output Load WAVEFORM tCLZ, tOLZ, tCHZ, tOHZ, tWHZ CL = 5pF+1TTL Others CL = 30pF+1TTL ALL INPUT PULSES 1 TTL Output CL(1) VCC GND 90% 10% → ← Rise Time: 1V/ns 90% INPUTS OUTPUTS MUST BE STEADY MUST BE STEADY MAY CHANGE FROM “H” TO “L” WILL BE CHANGE FROM “H” TO “L” MAY CHANGE FROM “L” TO “H” WILL BE CHANGE FROM “L” TO “H” DON’T CARE ANY CHANGE PERMITTED CHANGE : STATE UNKNOW DOES NOT APPLY CENTER LINE IS HIGH INPEDANCE “OFF” STATE 10% → ← Fall Time: 1V/ns 1. Including jig and scope capacitance. R0201-BS616LV8016 4 Revision 2.3 May. 2006 BS616LV8016 O O n AC ELECTRICAL CHARACTERISTICS (TA = -40 C to +85 C) READ CYCLE JEDEC PARANETER PARAMETER NAME NAME DESCRIPTION CYCLE TIME : 55ns (VCC=3.0~5.5V) CYCLE TIME : 70ns (VCC=2.7~5.5V) MIN. TYP. MAX. MIN. TYP. MAX. UNITS tAVAX tRC Read Cycle Time 55 -- -- 70 -- -- ns tAVQX tAA Address Access Time -- -- 55 -- -- 70 ns tELQV tACS1 Chip Select Access Time (CE1) -- -- 55 -- -- 70 ns tELQV tACS2 Chip Select Access Time (CE2) -- -- 55 -- -- 70 ns tBLQV tBA Data Byte Control Access Time (LB, UB) -- -- 55 -- -- 70 ns tGLQV tOE Output Enable to Output Valid -- -- 30 -- -- 35 ns tELQX tCLZ1 Chip Select to Output Low Z (CE1) 10 -- -- 10 -- -- ns tELQX tCLZ2 Chip Select to Output Low Z (CE2) 10 -- -- 10 -- -- ns tBLQX tBE Data Byte Control to Output Low Z (LB, UB) 10 -- -- 10 -- -- ns tGLQX tOLZ Output Enable to Output Low Z 5 -- -- 5 -- -- ns tEHQZ tCHZ1 Chip Select to Output High Z (CE1) -- -- 30 -- -- 35 ns tEHQZ tCHZ2 Chip Select to Output High Z (CE2) -- -- 30 -- -- 35 ns tBHQZ tBDO Data Byte Control to Output High Z (LB, UB) -- -- 30 -- -- 35 ns tGHQZ tOHZ Output Enable to Output High Z -- -- 25 -- -- 30 ns tAVQX tOH Data Hold from Address Change 10 -- -- 10 -- -- ns n SWITCHING WAVEFORMS (READ CYCLE) READ CYCLE 1 (1,2,4) tRC ADDRESS tOH tAA tOH DOUT R0201-BS616LV8016 5 Revision 2.3 May. 2006 BS616LV8016 READ CYCLE 2 (1,3,4) CE1 tACS1 CE2 tACS2 tCLZ tCHZ (5) (5) DOUT READ CYCLE 3 (1, 4) tRC ADDRESS tAA OE tOH tOE tOLZ CE1 (5) tACS1 tCLZ1 CE2 (5) tOHZ tCHZ (5) (1,5) tACS2 tCLZ2 tCHZ2 (2,5) tBA LB, UB tBE tBDO DOUT NOTES: 1. WE is high in read Cycle. 2. Device is continuously selected when CE1 = VIL and CE2= VIH. 3. Address valid prior to or coincident with CE1 transition low and/or CE2 transition high. 4. OE = VIL. 5. Transition is measured ± 500mV from steady state with CL = 5pF. The parameter is guaranteed but not 100% tested. R0201-BS616LV8016 6 Revision 2.3 May. 2006 BS616LV8016 O O n AC ELECTRICAL CHARACTERISTICS (TA = -40 C to +85 C) WRITE CYCLE JEDEC PARANETER PARAMETER NAME NAME DESCRIPTION CYCLE TIME : 55ns (VCC=3.0~5.5V) CYCLE TIME : 70ns (VCC=2.7~5.5V) MIN. TYP. MAX. MIN. TYP. MAX. UNITS tAVAX tWC Write Cycle Time 55 -- -- 70 -- -- ns tAVWL tAS Address Set up Time 0 -- -- 0 -- -- ns tAVWH tAW Address Valid to End of Write 55 -- -- 70 -- -- ns tELWH tCW Chip Select to End of Write 55 -- -- 70 -- -- ns tBLWH tBW Data Byte Control to End of Write 25 -- -- 30 -- -- ns tWLWH tWP Write Pulse Width 30 -- -- 35 -- -- ns tWHAX tWR1 Write Recovery Time (CE1, WE) 0 -- -- 0 -- -- ns tWHAX tWR2 Write Recovery Time (CE2) 0 -- -- 0 -- -- ns tWLQZ tWHZ Write to Output High Z -- -- 25 -- -- 30 ns tDVWH tDW Data to Write Time Overlap 25 -- -- 30 -- -- ns tWHDX tDH Data Hold from Write Time 0 -- -- 0 -- -- ns tGHQZ tOHZ Output Disable to Output in High Z -- -- 25 -- -- 30 ns tWHQX tOW End of Write to Output Active 5 -- -- 5 -- -- ns (LB, UB) n SWITCHING WAVEFORMS (WRITE CYCLE) WRITE CYCLE 1 (1) tWC ADDRESS OE CE1 (5) CE2 (5) tCW (11) tCW (11) tWR1 (3) tWR2 tBW (3) LB, UB tAW WE tWP tAS tOHZ (2) (4,10) DOUT tDH tDW DIN R0201-BS616LV8016 7 Revision 2.3 May. 2006 BS616LV8016 WRITE CYCLE 2 (1,6) tWC ADDRESS (5) CE1 tCW (11) tCW (11) CE2 tBW (12) LB, UB tAW tWP WE tAS tWHZ tWR (3) (2) (4,10) tOW (7) (8) DOUT tDW tDH (8,9) DIN NOTES: 1. WE must be high during address transitions. 2. The internal write time of the memory is defined by the overlap of CE1 and CE2 active and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. 3. tWR is measured from the earlier of CE1 or WE going high or CE2 going low at the end of write cycle. 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. 5. If the CE1 low transition or the CE2 high transition occurs simultaneously with the WE low transitions or after the WE transition, output remain in a high impedance state. 6. OE is continuously low (OE = VIL). 7. DOUT is the same phase of write data of this write cycle. 8. DOUT is the read data of next address. 9. If CE1 is low and CE2 is high during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. 10. Transition is measured ± 500mV from steady state with CL = 5pF. The parameter is guaranteed but not 100% tested. 11. tCW is measured from the later of CE1 going low or CE2 going high to the end of write. 12. The change of Read/Write cycle must accompany with CE or address toggled. R0201-BS616LV8016 8 Revision 2.3 May. 2006 BS616LV8016 n ORDERING INFORMATION BS616LV8016 X X Z YY SPEED 55: 55ns 70: 70ns PKG MATERIAL -: Normal G: Green, RoHS Compliant P: Pb free, RoHS Compliant GRADE C: +0oC ~ +70oC I: -40oC ~ +85oC PACKAGE D: DICE F: BGA-48-0912 Note: BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its products for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support systems and critical medical instruments. 0.25±0.05 n PACKAGE DIMENSIONS NOTES: 1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. 1.2 Max. 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS. SIDE VIEW D 3.375 0.1 D1 N D E D1 E1 e 48 12.0 9.0 5.25 3.75 0.75 E±0.1 2.625 E1 e SOLDER BALL 0.35 ±0.05 VIEW A 48 mini-BGA (9mm x 12mm) R0201-BS616LV8016 9 Revision 2.3 May. 2006 BS616LV8016 n Revision History Revision No. History Draft Date 2.2 Add Icc1 characteristic parameter Improve Iccsb1 spec. I-grade from 110uA to 50uA at 5.0V 10uA to 8.0uA at 3.0V C-grade from 55uA to 25uA at 5.0V 5.0uA to 4.0uA at 3.0V Jan. 13, 2006 2.3 Change I-grade operation temperature range - from –25OC to –40OC May. 25, 2006 R0201-BS616LV8016 10 Remark Revision 2.3 May. 2006