Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) High Speed 10MBit/s Logic Gate Optocouplers Features Description ■ ■ ■ ■ ■ ■ ■ The 6N137M, HCPL2601M, HCPL2611M single-channel and HCPL2630M, HCPL2631M dual-channel optocouplers consist of a 850 nm AlGaAS LED, optically coupled to a very high speed integrated photo-detector logic gate with a strobable output. This output features an open collector, thereby permitting wired OR outputs. The switching parameters are guaranteed over the temperature range of -40°C to +85°C. A maximum input signal of 5mA will provide a minimum output sink current of 13mA (fan out of 8). Very high speed – 10 MBit/s Superior CMR – 10 kV/µs Fan-out of 8 over -40°C to +85°C Logic gate output Strobable output Wired OR-open collector U.L. recognized (File # E90700, Vol. 2) Applications ■ ■ ■ ■ ■ ■ ■ Ground loop elimination LSTTL to TTL, LSTTL or 5-volt CMOS Line receiver, data transmission Data multiplexing Switching power supplies Pulse transformer replacement Computer-peripheral interface An internal noise shield provides superior common mode rejection of typically 10kV/µs. The HCPL2601M and HCPL2631M has a minimum CMR of 5kV/µs. The HCPL2611M has a minimum CMR of 10kV/µs. Schematics Package Outlines 8 VCC N/C 1 8 8 8 VCC + 1 1 1 VF1 + 2 7 VE _ 2 6 VO _ 7 V01 VF _ 8 3 V 5 GND N/C 4 6N137M HCPL2601M HCPL2611M 6 V02 3 8 1 1 F2 5 GND + 4 HCPL2630M HCPL2631M (Preliminary) A 0.1µF bypass capacitor must be connected between pins 8 and 5(1). ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 Truth Table (Positive Logic) Input Enable Output H H L L H H H L H L L H H NC L L NC H www.fairchildsemi.com Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers February 2010 Symbol Parameter Value Units TSTG Storage Temperature -40 to +125 °C TOPR Operating Temperature -40 to +100 °C TSOL Lead Solder Temperature 260 for 10 sec °C mA EMITTER IF DC/Average Forward Single Channel 50 Input Current Dual Channel (Each Channel) 30 VE Enable Input Voltage Not to Exceed VCC by more than 500mV Single Channel 5.5 V VR Reverse Input Voltage Each Channel 5.0 V PI Power Dissipation Single Channel 100 mW Dual Channel (Each Channel) 45 DETECTOR Supply Voltage VCC (1 minute max) 7.0 V 50 mA IO Output Current Dual Channel (Each Channel) 50 VO Output Voltage Each Channel 7.0 V PO Collector Output Single Channel 85 mW Power Dissipation Dual Channel (Each Channel) 60 Single Channel Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. Symbol Parameter Min. Max. Units IFL Input Current, Low Level 0 250 µA IFH Input Current, High Level *6.3 15 mA VCC Supply Voltage, Output 4.5 5.5 V VEL Enable Voltage, Low Level 0 0.8 V VEH Enable Voltage, High Level 2.0 VCC V TA Low Level Supply Current -40 +85 °C N Fan Out (TTL load) 8 *6.3mA is a guard banded value which allows for at least 20% CTR degradation. Initial input current threshold value is 5.0mA or less. ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 2 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Absolute Maximum Ratings (TA = 25°C unless otherwise specified) Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Individual Component Characteristics Symbol Parameter Test Conditions Min. Typ.* Max. Unit 1.8 V EMITTER VF Input Forward Voltage IF = 10mA BVR Input Reverse Breakdown Voltage IR = 10µA CIN Input Capacitance VF = 0, f = 1MHz Input Diode Temperature Coefficient IF = 10mA ICCH High Level Supply Current VCC = 5.5V, IF = 0mA, VE = 0.5V Single Channel 6 10 Dual Channel 10 15 ICCL Low Level Supply Current Single Channel VCC = 5.5V, IF = 10mA 8 13 Dual Channel VE = 0.5V IEL Low Level Enable Current VCC = 5.5V, VE = 0.5V IEH High Level Enable Current VCC = 5.5V, VE = 2.0V VEH High Level Enable Voltage VCC = 5.5V, IF = 10mA TA = 25°C ∆VF / ∆TA 1.4 1.75 5.0 V 60 pF -1.4 mV/°C DETECTOR VEL Low Level Enable Voltage VCC = 5.5V, IF = 10mA mA mA 14 21 -0.7 -1.6 mA -0.5 -1.6 mA 2.0 V (3) 0.8 V Switching Characteristics (TA = -40°C to +85°C, VCC = 5V, IF = 7.5mA unless otherwise specified) Symbol TPLH TPHL AC Characteristics Test Conditions Propagation Delay Time to Output HIGH Level RL = 350Ω, CL = 15pF(4) (Fig. 12) Propagation Delay Time to Output LOW Level TA = 25°C(5) |TPHL–TPLH| Pulse Width Distortion TA = 25°C Min. Typ.* 20 40 Max. Unit 75 ns 100 25 40 RL = 350Ω, CL = 15pF (Fig. 12) 75 ns 100 (RL = 350Ω, CL = 15pF (Fig. 12) 1 35 ns tr Output Rise Time (10–90%) RL = 350Ω, CL = 15pF (Fig. 12) 30 ns tf Output Rise Time (90–10%) RL = 350Ω, CL = 15pF(7) (Fig. 12) 10 ns tELH Enable Propagation Delay Time to Output HIGH Level IF = 7.5mA, VEH = 3.5V, RL = 350Ω, CL = 15pF(8) (Fig. 13) 15 ns tEHL Enable Propagation Delay Time to Output LOW Level IF = 7.5mA, VEH = 3.5V, RL = 350Ω, CL = 15pF(9) (Fig. 13) 15 ns Common Mode Transient Immunity (at Output HIGH Level) TA = 25°C, |VCM| = 50V 6N137M, HCPL2630M (Peak), IF = 0mA, HCPL2601M, VOH (Min.) = 2.0V, HCPL2631M RL = 350Ω(10) (Fig. 14) 10,000 V/µs Common Mode Transient Immunity (at Output LOW Level) RL = 350Ω, IF = 7.5mA, 6N137M, HCPL2630M VOL (Max.) = 0.8V, HCPL2601M, TA = 25°C(11) (Fig. 14) HCPL2631M |CMH| |VCM| = 400V |CML| HCPL2611M |VCM| = 400V ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 (6) HCPL2611M 5000 10,000 10,000 15,000 V/µs 10,000 5000 10,000 10,000 15,000 www.fairchildsemi.com 3 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Electrical Characteristics (TA = 0 to 70°C unless otherwise specified) Transfer Characteristics (TA = -40 to +85°C unless otherwise specified) Symbol DC Characteristics Test Conditions Min. Typ.* Max. Unit 100 µA IOH HIGH Level Output Current VCC = 5.5V, VO = 5.5V, IF = 250µA, VE = 2.0V(2) VOL LOW Level Output Current VCC = 5.5V, IF = 5mA, VE = 2.0V, ICL = 13mA(2) 0.4 0.6 V IFT Input Threshold Current VCC = 5.5V, VO = 0.6V, VE = 2.0V, IOL = 13mA 3 5 mA Max. Unit 1.0* µA Isolation Characteristics (TA = -40°C to +85°C unless otherwise specified.) Symbol II-O Characteristics Test Conditions Min. Typ.* Input-Output Insulation Leakage Current Relative humidity = 45%, TA = 25°C, t = 5s, VI-O = 3000 VDC(12) VISO Withstand Insulation Test Voltage RH < 50%, TA = 25°C, II-O ≤ 10µA, t = 1 min.(12) RI-O Resistance (Input to Output) VI-O = 500V(12) 1011 Ω Capacitance (Input to Output) 1MHz(12) 1 pF CI-O f= 5000 VRMS *All Typicals at VCC = 5V, TA = 25°C Notes: 1. The VCC supply to each optoisolator must be bypassed by a 0.1µF capacitor or larger. This can be either a ceramic or solid tantalum capacitor with good high frequency characteristic and should be connected as close as possible to the package VCC and GND pins of each device. 2. Each channel. 3. Enable Input – No pull up resistor required as the device has an internal pull up resistor. 4. tPLH – Propagation delay is measured from the 3.75mA level on the HIGH to LOW transition of the input current pulse to the 1.5 V level on the LOW to HIGH transition of the output voltage pulse. 5. tPHL – Propagation delay is measured from the 3.75mA level on the LOW to HIGH transition of the input current pulse to the 1.5 V level on the HIGH to LOW transition of the output voltage pulse. 6. tr – Rise time is measured from the 90% to the 10% levels on the LOW to HIGH transition of the output pulse. 7. tf – Fall time is measured from the 10% to the 90% levels on the HIGH to LOW transition of the output pulse. 8. tELH – Enable input propagation delay is measured from the 1.5V level on the HIGH to LOW transition of the input voltage pulse to the 1.5V level on the LOW to HIGH transition of the output voltage pulse. 9. tEHL – Enable input propagation delay is measured from the 1.5V level on the LOW to HIGH transition of the input voltage pulse to the 1.5V level on the HIGH to LOW transition of the output voltage pulse. 10. CMH – The maximum tolerable rate of rise of the common mode voltage to ensure the output will remain in the HIGH state (i.e., VOUT > 2.0V). Measured in volts per microsecond (V/µs). 11. CML – The maximum tolerable rate of rise of the common mode voltage to ensure the output will remain in the LOW output state (i.e., VOUT < 0.8V). Measured in volts per microsecond (V/µs). 12. Device considered a two-terminal device: Pins 1, 2, 3 and 4 shorted together, and Pins 5, 6, 7 and 8 shorted together. ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 4 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Electrical Characteristics (Continued) Fig. 1 Low Level Output Voltage vs. Ambient Temperature Fig. 2 Input Diode Forward Voltage vs. Forward Current IF = 5mA VE = 2V VCC = 5.5V 0.7 IF – FORWARD CURRENT (mA) VOL – LOW LEVEL OUTPUT VOLTAGE (V) 0.8 0.6 IOL = 12.8mA 0.5 IOL = 16mA 0.4 0.3 IOL = 6.4mA IOL = 9.6mA 0.2 10 1 0.100 0.010 0.1 0.0 -40 -20 0 20 40 60 80 0.001 0.9 100 1.0 1.1 TA – AMBIENT TEMPERATURE (°C) Fig. 3 Switching Time vs. Forward Current 1.4 1.5 1.6 50 IOL – LOW LEVEL OUTPUT CURRENT (mA) VCC = 5V TA = 25°C TP – PROPAGATION DELAY (ns) 1.3 Fig. 4 Low Level Output vs. Ambient Temperature 120 100 80 RL = 4kΩ (tPLH) RL = 350Ω (tPLH) 60 RL = 1kΩ (tPLH) 40 RL = 4kΩ (tPHL) RL = 1kΩ (tPHL) RL = 350Ω (tPHL) 20 0 5 7 9 11 13 45 IF = 15mA 40 IF = 10mA 35 IF = 5mA 30 VCC = 5V VE = 2V VOL = 0.6V 25 20 -40 15 -20 Fig. 5 Input Threshold Current vs. Ambient Temperature 40 60 80 100 Fig. 6 Output Voltage vs. Input Forward Current VCC = 5V VE = 2V VOL = 0.6V VO – OUTPUT VOLTAGE (V) 5 3.0 RL = 350Ω 2.5 RL = 1kΩ 2.0 RL = 4kΩ 1.5 1.0 -40 20 6 4.0 3.5 0 TA – AMBIENT TEMPERATURE (°C) IF – FORWARD CURRENT (mA) IFT – INPUT THRESHOLD CURRENT (mA) 1.2 VF – FORWARD VOLTAGE (V) 4 RL = 1kΩ 3 RL = 350Ω 2 RL = 4kΩ 1 -20 0 20 40 60 80 0 100 TA – AMBIENT TEMPERATURE (°C) ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 0 1 2 3 4 5 6 IF - FORWARD CURRENT (mA) www.fairchildsemi.com 5 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Typical Performance Curves Fig. 7 Pulse Width Distortion vs. Temperature Fig. 8 Rise and Fall Time vs. Temperature 500 50 IF = 7.5mA VCC = 5V tR / tF – RISE AND FALL TIME (ns) PWD – PULSE WIDTH DISTORTION (ns) 60 40 RL = 4kΩ 30 20 10 RL = 1kΩ 0 -10 -40 400 IF = 7.5mA VCC = 5V RL = 4kΩ (tR) 300 200 RL = 1kΩ (tR) 100 RL = 350Ω (tR) 0 RL = 4kΩ (tF) RL = 1kΩ (tF) RL = 350Ω (tF) RL = 350Ω -20 0 20 40 60 80 -100 -40 100 -20 TA – AMBIENT TEMPERATURE (°C) 20 40 60 80 100 Fig. 10 Switching Time vs. Temperature 100 IF = 7.5mA VCC = 5V 90 80 TP – PROPAGATION DELAY (ns) TE – ENABLE PROPAGATION DELAY (ns) Fig. 9 Enable Propagation Delay vs. Temperature 100 RL = 4kΩ (tELH) 60 40 RL = 1kΩ (tELH) RL = 350Ω (tELH) 20 RL = 4kΩ/1kΩ/350Ω (tEHL) 0 -40 0 TA – AMBIENT TEMPERATURE (°C) -20 0 20 40 60 80 RL = 4kΩ (tPLH) 80 70 60 RL = 1kΩ (tPLH) 50 RL = 350Ω (tPLH) 40 RL = 4kΩ (tPHL) RL = 1kΩ (tPHL) RL = 350Ω (tPHL) 30 20 -40 100 IF = 7.5mA VCC = 5V -20 TA – AMBIENT TEMPERATURE (°C) 0 20 40 60 80 100 TA – AMBIENT TEMPERATURE (°C) Fig. 11 High Level Output Current vs. Temperature IOH – HIGH LEVEL OUTPUT CURRENT (µA) 1.6 1.4 1.2 VCC = 5V VO = 5.5V VE = 2V IF = 250µA 1.0 0.8 0.6 0.4 0.2 0 -40 -20 0 20 40 60 80 100 TA – AMBIENT TEMPERATURE (°C) ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 6 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Typical Performance Curves (Continued) Pulse Generator tr = 5ns Z O = 50Ω +5V IF = 7.5 mA VCC 1 IF = 3.75 mA 8 Input (IF ) 7 Output (VO ) t PHL 2 Input Monitor (I F) .1 µf bypass RL Output (VO ) 6 3 CL 47 4 GND tPLH 1.5 V 90% Output (VO ) 10% 5 tf tr Fig. 12 Test Circuit and Waveforms for tPLH, tPHL, tr and tf Pulse Generator tr = 5ns Z O = 50Ω Input Monitor (V E) +5V 3.0 V Input (VE ) VCC 1 8 1.5 V t EHL 7.5 mA 7 2 .1 µf bypass RL 1.5 V Output (VO ) 6 3 t ELH Output (VO ) CL 4 GND 5 Fig. 13 Test Circuit tEHL and tELH ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 7 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Test Circuits VCC IF A 1 8 2 7 3 6 +5V .1 µf bypass 350Ω B VFF 4 GND Output (VO) 5 VCM Pulse Gen Peak VCM 0V CM H 5V Switching Pos. (A), IF = 0 VO VO (Min) VO (Max) VO 0.5 V Switching Pos. (B), I F = 7.5 mA CM L Fig. 14 Test Circuit Common Mode Transient Immunity ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 8 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Test Circuits (Continued) Through Hole 0.4" Lead Spacing (Option TV) (Pending) PIN 1 ID. 4 3 2 PIN 1 ID. 1 4 3 2 1 0.270 (6.86) 0.250 (6.35) 5 6 7 0.270 (6.86) 0.250 (6.35) 8 5 0.154 (3.90) 0.120 (3.05) 0.022 (0.56) 0.016 (0.41) 7 8 0.390 (9.91) 0.370 (9.40) 0.020 (0.51) MIN 0.200 (5.08) MAX 6 0.156 (3.94) 0.144 (3.68) 0.070 (1.78) 0.045 (1.14) SEATING PLANE SEATING PLANE 0.390 (9.91) 0.370 (9.40) 0.156 (3.94) 0.070 (1.78) 0.144 (3.68) 0.045 (1.14) 0.020 (0.51) MIN 0.200 (5.08) MAX 15° MAX 0.016 (0.40) 0.008 (0.20) 0.154 (3.90) 0.120 (3.05) 0.300 (7.62) TYP 0.100 (2.54) TYP 0.022 (0.56) 0.016 (0.41) 0.016 (0.40) 0.008 (0.20) 0.100 (2.54) TYP 0.031 (0.78) Surface Mount – 0.3" Lead Spacing (Option S) 0° to 15° 0.400 (10.16) TYP 8-Pin Surface Mount DIP – Land Pattern (Option S) 0.390 (9.91) 0.370 (9.40) 4 3 2 1 0.070 (1.78) PIN 1 ID. 0.060 (1.52) 0.270 (6.86) 0.250 (6.35) 5 6 7 0.100 (2.54) 8 0.295 (7.49) 0.156 (3.94) 0.144 (3.68) 0.070 (1.78) 0.045 (1.14) 0.020 (0.51) MIN 0.200 (5.08) MAX 0.022 (0.56) 0.016 (0.41) 0.100 (2.54) TYP 0.415 (10.54) 0.300 (7.62) TYP 0.030 (0.76) 0.016 (0.40) 0.008 (0.20) 0.015 (0.40) MIN Both Sides 0.315 (8.00) MIN 0.405 (10.30) MAX. Note: All dimensions are in inches (millimeters) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 9 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Package Dimensions Option Example Part Number No Suffix 6N137M S 6N137SM SD 6N137SDM V 6N137VM TV 6N137TVM IEC60747-5-2 approval pending (VDE), 0.4” lead spacing SV 6N137SVM IEC60747-5-2 approval pending (VDE), surface mount SDV 6N137SDVM Description Standard Through Hole Device, 50 pcs per tube Surface Mount Lead Bend Surface Mount; Tape and Reel IEC60747-5-2 approval pending (VDE) IEC60747-5-2 approval pending (VDE), surface mount, tape and reel Marking Information 1 6N137 V 3 XX YY 4 B 2 6 5 Definitions 1 Fairchild logo 2 Device number 3 VDE mark (Note: Only appears on parts ordered with VDE option – See order entry table) (pending approval) 4 Two digit year code, e.g., ‘07’ 5 Two digit work week ranging from ‘01’ to ‘53’ 6 Assembly package code Note: ‘HCPL’ devices are marked only with the numerical characters (for example, HCPL2630 is marked as ‘2630’). The ‘M’ suffix on the part number is an order identifier only. It is used to identify orders for the white package version. The ‘M’ does not appear on the device’s top mark. ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 10 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Ordering Information D0 P0 t K0 P2 E F A0 W1 d t P User Direction of Feed Symbol W W B0 Description D1 Dimension in mm Tape Width 16.0 ± 0.3 Tape Thickness 0.30 ± 0.05 P0 Sprocket Hole Pitch 4.0 ± 0.1 D0 Sprocket Hole Diameter 1.55 ± 0.05 E Sprocket Hole Location 1.75 ± 0.10 F Pocket Location 7.5 ± 0.1 2.0 ± 0.1 P2 P Pocket Pitch A0 Pocket Dimensions 12.0 ± 0.1 10.30 ±0.20 B0 10.30 ±0.20 K0 4.90 ±0.20 W1 d R Cover Tape Width 13.2 ± 0.2 Cover Tape Thickness 0.1 max Max. Component Rotation or Tilt 10° Min. Bending Radius 30 ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 11 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Carrier Tape Specifications (Option SD) Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers Reflow Profile Temperature (°C) TP 260 240 TL 220 200 180 160 140 120 100 80 60 40 20 0 Max. Ramp-up Rate = 3°C/S Max. Ramp-down Rate = 6°C/S tP Tsmax tL Preheat Area Tsmin ts 120 240 360 Time 25°C to Peak Time (seconds) Profile Freature Pb-Free Assembly Profile Temperature Min. (Tsmin) 150°C Temperature Max. (Tsmax) 200°C Time (tS) from (Tsmin to Tsmax) 60–120 seconds Ramp-up Rate (tL to tP) 3°C/second max. Liquidous Temperature (TL) 217°C Time (tL) Maintained Above (TL) 60–150 seconds Peak Body Package Temperature 260°C +0°C / –5°C Time (tP) within 5°C of 260°C 30 seconds Ramp-down Rate (TP to TL) 6°C/second max. Time 25°C to Peak Temperature ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 8 minutes max. www.fairchildsemi.com 12 AccuPower Auto-SPM Build it Now CorePLUS CorePOWER CROSSVOLT CTL Current Transfer Logic DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax ® Fairchild® Fairchild Semiconductor® FACT Quiet Series FACT® ® FAST FastvCore FETBench FlashWriter®* FPS F-PFS ® FRFET SM Global Power Resource Green FPS Green FPS e-Series Gmax GTO IntelliMAX ISOPLANAR MegaBuck MICROCOUPLER MicroFET MicroPak MicroPak2 MillerDrive MotionMax Motion-SPM OptoHiT™ OPTOLOGIC® OPTOPLANAR® ® PDP SPM™ Power-SPM PowerTrench® PowerXS™ Programmable Active Droop ® QFET QS Quiet Series RapidConfigure Saving our world, 1mW/W/kW at a time™ SignalWise SmartMax SMART START SPM® STEALTH SuperFET SuperSOT -3 SuperSOT -6 SuperSOT -8 SupreMOS SyncFET Sync-Lock™ ® * The Power Franchise ® TinyBoost TinyBuck TinyCalc TinyLogic® TINYOPTO TinyPower TinyPWM TinyWire TriFault Detect TRUECURRENT * SerDes ® UHC Ultra FRFET UniFET VCX VisualMax XS™ * Trademarks of System General Corporation, used under license by Fairchild Semiconductor. DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD’S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Product Status Advance Information Formative / In Design Preliminary First Production No Identification Needed Full Production Obsolete Not In Production Definition Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. Rev. I47 ©2009 Fairchild Semiconductor Corporation 6N137M, HCPL2601M, HCPL2611M, HCPL2630M, HCPL2631M Rev. 1.0.3 www.fairchildsemi.com 13 Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M (Preliminary) — High Speed 10MBit/s Logic Gate Optocouplers TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.