Integrated Circuit Systems, Inc. ICS9222-01 Dual Memory Clock Generator General Description Features The ICS9222-01 is a High-speed clock generator providing two channels up to 450 MHz differential clock source for direct Rambus_memory system. It includes two independent DDLL’s (Distributed Delay locked loop) and phase detection mechanisms to synchronize eachdirect Rambus_ channel clock to an external system clock. ICS9222-01 provides a solution for a broad range of Direct Rambus memory applications. The device works in conjunction with the ICS964S101, as well as 9250-22 and others (depending on chipset). • • The ICS9222-01 power management support system turns “off” the Rambus channel clock to minimize power consumption for mobile and other power sensitive applications. In “clock off” mode the device remains “on” while the output is disabled, allowing fast transitions between clock-off and clock–on states. In “power down” mode it completely powers down for minimum power dissipation. • • Block Diagram Pin Configuration Test MUX Bypass MUX GND Bypclk PLLclk PCLK1 SYNCLK1 Phase Detector CLK1 CLKB1 Phase Aligner REFCLK B A MULT (2:0) 2 GND PLL CLK0 CLKB0 Phase Aligner Phase Detector GND PAclk VDDREF REFCLK VDDC SYNCLK0 PCLK0 GND VDDP GND SYNCLK1 PCLK1 VDDC VDDIPD CLK_STOP# PD# 1 2 3 4 5 6 7 8 9 10 11 12 13 14 ICS9222-01 CLK_STOP# PD# FS (2:0) • • • Compatible with all Direct Rambus™ based ICs Up to 450 MHz differential clock source for direct Rambus™ memory system Cycle to cycle jitter is less than 100 ps 3.3 ± 5% supply Synchronization flexibility: Supports systems that need clock domains of Rambus channel to synchronize with system or processor clock, or systems that do not require synchronization of the Rambus clock to another system clock. Excellent power management support REFCLK input is from the main clock generator such as a 9250-22. 28 27 26 25 24 23 22 21 20 19 18 17 16 15 PCLK0 SYNCLK0 28-Pin TSSOP 0274C—11/14/05 FS0 FS1 FS2 GND CLKB0 CLK0 VDDCLK VDDCLK CLK1 CLKB1 GND MULT_0 MULT_1 MULT_2 ICS9222-01 Pin Descriptions Pin # Name Type Description 1, 7, 21, 22 2 3, 11 6, 8, 18, 25 VDD REFCLK VDDC GND PWR IN PWR PWR 4, 5, 9, 10 PCLK, SYNCLK IN 12 13 VDDIPD CLK_ STOP# PWR IN 14 PD# IN 15, 16, 17 MULT (2:0) IN 19, 24 20, 23 CLKB (1:0) CLK (1:0) OUT OUT 26, 27, 28 FS (2:0) IN 3.3 V power supply Reference clock Power for phase aligners Ground Phase controller input, used to drive a phase aligner that adjusts the phase of the busclk. Voltage for phase detector inputs Active low output enable/disable for CLK/CLKB 3.3V CMOS active low power down, the device is powered down when the "(PD#) =0" 3.3V CMOS PLL Multiplier select, logic for selecting the multiply ratio for the PLL from the input REFCLK Clock output Complement Clock output 3.3V CMOS Mode control, used in selecting bypass, test, normal, and output test (OE) 0274C—11/14/05 2 ICS9222-01 PLL Divider Selection and PLL Values (PLLCLK=REFCLK*A/B) MULT_0 MULT_1 MULT_2 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 A B CLK(1:0)/CL KB(1:0) w/ REFCLK= 50MHz 4 9 6 9 8 16 8 10 1 2 1 1 3 3 1 1 Reserved Reserved 300 450 Reserved Reserved 400 Reserved CLK(1:0)/CL KB(1:0) w/ REFCLK= 66MHz 267MHz 300 400 Reserved Reserved 356 Reserved Reserved Bypass and Test Mode Select FS0 FS1 FS2 MODE CLK (1:0) CLKB (1:0) 0 0 0 Normal CLK CLKB 0 0 1 Supplier Test Reserved Reserved 0 0 1 1 0 1 OE OE 1 0 0 Bypass 1 1 1 0 1 1 1 0 1 Supplier Test Test Reserved Tristate Tristate Non-aligned CLK Reserved REFCLK Reserved Tristate Tristate Non-aligned CLKB Reserved REFCLKB Reserved 0274C—11/14/05 3 ICS9222-01 Absolute Maximum Ratings Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4.0 V Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . GND –0.5 V to VDD +0.5 V Ambient Operating Temperature . . . . . . . . . . . . . 0°C to +70°C Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . –65°C to +150°C Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Electrical Characteristics - Input / Supply / Outputs TA = 0 - 70C; Supply Voltage VDD = 3.3 V +/-10% (unless otherwise stated) PARAMETER Supply Voltage REFCLK Input cycle time Input Cycle-to-Cycle Jitter Input Duty Cycle over 10K cycles Input frequency of modulation Modulation index Phase detector input cycle time at PCLK (1:0) & SYNCLK (1:0) Initial phase error at phase detector inputs Phase detector input duty cycle over 10K cycles Input rise & fall times (measured at 20%-80% of input voltage) for PCLK (1:0), SYNCLK (1:0) & REFCLK Input capacitance at PCLK (1:0) & SYNCLK (1:0) & REFCLK Input capacitance matching at PCLK (1:0) & SYNCLK (1:0) Input capacitance at CMOS pins Input (CMOS) signal low voltage Input (CMOS) signal high voltage REFCLK input low voltage REFCLK input high voltage Input signal low voltage for PD inputs and STOP_CLK Input signal high voltage for PD inputs and STOP_CLK Input supply reference for REFCLK Input supply reference for PD inputs Phase detector phase error for distributed loop measured at PCLK (1:0) & SYNCLK (1:0) Clock Cycle time Cycle-to-cycle jitter at CLK (1:0) & CLKB (1:0) Total jitter over 2 ,3 or 4 cycles Phase aligner phase step size CLK (1:0) & CLKB (1:0) PLL output phase error when tracking SSC Output crossing-point voltage Output voltage during Clk Stop (CLK_STOP#=0) Output Voltage swing Output low voltage Output high voltage Output duty cycle over 10K cycles Output cycle-to-cycle duty cycle error Output rise & fall times (measured at 20%-80% of input voltage) for PCLK (1:0), SYNCLK (1:0) & REFCLK Difference between rise and fall times on a single device (20%-80%) Operating Supply Current 400MHz SYMBOL VDD t CYCLE,IN t J,IN DCIN FM,IN PM,IN t CYCLE,PD t err,init DCIN,PD MIN 3.135 10 40% 30 0.25 30 -0.5 25% MAX 3.465 40 250 60% 33 0.5 100 0.5 75% tCYCLE,PD tCYCLE,PD t IR, t IF CIN,PD ∆CIN,PD CIN,CMOS VIL VIH VIL,R VIH,R VIL,R VIH,R VDD,IR VDD,IPD 0.7 0.7 0.7 1.235 1.235 1 7 0.5 10 0.3 0.3 0.3 3.465 3.465 ns pF pF pF VDD VDD VDD,IR VDD,IR VDD,IPD VDD,IPD V V t ERR,PD t CYCLE tJ tJ t STEP t ERR,SSC VX VX,STOP VCOS VOL VOH DC t DC,ERR -100 2.5 1 -100 1.3 1.1 0.4 1 40% - 100 3.75 60 100 100 1.8 2 1 2.35 60% 50 ps ns ps ps ps ps V V V V V t CYCLE ps t CR,t CF t CR,CF 300 - 500 100 250 ps ps mA 0274C—11/14/05 4 UNIT V ns ps t CYCLE kHz % ns ICS9222-01 c N In Millimeters SYMBOL COMMON DIMENSIONS MIN MAX A -1.20 A1 0.05 0.15 A2 0.80 1.05 b 0.19 0.30 c 0.09 0.20 D SEE VARIATIONS E 6.40 BASIC E1 4.30 4.50 e 0.65 BASIC L 0.45 0.75 N SEE VARIATIONS α 0° 8° aaa -0.10 L E1 INDEX AREA E 1 2 α D A A2 In Inches COMMON DIMENSIONS MIN MAX -.047 .002 .006 .032 .041 .007 .012 .0035 .008 SEE VARIATIONS 0.252 BASIC .169 .177 0.0256 BASIC .018 .030 SEE VARIATIONS 0° 8° -.004 A1 -Ce VARIATIONS N SEATING PLANE b 28 aaa C D mm. MIN 9.60 D (inch) MAX 9.80 MIN .378 MAX .386 Reference Doc.: JEDEC Publication 95, MO-153 10-0035 4.40 mm. Body, 0.65 mm. pitch TSSOP (0.0256 Inch) (173 mil) Ordering Information ICS9222yG-01LF-T Example: ICS XXXX y G - PPP LF - T Designation for tape and reel packaging Lead Free, RoHS Compliant (Optional) Pattern Number (2 or 3 digit number for parts with ROM code patterns) Package Type G=TSSOP Revision Designator (will not correlate with datasheet revision) Device Type Prefix ICS = Standard Device 0274C—11/14/05 5 ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the customer is current and accurate. ICS9222-01 Revision History Rev. C Issue Date Description 11/14/2005 Added LF to Ordering Information Page # 5 0274C—11/14/05 6