MPS MP4651ES

MP4651
Off Line LED Driver
The Future of Analog IC Technology
DESCRIPTION
FEATURES
The MP4651 is a high performance off-line LED
driver designed for powering the LEDs especially
for high power isolated application.
•
•
•
•
•
•
•
•
•
The MP4651 utilizes fixed operating frequency
PWM control. It outputs two 180 degree phase
shifted driving signals for various external
power stages. Its enhanced 9V gate driver
provides adequate driving capability for the
external MOSFETs and directly drives the
external gate driving transformer.
The MP4651 implements fast and high contrast
ratio PWM dimming to the LEDs. PWM
dimming is controlled with either an external DC
voltage or PWM signal. The burst dimming
frequency can be synchronized to an external
synchronizing signal.
The Built-in fault management features include
open LED protection, short LED protection, over
voltage protection, and over temperature
protection. The protection interface is flexible for
various setups and is easy to use. MP4651
integrates a delay timer to recover the system.
9V Enhanced Gate Driver
Programmable Fixed Operating Frequency
Input Voltage Range from 9V to 30V
DC or PWM Input Dimming Control
Burst Dimming Frequency Synchronization
Smart Fault Protection Interface
Built-in Fault Management
Built-in Delay Timer for System Recovery
Available in a SOIC16 Package
APPLICATIONS
•
•
•
LCD TV and LCD Monitor
Flat Panel Video Displays
LED Lighting Applications
For MPS green status, please visit MPS website under Quality Assurance.
“MPS” and “The Future of Analog IC Technology” are Registered Trademarks of
Monolithic Power Systems, Inc.
The MP4651 is covered by US Patents 6,683,422, 6,316,881, and
6,114,814. Other Patents Pending.
The MP4651 is available in a 16-pin SOIC
package.
MP4651 Rev.1.0
1/13/2011
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
1
MP4651—OFF LINE LED DRIVER
SIMPLIFIED TYPICAL APPLICATION CIRCUIT
400V
.
.
.
400V GND
MP4651
REF
OVP
SYNC
1
2
3
OVP
SYNC
SSD
OVP
GR
GND
GL
16
15
14
REF
FB
4
FB
OCP
5
6
PWMOUT
COMP
FT
VCC
VIN
EN
12
OCP
10
8
9
BFS
FB
11
7 PWMOUT
PWMIN
FSET
PWMOUT
13
400V GND
Dim
EN
VIN
SYNC
MP4651 Rev.1.0
1/13/2011
SYNC
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
2
MP4651—OFF LINE LED DRIVER
ORDERING INFORMATION
Part Number*
Package
Top Marking
Free Air Temperature (TA)
MP4651ES
SOIC16
MP4651ES
-20°C to +85°C
* For Tape & Reel, add suffix –Z (e.g. MP4651ES–Z)
For RoHS Compliant Packaging, add suffix –LF (e.g. MP4651ES–LF–Z)
PACKAGE REFERENCE
PIN 1 ID
TOP VIEW
OVP
1
16
GR
SYNC
2
15
GND
SSD
3
14
GL
FB
4
13
VCC
COMP
5
12
VIN
FT
6
11
EN
PWMOUT
7
10
PWMIN
FSET
8
9
BFS
ABSOLUTE MAXIMUM RATINGS (1)
Thermal Resistance
Input Voltage VIN .......................................... 35V
GL, GR ......................................... -0.3V to 10.7V
FB, SSD ....................................... -5.8V to +5.8V
Other Pins .................................... -0.3V to +6.5V
Continuous Power Dissipation
(TA = +25°C)(2)
……………………………………………….2.5W
Junction Temperature ...............................150°C
Lead Temperature (Solder).......................260°C
Operating Frequency .............. 20kHz to 150kHz
Storage Temperature ............... -55°C to +150°C
SOIC16 ................................... 80 ...... 30 ... °C/W
Recommended Operating Conditions
(3)
Input Voltage VIN ................................. 9V to 30V
Operating Frequency (Typical) ................ 50kHz
Maximum Junction Temp. (TJ) .............. +125°C
MP4651 Rev.1.0
1/13/2011
(4)
θJA
θJC
Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the
maximum junction temperature TJ(MAX), the junction-toambient thermal resistance θJA, and the ambient temperature
TA. The maximum allowable continuous power dissipation at
any ambient temperature is calculated by PD(MAX)=(TJ(MAX)TA)/ θJA. Exceeding the maximum allowable power dissipation
will cause excessive die temperature, and the regulator will go
into thermal shutdown. Internal thermal shutdown circuitry
protects the device from permanent damage.
3) The device is not guaranteed to function outside of its
operating conditions.
4) Measured on JESD51-7, 4-layer PCB
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
3
MP4651—OFF LINE LED DRIVER
ELECTRICAL CHARACTERISTICS
VIN = 12V, TA = +25°C, unless otherwise noted.
Parameter
Symbol
Condition
Gate driver GL, GR
Gate Pull-Down
RGD
Gate Pull-Up
RGU
Output Source Current
ISOURCE
Output Sink Current
ISINK
Maximum Duty Cycle
DMAX
EN
EN Turn On Threshold
VEN-ON
EN Turn Off Threshold
VEN-OFF
Internal Pull-down Resistor
REN-IN
Brightness Dimming Control Range
PWM Full Scale
VPWM
DC input burst dimming
PWM Logic Input Threshold
VTH-PWM
PWM dimming
PWM Logic Input Hysteresis
VTH-PWM-Hyst
PWM dimming
Burst Frequency Set (BFS)
Source Current
ISRC(BFS)
VBFS = 2V
Lower Threshold
VV(BFS)
Upper Threshold
VP(BFS)
Supply Current
Supply Current (Enabled)
IIN-EN
No driver output
Supply Current (Disabled)
IIN-OFF
VIN=30V
Operating Frequency
fO
25kΩ FSET to GND
Frequency Set Voltage
VFSET
Output PWM Dimming Signal for LED (PWMOUT)
Logic High Voltage
VH-PWMOUT
Normal Operation
At Fault Condition,
Logic Low Voltage
VL-PWMOUT
25kΩ FSET to GND
Output PWM Source Current
ISOURCE PWMOUT 100pF on PWMOUT pin
Output PWM Sink Current
ISINK PWMOUT 100pF on PWMOUT pin
LED Current Feedback (FB)
Magnitude
|VFB|
Input resistance
RFB IN
Over Voltage Protection (OVP)
Over Voltage Protection
VTH(OVP)
Threshold
MP4651 Rev.1.0
1/13/2011
Min
Typ
Max
2
4
1
2
46%
Units
Ω
Ω
A
A
2
1
60
V
V
kΩ
1.1
1.6
1.2
1.9
0.1
1.3
2.2
V
V
V
120
2.2
3.3
140
2.4
3.55
170
2.6
3.8
µA
V
V
1.5
mA
µA
kHz
V
46.5
1.14
50
1.2
2.5
1
53.5
1.25
5V
6
6.5V
V
0.1
0.6V
V
3
20
mA
mA
0.57
0.6
30
0.63
V
kΩ
2.22
2.38
2.55
V
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
4
MP4651—OFF LINE LED DRIVER
ELECTRICAL CHARACTERISTICS (continued)
VIN = 12V, TA = +25°C, unless otherwise noted.
Parameter
Symbol
Fault Timer (FT)
Threshold
Vth(FT)
Source Current
ISOURCE(FT)
Comp
Clamp Voltage
VCOMP
Reference Current
ICOMP+
Pull Down Current at Fault
ICOMP-FAULT
Condition
Burst Frequency Synchronization (SYNC)
High logic level
VSYNC-H
Low logic level
VSYNC-L
Pulse width
tsync
Synchronizing Frequency
fSYNC
Fault Detection Threshold (SSD, FB)
SSD Threshold
VSSD
SSD Detection Delay Time
TD SSD
FB threshold
VFB th
FB Detection Delay Time
TD FB
Output Gate Driver (VCC)
Voltage
VVCC
Current
IVCC
MP4651 Rev.1.0
1/13/2011
Condition
Min
Typ
Max
Units
2.2
2.4
8
2.6
V
µA
0.60
20
V
µA
30
µA
6
10
V
V
µs
110%
120%
2.22
2.36
7
1.2
7
2.55
9.7
20
10.5
Fault Mode is triggered
1.4
DC input burst dimming,
Compared to the
frequency fBFS set by
BFS pin R and C
1.1
No load
8.7
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
0.7
20
1.3
V
µs
V
µs
V
mA
5
MP4651—OFF LINE LED DRIVER
PIN FUNCTIONS
Pin #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Name
Description
Over Voltage Protection. The output voltage is sensed by this pin through a voltage divider
OVP
from the anode of the LED to ground. If the voltage at OVP exceeds 2.38V for 7us, the Fault
Mode is triggered.
Synchronization for the burst dimming frequency. Applying a synchronizing signal with a
SYNC narrow pulse on this pin will synchronize the burst frequency on BFS pin. The frequency of
the synchronizing signal should be higher than the frequency set by BFS pin.
Short String Detection. A comparator is integrated in this pin for short string protection. If the
SSD
voltage on this pin gets lower than 2.36V for 7us, the Fault Mode is triggered.
LED Current Feedback Input. Connect this pin to the cathode of the LED and shunt a sense
resistor to ground. The internal error amplifier sinks a current from the COMP pin proportional
to the absolute value of the voltage at this pin. The average voltage at this pin is regulated to
FB
0.6V reference voltage.
The voltage on this pin is also used for short string detection. When the voltage on this pin
gets higher than 1.2V for 7us, the IC recognizes this as short string condition and triggers the
Fault Mode.
Feedback Compensation Node. Connect a compensation capacitor or a R-C network from
COMP
this pin to GND.
Fault Timer. Connect a timing capacitor from this pin to GND to set the fault timer to recover
FT
the system. When the voltage on this pin gets higher than the 2.38V threshold, the IC
recovers.
This pin outputs the PWM dimming signal to LED for fast dimming. At Fault Mode, the
PWMOUT
PWMOUT is pulled down.
Frequency Set. Connect a resistor from this pin to GND. This resistor sets the operating
FSET
frequency of the MP4651. A 25kOhm resistor sets the operating frequency at typical 50kHz.
Burst Frequency Set. Connect a resistor in parallel with a capacitor from BFS to GND. The
resistor and capacitor programs the burst dimming frequency. If the burst dimming is to be
BFS
controlled by an external PWM signal, pull up BFS to VCC through a 20kΩ resistor and apply
the PWM signal to the PWMIN pin.
Burst-Mode (Digital) Brightness Control Input. For DC input burst dimming, the voltage range
from 0 V to 1.2V at PWMIN linearly sets the burst-mode duty cycle from 0 to 100%. For
PWMIN
external PWM input dimming, directly apply the logic signal on this pin. The MP4651 has
positive dimming polarity.
EN
Enable Input. Pull EN high to turn on the chip, and pull EN low to turn it off.
VIN
Supply voltage input.
Linear Regulator Output and Bias Supply of the Gate Driver. It provides the supply for the
VCC
gate driver and also the external control circuit, the typical value is 9.7V. Bypass VCC with a
1µF or larger ceramic capacitor.
GL
Driving signal output, 180 degree phase shifted of GR
GND
Ground.
GR
Driving signal output, 180 degree phase shifted of GL
MP4651 Rev.1.0
1/13/2011
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
6
MP4651—OFF LINE LED DRIVER
BLOCK DIAGRAM
GR 16
L/R
8 FSET
Pulse Width
Modulation
5 COMP
DC
Gate
Driver
4 FB
0.6V
GL 14
VCC 13
GM
Regulator
1.2V
VIN 12
EN 11
2.36V
3 SSD
Fault
Management
SYNC 2
Burst
Dimming
signal
generator
2.38V
1 OVP
BFS
9
PWMIN 10
2.38V
6 FT
driver
PWMOUT 7
Figure 1—MP4651 Block Diagram
MP4651 Rev.1.0
1/13/2011
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
7
MP4651—OFF LINE LED DRIVER
DESIGN INFORMATION
Steady State and Enable Control
The MP4651 is a fixed operating frequency offline LED driver, specifically designed for the high
power isolated applications. Powered by 9V to
30V input supplies, the MP4651 outputs two 180
degree phase shifted driving signals for the
external power stages. Its enhanced 9V gate
driver provides adequate driving capability to the
external MOSFETs and directly drives the
external gate driving transformer.
The MP4651 utilizes Pulse Width Modulation
control to the system. The operating frequency is
set by an external resistor connected from FSET
pin to GND. The LED current is fed back to FB
pin and compared with internal 0.6V reference
voltage.
Together
with
the
integrator
compensation network on COMP pin, which is
connected to the output of the error amplifier, the
output LED current is accurately regulated. The
voltage on COMP pin is compared with the
internal oscillator and generates duty cycle
modulated signals to control the external power
switches.
The system power is controlled by EN pin. When
the chip is enabled, the built-in regulator for VCC is
powered up and the internal circuit starts.
Brightness Control
MP4651 implements burst dimming (digital
brightness) of the LED. The MP4651 has a builtin burst oscillator which can generate a triangle
waveform on the BFS pin. Burst dimming can be
achieved by either a DC voltage input or external
PWM signal.
When burst dimming with external PWM signal,
pull up BFS pin to VCC through a 20kΩ resistor
and apply the PWM signal on PWMIN pin.
Fast and High Contrast Ratio PWM Dimming
The MP4651 implements fast and high contrast
ratio PWM dimming to the WLED. The PWM
dimming signal (controlled by a DC input voltage
or direct PWM signal) is outputted on PWMOUT
pin to drive the external MOSFET in series with
the LEDs, therefore the LED current rises up
immediately when PWM dimming signal is
effective.
The PWM dimming signal is also used to
disconnect the compensation network (on comp
pin, a capacitor or a R-C network) from the error
amplifier at PWM off interval, and so that the
compensation network voltage is hold at this
interval and gets nearly immediately to the
steady state value when PWM signal is effective.
It eliminates the control loop response time and
realizes fast dimming.
The MP4651 strictly controls the sequence of the
driving signals. Both the sequence of GL and GR
signals and the delay time between PWM
dimming signal and driving signals are accurately
fixed. Therefore, for each time of PWM dimming,
the driving signals are exactly the same and so
does the output power delivered to the load. It
eliminates the possibility of flicker at small PWM
dimming pulse and thus realizes the high
contrast ratio PWM dimming.
When burst dimming with a DC input voltage,
add a capacitor in parallel with a resistor on BFS
pin to set the burst frequency and apply the DC
voltage on the PWMIN pin to program the burst
duty cycle.
The burst frequency can be synchronized to an
external frequency. Applying a synchronizing
frequency signal with narrow pulse on SYNC pin
can synchronize the burst frequency. The
synchronizing frequency should be higher than
the burst frequency set by the BFS pin. Please
refer to SYNC pin description for details.
MP4651 Rev.1.0
1/13/2011
PWMIN
PWMOUT
COMP
ILED
Figure 2—Fast and High Contrast Ratio PWM
Dimming
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
8
MP4651—OFF LINE LED DRIVER
Fault Protection
System fault management facilities include the
over voltage protection, short string protection
and a delay timer for system recovery.
The output voltage is monitored by the OVP pin
through a voltage divider. Once the voltage on
OVP pin exceeds 2.38V for 7us, the MP4651
recognizes this as open condition and triggers
Fault Mode.
The SSD pin is used for short string detection.
When the voltage on SSD pin gets lower than
2.36V for 7us, the MP4651 recognizes this as
short string condition and triggers the Fault Mode.
FB pin also functions as short string protection.
When the voltage on FB pin is higher than 1.2V
for 7us, the IC triggers the Fault Mode.
At Fault Mode, the outputs of the gate drivers GL
and GR are disabled, the PWMOUT signal is
pulled down and the COMP capacitor is
discharged by a 30uA sourcing current. The fault
timer is started. An 8uA current source charges
the FT capacitor, and when FT voltage hits 2.38V,
system recovers. It enables the output driving
signals, releases the COMP, resets the fault flag
and pulls down the FT pin.
MP4651 Rev.1.0
1/13/2011
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
9
MP4651—OFF LINE LED DRIVER
APPLICATION INFORMATION
Pin 1 (OVP):
Over Voltage Protection: This pin is used for over
voltage protection. The output voltage is
monitored by this pin and when the voltage on
this pin exceeds 2.38V for 7us, the Fault Mode is
triggered.
Pin 3 (SSD):
Short String Detection: This pin is used for short
string protection, when the voltage on this pin
gets lower than 2.36V for 7us, the IC treats it as
short string condition and triggers the Fault
Mode.
Pin 7 (PWMOUT):
This pin outputs the burst dimming signal to the
LED for fast PWM dimming. Connect this pin
directly to the gate of the dimming MOSFET in
series of the LED.
Pin 10 (PWMIN):
This pin is used for burst brightness control. For
DC input burst dimming, the DC voltage on this
pin controls the burst percentage on the output.
The signal is filtered for optimal operation. A voltage
ranging from 0 to 1.2V on PWMIN programs the
burst dimming duty cycle from 0 to 100%.
Pin 4 (FB):
LED Current Feedback. This pin is used for LED
current regulation. The voltage on this pin is
regulated with 0.6V average value.
For direct PWM burst dimming, Pull BFS high to
VCC through a 20kΩ resistor and connect
PWMIN pin to a logic level PWM signal. Logic
High is Burst On and a logic Low is Burst Off.
FB pin also functions as short sting protection.
When the voltage on FB gets higher than 1.2V
for 7us, the IC triggers the Fault Mode.
Pin 9 (BFS):
BFS pin is used to set the burst dimming
frequency. Connect a resistor (RBFS) in parallel
with a capacitor (CBFS) on this pin to set the burst
dimming frequency, as shown in figure 3.
Pin 5 (COMP):
This pin is used for compensation. Connect a
1~47nF capacitor from COMP to GND. This cap
should be X7R ceramic. The value of this cap
determines the stability of the LED current
regulation.
Pin 6 (FT):
Connect a capacitor from this pin to GND to set
the fault timer. It sets the time to recover the
system when a fault condition is detected.
TFT =
2.38V × CFT
8uA
A 10nF capacitor on FT sets the delay time
around 3ms
Pin 8 (FSET):
Connect a resistor from this pin to GND to set the
operating frequency (fo). The value for this
resistor R1 is calculated by
1.25 × 109
R1 =
fo
For R1 = 25kΩ, operating frequency will be
50kHz.
MP4651 Rev.1.0
1/13/2011
Rising time
Burst Dimming Frequency
3.55V
BFS
2.4V
Burst dimming
signal
ILED
Figure 3—Burst Mode with DC Input Voltage
at PWMIN Pin
These values are determined as follows:
Set a percentage of the rising time, where:
Drise = t rise × fBurst
RBFS and CBFS are determined by:
⎛ 1
⎞
RBFS ≈ 21.16k ⎜
− 1⎟ + 21.43k
⎝ Drise
⎠
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
10
MP4651—OFF LINE LED DRIVER
CBFS =
1 − Drise
fBurst × RBFS × 0.405
For Drise= 0.1, fBurst = 200Hz, then RBFS = 212k, CBFS =
52nF
For direct PWM burst dimming, pull BFS high to
VCC through a 20kΩ resistor and apply the PWM
signal to PWMIN pin.
Pin 2 (SYNC):
Burst frequency synchronization. This pin is used
to synchronize the burst dimming frequency.
Applying a synchronizing frequency signal with
small pulse will synchronize the burst frequency.
MP4651
1
SYNC
Signal
A
2
3
4
5
6
7
8
OVP
SYNC
SSD
GR
GND
GL
16
15
14
VCC 13
COMP
VIN
FT
EN
PWMOUT PWMIN
11
10
PWM
Pin Connection
BFS
SYNC
Burst Mode with DC
Input Voltage
0V to
1.2V
CBFS, RBFS
GND
Burst Mode with DC
Input Voltage and
Synchronizing
frequency
0V to
1.2V
CBFS, RBFS
R,C,D
network
To VCC
through
20kΩ
resistor
GND
Burst Brightness Polarity: 100% duty cycle at
PWM voltage 1.2V.
Pin 11 (EN):
Pull this pin high to enable the chip, and pull it
low to disable the chip.
BFS
SYNC
Signal
1.2V
A
3.55V
BFS
2.4V
Burst dimming
signal
I LED
Figure 4—Synchronized DC Input Burst
Dimming
Figure 4 shows the synchronized DC input burst
dimming. The synchronizing signal is filtered by
a high pass filter. Its rising edge is caught and
used for synchronizing the triangle waveform on
MP4651 Rev.1.0
1/13/2011
Function
12
9
FSET
Table 1—Function Mode
Burst Mode with
PWM
External PWM Source
REF
FB
BFS pin. The synchronizing frequency should be
higher than that set by BFS pin and the
amplitude of the synchronizing signal should be
higher than 1.4V.
Pin 12 (VIN):
Supply voltage input. Bypass the supply voltage
with a 0.1uF or greater ceramic cap. This cap
should be placed close to the IC.
Pin 13 (VCC):
This pin provides the gate driver supply voltage,
its typical value is 9.7V. Connect a 1uF or greater
ceramic capacitor on this pin to bypass the
supply voltage. This voltage is also used to
supply the external control circuit.
Pin 14(GL), Pin 16 (GR):
Gate driving signals output. GL and GR are 180
degree phase shifted driving signals. With its
enhanced driving capability, GL and GR are able
to directly drive the externally MOSFET in the offline system through a gate driving transformer.
Connect two 5Ω resistors in series with GL and
GR to reduce the EMI noise.
A 2.2nF Y capacitor is recommended to be
placed between the primary reference ground
and secondary reference ground.
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
11
MP4651—OFF LINE LED DRIVER
PACKAGE INFORMATION
SOIC16
0.386( 9.80)
0.394(10.00)
0.024(0.61)
9
16
0.063
(1.60)
0.150
(3.80)
0.157
(4.00)
PIN 1 ID
0.050(1.27)
0.228
(5.80)
0.244
(6.20)
0.213
(5.40)
8
1
TOP VIEW
RECOMMENDED LAND PATTERN
0.053(1.35)
0.069(1.75)
SEATING PLANE
0.050(1.27)
BSC
0.013(0.33)
0.020(0.51)
0.004(0.10)
0.010(0.25)
0.0075(0.19)
0.0098(0.25)
SEE DETAIL "A"
SIDE VIEW
FRONT VIEW
NOTE:
0.010(0.25)
x 45o
0.020(0.50)
GAUGE PLANE
0.010(0.25) BSC
0o-8o
0.016(0.41)
0.050(1.27)
1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN
BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH,
PROTRUSIONS OR GATE BURRS.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH
OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING)
SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AC.
6) DRAWING IS NOT TO SCALE.
DETAIL "A"
NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third
party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not
assume any legal responsibility for any said applications.
MP4651 Rev. 1.0
1/13/2011
www.MonoFBthicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2011 MPS. All Rights Reserved.
12