PSMN5R5-60YS N-channel LFPAK 60 V, 5.2 mΩ standard level FET Rev. 02 — 24 December 2009 Product data sheet 1. Product profile 1.1 General description Standard level N-channel MOSFET in LFPAK package qualified to 175 °C. This product is designed and qualified for use in a wide range of industrial, communications and domestic equipment. 1.2 Features and benefits Advanced TrenchMOS provides low RDSon and low gate charge Improved mechanical and thermal characteristics High efficiency in switching power converters LFPAK provides maximum power density in a Power SO8 package 1.3 Applications DC-to-DC converters Motor control Lithium-ion battery protection Server power supplies Load switching 1.4 Quick reference data Table 1. Quick reference Symbol Parameter VDS Conditions drain-source voltage Tj ≥ 25 °C; Tj ≤ 175 °C ID drain current Tmb = 25 °C; see Figure 1 Ptot total power dissipation Tmb = 25 °C; see Figure 2 Tj junction temperature [1] Min Typ Max Unit - - 60 V - - 100 A - - 130 W -55 - 175 °C - - 170 mJ Avalanche ruggedness EDS(AL)S non-repetitive drain-source avalanche energy VGS = 10 V; Tj(init) = 25 °C; ID = 100 A; Vsup ≤ 60 V; RGS = 50 Ω; unclamped Dynamic characteristics QGD gate-drain charge QG(tot) total gate charge VGS = 10 V; ID = 75 A; VDS = 30 V; see Figure 14 and 15 - 11.2 - nC - 56 - nC PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET Table 1. Quick reference …continued Symbol Parameter Conditions Min Typ Max Unit VGS = 10 V; ID = 15 A; Tj = 100 °C; see Figure 12 - - 8.3 mΩ VGS = 10 V; ID = 15 A; Tj = 25 °C; see Figure 13 - 3.6 5.2 mΩ Static characteristics RDSon [1] drain-source on-state resistance Continuous current is limited by package. 2. Pinning information Table 2. Pinning information Pin Symbol Description Simplified outline 1 S source 2 S source 3 S source 4 G gate mb D mounting base; connected to drain Graphic symbol D mb G mbb076 S 1 2 3 4 SOT669 (LFPAK) 3. Ordering information Table 3. Ordering information Type number Package Name Description Version PSMN5R5-60YS LFPAK plastic single-ended surface-mounted package (LFPAK); 4 leads SOT669 PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 2 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 175 °C - 60 V VDGR drain-gate voltage Tj ≥ 25 °C; Tj ≤ 175 °C; RGS = 20 kΩ VGS gate-source voltage ID drain current Tmb = 100 °C; see Figure 1 [1] Tmb = 25 °C; see Figure 1 - 60 V -20 20 V - 74 A - 100 A IDM peak drain current tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 3 - 418 A Ptot total power dissipation Tmb = 25 °C; see Figure 2 - 130 W Tstg storage temperature -55 175 °C Tj junction temperature -55 175 °C Tsld(M) peak soldering temperature - 260 °C - 100 A - 418 A - 170 mJ Source-drain diode [1] IS source current Tmb = 25 °C; ISM peak source current tp ≤ 10 µs; pulsed; Tmb = 25 °C Avalanche ruggedness non-repetitive VGS = 10 V; Tj(init) = 25 °C; ID = 100 A; Vsup ≤ 60 V; drain-source avalanche RGS = 50 Ω; unclamped energy EDS(AL)S [1] Continuous current is limited by package. 003aad807 120 ID (A) 100 03aa16 120 Pder (%) (1) 80 80 60 40 40 20 0 0 0 Fig 1. 50 100 Continuous drain current as a function of mounting base temperature PSMN5R5-60YS_2 Product data sheet 0 150 200 Tmb (°C) 50 100 150 200 Tmb (°C) Fig 2. Normalized total power dissipation as a function of mounting base temperature All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 3 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 003aad808 103 ID (A) Limit R DSon = VDS / ID tp = 10 μs 102 100 μs 10 DC 1 1 ms 10 ms 100 ms 10-1 10-1 Fig 3. 1 10 102 VDS (V) 103 Safe operating area; continuous and peak drain currents as a function of drain-source voltage PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 4 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 5. Thermal characteristics Table 5. Thermal characteristics Symbol Parameter Conditions Min Typ Max Unit Rth(j-mb) thermal resistance from junction to mounting base see Figure 4 - 0.5 1.1 K/W 003aad846 1 Zth(j-mb) (K/W) d = 0.5 0.2 10-1 0.1 0.05 δ= P 0.02 10-2 tp T single shot t tp T 10-3 10-6 Fig 4. 10-5 10-4 10-3 10-2 10-1 tp (s) 1 Transient thermal impedance from junction to mounting base as a function of pulse duration; typical values PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 5 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 6. Characteristics Table 6. Symbol Characteristics Parameter Conditions Min Typ Max Unit drain-source breakdown voltage ID = 250 µA; VGS = 0 V; Tj = -55 °C 54 - - V ID = 250 µA; VGS = 0 V; Tj = 25 °C 60 - - V gate-source threshold voltage ID = 1 mA; VDS= VGS; Tj = 25 °C; see Figure 10 and 11 2 3 4 V ID = 1 mA; VDS= VGS; Tj = -55 °C; see Figure 11 - - 4.6 V ID = 1 mA; VDS= VGS; Tj = 175 °C; see Figure 11 0.95 - - V VDS = 60 V; VGS = 0 V; Tj = 25 °C - 0.05 5 µA VDS = 60 V; VGS = 0 V; Tj = 125 °C - - 100 µA VGS = 20 V; VDS = 0 V; Tj = 25 °C - 2 100 nA VGS = -20 V; VDS = 0 V; Tj = 25 °C - 2 100 nA VGS = 10 V; ID = 15 A; Tj = 175 °C; see Figure 12 - 7.6 12 mΩ VGS = 10 V; ID = 15 A; Tj = 100 °C; see Figure 12 - - 8.3 mΩ VGS = 10 V; ID = 15 A; Tj = 25 °C; see Figure 13 - 3.6 5.2 mΩ f = 1 MHz - 0.7 - Ω ID = 75 A; VDS = 30 V; VGS = 10 V; see Figure 14 and 15 - 56 - nC ID = 0 A; VDS = 0 V; VGS = 10 V - 47.5 - nC Static characteristics V(BR)DSS VGS(th) VGSth IDSS IGSS RDSon RG drain leakage current gate leakage current drain-source on-state resistance gate resistance Dynamic characteristics QG(tot) total gate charge QGS gate-source charge ID = 75 A; VDS = 30 V; VGS = 10 V; see Figure 14 and 15 - 18.7 - nC QGS(th) pre-threshold gate-source charge ID = 75 A; VDS = 30 V; VGS = 10 V; see Figure 14 - 10.3 - nC QGS(th-pl) post-threshold gate-source charge - 8.4 - nC QGD gate-drain charge ID = 75 A; VDS = 30 V; VGS = 10 V; see Figure 14 and 15 - 11.2 - nC VGS(pl) gate-source plateau voltage VDS = 30 V; see Figure 14 and 15 - 4.9 - V Ciss input capacitance - 3501 - pF Coss output capacitance VDS = 30 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C; see Figure 16 - 457 - pF Crss reverse transfer capacitance - 240 - pF td(on) turn-on delay time - 23 - ns tr rise time - 24 - ns td(off) turn-off delay time - 44 - ns tf fall time - 14 - ns PSMN5R5-60YS_2 Product data sheet VDS = 30 V; RL = 0.4 Ω; VGS = 10 V; RG(ext) = 4.7 Ω All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 6 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET Table 6. Characteristics …continued Symbol Parameter Conditions Min Typ Max Unit Source-drain diode VSD source-drain voltage IS = 15 A; VGS = 0 V; Tj = 25 °C; see Figure 17 - 0.8 1.2 V trr reverse recovery time 43 - ns recovered charge IS = 25 A; dIS/dt = -100 A/µs; VGS = 0 V; VDS = 30 V - Qr - 58 - nC 003aad810 120 003aad813 20 RDSon gfs (mΩ) (S) 15 80 10 40 5 0 0 0 30 60 90 0 5 10 15 ID (A) Fig 5. Forward transconductance as a function of drain current; typical values 003aad817 6000 C (pF) Ciss Fig 6. VGS (V) 20 Drain-source on-state resistance as a function of gate-source voltage; typical values 003aad811 100 ID (A) 5.5 VGS (V) = 10 7 5 6 80 4000 60 Crss 4.5 40 2000 20 4 0 0 3 6 9 0 12 0 VGS (V) Fig 7. Input and reverse transfer capacitances as a function of gate-source voltage, typical values PSMN5R5-60YS_2 Product data sheet Fig 8. 0.2 0.4 0.6 0.8 1 VDS (V) Output characteristics: drain current as a function of drain-source voltage; typical values All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 7 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 003aad812 100 ID (A) ID (A) 80 min 10−2 60 10−3 40 10−4 Tj = 175 °C 20 Tj = 25 °C typ max 10−5 10−6 0 0 Fig 9. 03aa35 10−1 2 4 VGS (V) Transfer characteristics: drain current as a function of gate-source voltage; typical values 003aad280 5 0 6 2 4 6 VGS (V) Fig 10. Sub-threshold drain current as a function of gate-source voltage 003aad696 2.4 a VGS(th) (V) 2 4 max 1.6 3 typ 1.2 2 min 0.8 1 0 −60 0.4 0 60 120 180 Fig 11. Gate-source threshold voltage as a function of junction temperature PSMN5R5-60YS_2 Product data sheet 0 -60 Tj (°C) 0 60 120 Tj (°C) 180 Fig 12. Normalized drain-source on-state resistance factor as a function of junction temperature. All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 8 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 003aad814 20 VGS (V) = 4 RDSon (mΩ) 16 VDS ID VGS(pl) 12 5 VGS(th) VGS 8 QGS1 6 QGS2 QGS 4 7 10 QGD QG(tot) 003aaa508 0 0 20 40 60 80 ID (A) 100 Fig 13. Drain-source on-state resistance as a function of drain current; typical values 003aad815 10 VGS (V) 003aad816 104 C (pF) 30 V 8 Fig 14. Gate charge waveform definitions Ciss 12 V 6 103 VDS = 48 V 4 Coss 2 Crss 102 0 0 20 40 QG (nC) 60 Fig 15. Gate-source voltage as a function of gate charge; typical values PSMN5R5-60YS_2 Product data sheet 10−1 10 VDS (V) 103 Fig 16. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 9 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 003aad818 100 IS (A) 80 60 40 20 Tj = 175 °C Tj = 25 °C 0 0 0.3 0.6 0.9 1.2 VSD (V) Fig 17. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 10 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 7. Package outline Plastic single-ended surface-mounted package (LFPAK); 4 leads A2 A E SOT669 C c2 b2 E1 b3 L1 mounting base b4 D1 D H L2 1 2 3 e 4 w M A b 1/2 X c e A (A 3) A1 C θ L detail X y C 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) A UNIT A1 A2 A3 b b2 1.20 0.15 1.10 0.50 4.41 0.25 1.01 0.00 0.95 0.35 3.62 mm b3 b4 2.2 2.0 0.9 0.7 c D (1) c2 D1(1) E(1) E1(1) max 0.25 0.30 4.10 4.20 0.19 0.24 3.80 5.0 4.8 3.3 3.1 e H L L1 L2 w y θ 1.27 6.2 5.8 0.85 0.40 1.3 0.8 1.3 0.8 0.25 0.1 8° 0° Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT669 REFERENCES IEC JEDEC JEITA MO-235 EUROPEAN PROJECTION ISSUE DATE 04-10-13 06-03-16 Fig 18. Package outline SOT669 (LFPAK) PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 11 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 8. Revision history Table 7. Revision history Document ID Release date Data sheet status Change notice Supersedes PSMN5R5-60YS_2 20091224 Product data sheet - PSMN5R5-60YS_1 Modifications: PSMN5R5-60YS_1 PSMN5R5-60YS_2 Product data sheet • Status changed from objective to product. 20091201 Objective data sheet - All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 - © NXP B.V. 2009. All rights reserved. 12 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 9. Legal information 9.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term 'short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URLhttp://www.nxp.com. 9.2 Definitions Draft— The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet— A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification— The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. 9.3 Suitability for use— NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications— Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer’s third party customer(s) (hereinafter both referred to as “Application”). It is customer’s sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect. Quick reference data— The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Disclaimers Limited warranty and liability— Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with theTerms and conditions of commercial saleof NXP Semiconductors. Right to make changes— NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. PSMN5R5-60YS_2 Product data sheet Limiting values— Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale— NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published athttp://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license— Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 13 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET Export control— This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. Non-automotive qualified products— Unless the data sheet of an NXP Semiconductors product expressly states that the product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors’ warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS— is a trademark of NXP B.V. 10. Contact information For more information, please visit:http://www.nxp.com For sales office addresses, please send an email to:[email protected] PSMN5R5-60YS_2 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 24 December 2009 © NXP B.V. 2009. All rights reserved. 14 of 15 PSMN5R5-60YS NXP Semiconductors N-channel LFPAK 60 V, 5.2 mΩ standard level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .3 Thermal characteristics . . . . . . . . . . . . . . . . . . .5 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .6 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 11 Revision history . . . . . . . . . . . . . . . . . . . . . . . . .12 Legal information. . . . . . . . . . . . . . . . . . . . . . . .13 Data sheet status . . . . . . . . . . . . . . . . . . . . . . .13 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .13 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .14 Contact information. . . . . . . . . . . . . . . . . . . . . .14 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2009. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 24 December 2009 Document identifier: PSMN5R5-60YS_2