Si1010/1/2/3/4/5 Ultra Low Power, 16/8 kB, 12/10-Bit ADC MCU with Integrated 240–960 MHz EZRadioPRO® Transceiver Ultra Low Power: 0.9 to 3.6 V Operation - Typical sleep mode current < 0.1 µA; retains state and - EZRadioPRO® Transceiver - 10-Bit or 12-Bit Analog to Digital Converter - Up to 300 ksps - Up to 18 external inputs - External pin or internal VREF (no external capacitor - Frequency range = 240–960 MHz Sensitivity = –121 dBm FSK, GFSK, and OOK modulation Max output power = +20 dBm (Si1010/1), +13 dBm (Si1012/3/4/5) RF power consumption - 18.5 mA receive - 18 mA @ +1 dBm transmit - 30 mA @ +13 dBm transmit - 85 mA @ +20 dBm transmit (Si1010/1) Data rate = 0.123 to 256 kbps Auto-frequency calibration (AFC) Antenna diversity and transmit/receive switch control Programmable packet handler TX and RX 64 byte FIFOs Frequency hopping capability On-chip crystal tuning - RAM contents over full supply range; fast wakeup of < 2 µs Less than 600 nA with RTC running Less than 1 µA with RTC running and radio state retained On-chip dc-dc converter allows operation down to 0.9 V. Two built-in brown-out detectors cover sleep and active modes Digital Peripherals - 12 port I/O plus 3 GPIO pins; Hardware enhanced UART, required) Built-in temperature sensor External conversion start input option Autonomous burst mode with 16-bit automatic averaging accumulator Dual Comparators - Programmable hysteresis and response time - Configurable as interrupt or reset source - Low current (< 0.5 µA) On-Chip Debug - On-chip debug circuitry facilitates full-speed, non-intrusive SPI, and I2C serial ports available concurrently Low power 32-bit SmaRTClock Four general purpose 16-bit counter/timers; six channel programmable counter array (PCA) - in-system debug (No emulator required) - Provides breakpoints, single stepping - Inspect/modify memory and registers - Complete development kit High-Speed 8051 µC Core - Pipelined instruction architecture; executes 70% of instruc- Clock Sources - Precision internal oscillators: 24.5 MHz with ±2% accuracy supports UART operation; spread-spectrum mode for reduced EMI; Low power 20 MHz internal oscillator External oscillator: Crystal, RC, C, CMOS clock SmaRTClock oscillator: 32.768 kHz crystal or self-oscillate Can switch between clock sources on-the-fly; useful in power saving modes and in implementing various power saving modes tions in 1 or 2 system clocks Up to 25 MIPS throughput with 25 MHz clock Expanded interrupt handler - Flash; In-system programmable Package - 42-pin QFN (5 x 7 mm) Temperature Range: –40 to +85 °C Memory - 768 bytes RAM 16 kB (Si1010/2/4) or 8 kB (Si1011/3/5) A M U X 12/10-bit 75/300 ksps ADC TEMP SENSOR VREF VREG IREF + + – – VOLTAGE COMPARATORS DIGITAL I/O UART SMBus SPI PCA Timer 0 Timer 1 Timer 2 Timer 3 CRC Port 0 CROSSBAR ANALOG PERIPHERALS EZRadio PRO Serial Interface Port 1 Port 2 24.5 MHz PRECISION INTERNAL OSCILLATOR 20 MHz LOW POWER INTERNAL OSCILLATOR External Oscillator HARDWARE smaRTClock HIGH-SPEED CONTROLLER CORE 16/8 kB ISP FLASH FLEXIBLE INTERRUPTS Rev. 1.0 9/10 8051 CPU (25 MIPS) DEBUG CIRCUITRY EZRadioPRO (240–960 MHz) 768 B SRAM LNA PA Mixer PGA ADC Digital Modem Digital Logic POR PLL Delta Sigma Modulator OSC WDT Copyright © 2010 by Silicon Laboratories Si1010/1/2/3/4/5 Si1010/1/2/3/4/5 Table of Contents 1. System Overview ..................................................................................................... 20 1.1. Typical Connection Diagram ............................................................................. 24 1.2. CIP-51™ Microcontroller Core .......................................................................... 25 1.2.1. Fully 8051 Compatible .............................................................................. 25 1.2.2. Improved Throughput................................................................................ 25 1.2.3. Additional Features ................................................................................... 25 1.3. Port Input/Output ............................................................................................... 26 1.4. Serial Ports ........................................................................................................ 27 1.5. Programmable Counter Array............................................................................ 27 1.6. SAR ADC with 16-Bit Auto-Averaging Accumulator and Autonomous Low Power Burst Mode.......................................................................................................... 28 1.7. Programmable Current Reference (IREF0)....................................................... 29 1.8. Comparators...................................................................................................... 29 2. Ordering Information ............................................................................................... 31 3. Pinout and Package Definitions ............................................................................. 32 4. Electrical Characteristics ........................................................................................ 44 4.1. Absolute Maximum Specifications..................................................................... 44 4.2. Electrical Characteristics ................................................................................... 45 4.3. EZRadioPRO® Electrical Characteristics .......................................................... 69 4.4. Definition of Test Conditions for the EZRadioPRO Peripheral .......................... 76 5. SAR ADC with 16-Bit Auto-Averaging Accumulator and Autonomous Low Power Burst Mode .................................................................... 77 5.1. Output Code Formatting .................................................................................... 78 5.2. Modes of Operation ........................................................................................... 79 5.2.1. Starting a Conversion................................................................................ 79 5.2.2. Tracking Modes......................................................................................... 80 5.2.3. Burst Mode................................................................................................ 81 5.2.4. Settling Time Requirements...................................................................... 82 5.2.5. Gain Setting .............................................................................................. 82 5.3. 8-Bit Mode ......................................................................................................... 83 5.4. 12-Bit Mode ....................................................................................................... 83 5.5. Low Power Mode............................................................................................... 83 5.6. Programmable Window Detector....................................................................... 91 5.6.1. Window Detector In Single-Ended Mode .................................................. 93 5.6.2. ADC0 Specifications ................................................................................. 93 5.7. ADC0 Analog Multiplexer .................................................................................. 94 5.8. Temperature Sensor.......................................................................................... 96 5.8.1. Calibration ................................................................................................. 96 5.9. Voltage and Ground Reference Options ........................................................... 99 5.10. External Voltage References......................................................................... 100 5.11. Internal Voltage References .......................................................................... 100 5.12. Analog Ground Reference............................................................................. 100 5.13. Temperature Sensor Enable ......................................................................... 100 2 Rev. 1.0 Si1010/1/2/3/4/5 5.14. Voltage Reference Electrical Specifications .................................................. 101 6. Programmable Current Reference (IREF0).......................................................... 102 6.1. PWM Enhanced Mode..................................................................................... 102 6.2. IREF0 Specifications ....................................................................................... 103 7. Comparators........................................................................................................... 104 7.1. Comparator Inputs........................................................................................... 104 7.2. Comparator Outputs ........................................................................................ 105 7.3. Comparator Response Time ........................................................................... 106 7.4. Comparator Hysteresis.................................................................................... 106 7.5. Comparator Register Descriptions .................................................................. 107 7.6. Comparator0 and Comparator1 Analog Multiplexers ...................................... 111 8. CIP-51 Microcontroller........................................................................................... 114 8.1. Performance .................................................................................................... 114 8.2. Programming and Debugging Support ............................................................ 115 8.3. Instruction Set.................................................................................................. 115 8.3.1. Instruction and CPU Timing .................................................................... 115 8.4. CIP-51 Register Descriptions .......................................................................... 119 9. Memory Organization ............................................................................................ 123 9.1. Program Memory............................................................................................. 123 9.1.1. MOVX Instruction and Program Memory ................................................ 124 9.2. Data Memory ................................................................................................... 124 9.2.1. Internal RAM ........................................................................................... 124 9.2.2. External RAM .......................................................................................... 125 10. On-Chip XRAM ..................................................................................................... 126 10.1. Accessing XRAM........................................................................................... 126 10.1.1. 16-Bit MOVX Example .......................................................................... 126 10.1.2. 8-Bit MOVX Example ............................................................................ 126 10.2. Special Function Registers............................................................................ 126 11. Special Function Registers................................................................................. 128 11.1. SFR Paging ................................................................................................... 129 12. Interrupt Handler.................................................................................................. 134 12.1. Enabling Interrupt Sources ............................................................................ 134 12.2. MCU Interrupt Sources and Vectors.............................................................. 134 12.3. Interrupt Priorities .......................................................................................... 135 12.4. Interrupt Latency............................................................................................ 135 12.5. Interrupt Register Descriptions ...................................................................... 137 12.6. External Interrupts INT0 and INT1................................................................. 144 13. Flash Memory....................................................................................................... 146 13.1. Programming the Flash Memory ................................................................... 146 13.1.1. Flash Lock and Key Functions .............................................................. 146 13.1.2. Flash Erase Procedure ......................................................................... 147 13.1.3. Flash Write Procedure .......................................................................... 147 13.2. Non-Volatile Data Storage............................................................................. 147 13.3. Security Options ............................................................................................ 148 13.4. Determining the Device Part Number at Run Time ....................................... 150 Rev. 1.0 3 Si1010/1/2/3/4/5 13.5. Flash Write and Erase Guidelines ................................................................. 151 13.5.1. VDD Maintenance and the VDD Monitor .............................................. 151 13.5.2. PSWE Maintenance .............................................................................. 151 13.5.3. System Clock ........................................................................................ 152 13.6. Minimizing Flash Read Current ..................................................................... 153 14. Power Management ............................................................................................. 157 14.1. Normal Mode ................................................................................................. 158 14.2. Idle Mode....................................................................................................... 158 14.3. Stop Mode ..................................................................................................... 159 14.4. Suspend Mode .............................................................................................. 160 14.5. Sleep Mode ................................................................................................... 161 14.6. Configuring Wakeup Sources........................................................................ 162 14.7. Determining the Event that Caused the Last Wakeup................................... 162 14.8. Power Management Specifications ............................................................... 165 15. Cyclic Redundancy Check Unit (CRC0)............................................................. 166 15.1. CRC Algorithm............................................................................................... 166 15.2. Preparing for a CRC Calculation ................................................................... 168 15.3. Performing a CRC Calculation ...................................................................... 168 15.4. Accessing the CRC0 Result .......................................................................... 168 15.5. CRC0 Bit Reverse Feature............................................................................ 173 16. On-Chip DC-DC Converter (DC0)........................................................................ 174 16.1. Startup Behavior............................................................................................ 175 16.2. High Power Applications ............................................................................ 176 16.3. Pulse Skipping Mode..................................................................................... 176 16.4. Enabling the DC-DC Converter ..................................................................... 176 16.5. Minimizing Power Supply Noise .................................................................... 178 16.6. Selecting the Optimum Switch Size............................................................... 178 16.7. DC-DC Converter Clocking Options .............................................................. 178 16.8. DC-DC Converter Behavior in Sleep Mode ................................................... 179 16.9. Bypass Mode................................................................................................. 179 16.10. Low Power Mode......................................................................................... 180 16.11. Passive Diode Mode.................................................................................... 180 16.12. DC-DC Converter Register Descriptions ..................................................... 181 16.13. DC-DC Converter Specifications ................................................................. 183 17. Voltage Regulator (VREG0)................................................................................. 184 17.1. Voltage Regulator Electrical Specifications ................................................... 184 18. Reset Sources ...................................................................................................... 185 18.1. Power-On (VBAT Supply Monitor) Reset ...................................................... 186 18.2. Power-Fail (VDD_MCU/DC+ Supply Monitor) Reset .................................... 188 18.3. External Reset ............................................................................................... 191 18.4. Missing Clock Detector Reset ....................................................................... 191 18.5. Comparator0 Reset ....................................................................................... 191 18.6. PCA Watchdog Timer Reset ......................................................................... 191 18.7. Flash Error Reset .......................................................................................... 191 18.8. SmaRTClock (Real Time Clock) Reset ......................................................... 192 4 Rev. 1.0 Si1010/1/2/3/4/5 18.9. Software Reset .............................................................................................. 192 19. Clocking Sources................................................................................................. 194 19.1. Programmable Precision Internal Oscillator .................................................. 195 19.2. Low Power Internal Oscillator........................................................................ 195 19.3. External Oscillator Drive Circuit..................................................................... 195 19.3.1. External Crystal Mode........................................................................... 195 19.3.2. External RC Mode................................................................................. 197 19.3.3. External Capacitor Mode....................................................................... 198 19.3.4. External CMOS Clock Mode ................................................................. 198 19.4. Special Function Registers for Selecting and Configuring the System Clock 199 20. SmaRTClock (Real Time Clock).......................................................................... 203 20.1. SmaRTClock Interface .................................................................................. 203 20.1.1. SmaRTClock Lock and Key Functions.................................................. 204 20.1.2. Using RTC0ADR and RTC0DAT to Access SmaRTClock Internal Registers .................................................................................. 204 20.1.3. RTC0ADR Short Strobe Feature........................................................... 205 20.1.4. SmaRTClock Interface Autoread Feature ............................................. 205 20.1.5. RTC0ADR Autoincrement Feature........................................................ 206 20.2. SmaRTClock Clocking Sources .................................................................... 209 20.2.1. Using the SmaRTClock Oscillator with a Crystal or External CMOS Clock ........................................................................... 209 20.2.2. Using the SmaRTClock Oscillator in Self-Oscillate Mode..................... 210 20.2.3. Using the Low Frequency Oscillator (LFO) ........................................... 210 20.2.4. Programmable Load Capacitance......................................................... 210 20.2.5. Automatic Gain Control (Crystal Mode Only) and SmaRTClock Bias Doubling.................................................................. 211 20.2.6. Missing SmaRTClock Detector ............................................................. 212 20.2.7. SmaRTClock Oscillator Crystal Valid Detector ..................................... 213 20.3. SmaRTClock Timer and Alarm Function ....................................................... 213 20.3.1. Setting and Reading the SmaRTClock Timer Value ............................. 213 20.3.2. Setting a SmaRTClock Alarm ............................................................... 213 20.3.3. Software Considerations for using the SmaRTClock Timer and Alarm 214 21. Port Input/Output ................................................................................................. 219 21.1. Port I/O Modes of Operation.......................................................................... 220 21.1.1. Port Pins Configured for Analog I/O...................................................... 220 21.1.2. Port Pins Configured For Digital I/O...................................................... 220 21.1.3. Interfacing Port I/O to 5 V and 3.3 V Logic............................................ 221 21.1.4. Increasing Port I/O Drive Strength ........................................................ 221 21.2. Assigning Port I/O Pins to Analog and Digital Functions............................... 221 21.2.1. Assigning Port I/O Pins to Analog Functions ........................................ 221 21.2.2. Assigning Port I/O Pins to Digital Functions.......................................... 222 21.2.3. Assigning Port I/O Pins to External Digital Event Capture Functions ... 222 21.3. Priority Crossbar Decoder ............................................................................. 223 21.4. Port Match ..................................................................................................... 228 21.5. Special Function Registers for Accessing and Configuring Port I/O ............. 231 Rev. 1.0 5 Si1010/1/2/3/4/5 22. EZRadioPRO Serial Interface (SPI1)................................................................... 239 22.1. Signal Descriptions........................................................................................ 240 22.1.1. Master Out, Slave In (MOSI)................................................................. 240 22.1.2. Master In, Slave Out (MISO)................................................................. 240 22.1.3. Serial Clock (SCK) ................................................................................ 240 22.1.4. Slave Select (NSS) ............................................................................... 240 22.2. SPI Master Operation on the MCU Core Side............................................... 240 22.3. SPI Slave Operation on the EZRadioPRO Peripheral Side........................... 240 22.4. EZRadioPRO Serial Interface Interrupt Sources ........................................... 243 22.5. Serial Clock Phase and Polarity .................................................................... 243 22.6. SPI Special Function Registers ..................................................................... 244 23. EZRadioPRO® 240–960 MHz Transceiver.......................................................... 249 23.1. EZRadioPRO Operating Modes .................................................................... 250 23.1.1. Operating Mode Control ....................................................................... 251 23.2. Interrupts ...................................................................................................... 253 23.3. System Timing............................................................................................... 254 23.3.1. Frequency Control................................................................................. 255 23.3.2. Frequency Programming....................................................................... 255 23.3.3. Easy Frequency Programming for FHSS.............................................. 257 23.3.4. Automatic State Transition for Frequency Change ............................... 258 23.3.5. Frequency Deviation ............................................................................. 258 23.3.6. Frequency Offset Adjustment................................................................ 259 23.3.7. Automatic Frequency Control (AFC) ..................................................... 259 23.3.8. TX Data Rate Generator ....................................................................... 261 23.4. Modulation Options........................................................................................ 261 23.4.1. Modulation Type.................................................................................... 261 23.4.2. Modulation Data Source........................................................................ 262 23.4.3. PN9 Mode ............................................................................................. 266 23.5. Internal Functional Blocks ............................................................................. 266 23.5.1. RX LNA ................................................................................................. 266 23.5.2. RX I-Q Mixer ......................................................................................... 266 23.5.3. Programmable Gain Amplifier ............................................................... 266 23.5.4. ADC ..................................................................................................... 267 23.5.5. Digital Modem ....................................................................................... 267 23.5.6. Synthesizer ........................................................................................... 268 23.5.7. Power Amplifier ..................................................................................... 269 23.5.8. Crystal Oscillator ................................................................................... 269 23.5.9. Regulators............................................................................................. 270 23.6. Data Handling and Packet Handler ............................................................... 271 23.6.1. RX and TX FIFOs.................................................................................. 271 23.6.2. Packet Configuration............................................................................. 272 23.6.3. Packet Handler TX Mode ...................................................................... 273 23.6.4. Packet Handler RX Mode...................................................................... 273 23.6.5. Data Whitening, Manchester Encoding, and CRC ................................ 275 6 Rev. 1.0 Si1010/1/2/3/4/5 23.6.6. Preamble Detector ................................................................................ 276 23.6.7. Preamble Length................................................................................... 276 23.6.8. Invalid Preamble Detector..................................................................... 277 23.6.9. Synchronization Word Configuration..................................................... 277 23.6.10. Receive Header Check ....................................................................... 278 23.6.11. TX Retransmission and Auto TX......................................................... 278 23.7. RX Modem Configuration .............................................................................. 279 23.7.1. Modem Settings for FSK and GFSK ..................................................... 279 23.8. Auxiliary Functions ........................................................................................ 279 23.8.1. Smart Reset .......................................................................................... 279 23.8.2. Output Clock ......................................................................................... 280 23.8.3. General Purpose ADC .......................................................................... 281 23.8.4. Temperature Sensor ............................................................................. 282 23.8.5. Low Battery Detector............................................................................. 284 23.8.6. Wake-Up Timer and 32 kHz Clock Source ........................................... 285 23.8.7. Low Duty Cycle Mode ........................................................................... 287 23.8.8. GPIO Configuration............................................................................... 288 23.8.9. Antenna Diversity .................................................................................. 289 23.8.10. RSSI and Clear Channel Assessment ................................................ 289 23.9. Reference Design.......................................................................................... 290 23.10. Application Notes and Reference Designs .................................................. 293 23.11. Customer Support ....................................................................................... 293 23.12. Register Table and Descriptions ................................................................. 294 23.13. Required Changes to Default Register Values............................................ 296 24. SMBus................................................................................................................... 297 24.1. Supporting Documents .................................................................................. 298 24.2. SMBus Configuration..................................................................................... 298 24.3. SMBus Operation .......................................................................................... 298 24.3.1. Transmitter vs. Receiver ....................................................................... 299 24.3.2. Arbitration.............................................................................................. 299 24.3.3. Clock Low Extension............................................................................. 299 24.3.4. SCL Low Timeout.................................................................................. 299 24.3.5. SCL High (SMBus Free) Timeout ......................................................... 300 24.4. Using the SMBus........................................................................................... 300 24.4.1. SMBus Configuration Register.............................................................. 300 24.4.2. SMB0CN Control Register .................................................................... 304 24.4.3. Hardware Slave Address Recognition .................................................. 306 24.4.4. Data Register ........................................................................................ 309 24.5. SMBus Transfer Modes................................................................................. 309 24.5.1. Write Sequence (Master) ...................................................................... 309 24.5.2. Read Sequence (Master) ...................................................................... 310 24.5.3. Write Sequence (Slave) ........................................................................ 311 24.5.4. Read Sequence (Slave) ........................................................................ 312 24.6. SMBus Status Decoding................................................................................ 313 Rev. 1.0 7 Si1010/1/2/3/4/5 25. UART0 ................................................................................................................... 318 25.1. Enhanced Baud Rate Generation.................................................................. 319 25.2. Operational Modes ........................................................................................ 319 25.2.1. 8-Bit UART ............................................................................................ 320 25.2.2. 9-Bit UART ............................................................................................ 320 25.3. Multiprocessor Communications ................................................................... 321 26. Enhanced Serial Peripheral Interface (SPI0) ..................................................... 325 26.1. Signal Descriptions........................................................................................ 326 26.1.1. Master Out, Slave In (MOSI)................................................................. 326 26.1.2. Master In, Slave Out (MISO)................................................................. 326 26.1.3. Serial Clock (SCK) ................................................................................ 326 26.1.4. Slave Select (NSS) ............................................................................... 326 26.2. SPI0 Master Mode Operation ........................................................................ 326 26.3. SPI0 Slave Mode Operation .......................................................................... 328 26.4. SPI0 Interrupt Sources .................................................................................. 329 26.5. Serial Clock Phase and Polarity .................................................................... 329 26.6. SPI Special Function Registers ..................................................................... 331 27. Timers ................................................................................................................... 338 27.1. Timer 0 and Timer 1 ...................................................................................... 340 27.1.1. Mode 0: 13-Bit Counter/Timer............................................................... 340 27.1.2. Mode 1: 16-Bit Counter/Timer............................................................... 341 27.1.3. Mode 2: 8-Bit Counter/Timer with Auto-Reload .................................... 341 27.1.4. Mode 3: Two 8-Bit Counter/Timers (Timer 0 Only) ............................... 342 27.2. Timer 2 .......................................................................................................... 348 27.2.1. 16-Bit Timer with Auto-Reload .............................................................. 348 27.2.2. 8-Bit Timers with Auto-Reload .............................................................. 349 27.2.3. Comparator 0/SmaRTClock Capture Mode .......................................... 350 27.3. Timer 3 .......................................................................................................... 354 27.3.1. 16-Bit Timer with Auto-Reload .............................................................. 354 27.3.2. 8-Bit Timers with Auto-Reload .............................................................. 355 27.3.3. Comparator 1/External Oscillator Capture Mode .................................. 356 28. Programmable Counter Array............................................................................. 360 28.1. PCA Counter/Timer ....................................................................................... 361 28.2. PCA0 Interrupt Sources................................................................................. 362 28.3. Capture/Compare Modules ........................................................................... 363 28.3.1. Edge-triggered Capture Mode............................................................... 364 28.3.2. Software Timer (Compare) Mode.......................................................... 365 28.3.3. High-Speed Output Mode ..................................................................... 366 28.3.4. Frequency Output Mode ....................................................................... 366 28.3.5. 8-Bit, 9-Bit, 10-Bit and 11-Bit Pulse Width Modulator Modes.............. 367 28.3.6. 16-Bit Pulse Width Modulator Mode.................................................... 369 28.4. Watchdog Timer Mode .................................................................................. 370 28.4.1. Watchdog Timer Operation ................................................................... 370 28.4.2. Watchdog Timer Usage ........................................................................ 371 8 Rev. 1.0 Si1010/1/2/3/4/5 28.5. Register Descriptions for PCA0..................................................................... 373 29. C2 Interface .......................................................................................................... 379 29.1. C2 Interface Registers................................................................................... 379 29.2. C2 Pin Sharing .............................................................................................. 382 Document Change List.............................................................................................. 383 Contact Information................................................................................................... 384 Rev. 1.0 9 Si1010/1/2/3/4/5 List of Figures Figure 1.1. Si1010 Block Diagram ........................................................................... 21 Figure 1.2. Si1011 Block Diagram ........................................................................... 21 Figure 1.3. Si1012 Block Diagram ........................................................................... 22 Figure 1.4. Si1013 Block Diagram ........................................................................... 22 Figure 1.5. Si1014 Block Diagram ........................................................................... 23 Figure 1.6. Si1015 Block Diagram ........................................................................... 23 Figure 1.7. Si1012/3 RX/TX Direct-tie Application Example .................................... 24 Figure 1.8. Si1010/1 Antenna Diversity Application Example ................................. 24 Figure 1.9. Port I/O Functional Block Diagram ........................................................ 26 Figure 1.10. PCA Block Diagram ............................................................................. 27 Figure 1.11. ADC0 Functional Block Diagram ......................................................... 28 Figure 1.12. ADC0 Multiplexer Block Diagram ........................................................ 29 Figure 1.13. Comparator 0 Functional Block Diagram ............................................ 30 Figure 1.14. Comparator 1 Functional Block Diagram ............................................ 30 Figure 3.1. Si1010/1/2/3 Pinout Diagram (Top View) .............................................. 36 Figure 3.2. Si1004/5 Pinout Diagram (Top View) .................................................... 37 Figure 3.3. QFN-42 Package Drawing .................................................................... 38 Figure 3.4. Typical QFN-42 Landing Diagram ......................................................... 40 Figure 3.5. VIA Placement and Keepout Region ..................................................... 41 Figure 3.6. Typical PCB Stencil Diagram ................................................................ 42 Figure 4.1. Active Mode Current (External CMOS Clock) ....................................... 49 Figure 4.2. Idle Mode Current (External CMOS Clock) ........................................... 50 Figure 4.3. Typical DC-DC Converter Efficiency (High Current, VDD/DC+ = 2 V) .. 51 Figure 4.4. Typical DC-DC Converter Efficiency (High Current, VDD/DC+ = 3 V) .. 52 Figure 4.5. Typical DC-DC Converter Efficiency (Low Current, VDD/DC+ = 2 V) ... 53 Figure 4.6. Typical One-Cell Suspend Mode Current .............................................. 54 Figure 4.7. Typical VOH Curves, 1.8–3.6 V ............................................................ 56 Figure 4.8. Typical VOH Curves, 0.9–1.8 V ............................................................ 57 Figure 4.9. Typical VOL Curves, 1.8–3.6 V ............................................................. 58 Figure 4.10. Typical VOL Curves, 0.9–1.8 V ........................................................... 59 Figure 5.1. ADC0 Functional Block Diagram ........................................................... 77 Figure 5.2. 10-Bit ADC Track and Conversion Example Timing (BURSTEN = 0) ... 80 Figure 5.3. Burst Mode Tracking Example with Repeat Count Set to 4 .................. 81 Figure 5.4. ADC0 Equivalent Input Circuits ............................................................. 82 Figure 5.5. ADC Window Compare Example: Right-Justified Single-Ended Data .. 93 Figure 5.6. ADC Window Compare Example: Left-Justified Single-Ended Data ..... 93 Figure 5.7. ADC0 Multiplexer Block Diagram .......................................................... 94 Figure 5.8. Temperature Sensor Transfer Function ................................................ 96 Figure 5.9. Temperature Sensor Error with 1-Point Calibration (VREF = 1.68 V) .... 97 Figure 5.10. Voltage Reference Functional Block Diagram ..................................... 99 Figure 7.1. Comparator 0 Functional Block Diagram ............................................ 104 Figure 7.2. Comparator 1 Functional Block Diagram ............................................ 105 Figure 7.3. Comparator Hysteresis Plot ................................................................ 106 10 Rev. 1.0 Si1010/1/2/3/4/5 Figure 7.4. CPn Multiplexer Block Diagram ........................................................... 111 Figure 8.1. CIP-51 Block Diagram ......................................................................... 114 Figure 9.1. Si1010/1/2/3/4/5 Memory Map ............................................................ 123 Figure 9.2. Flash Program Memory Map ............................................................... 124 Figure 13.1. Flash Program Memory Map (16 kB and 8 kB devices) .................... 148 Figure 14.1. Si1010/1/2/3/4/5 Power Distribution .................................................. 158 Figure 15.1. CRC0 Block Diagram ........................................................................ 166 Figure 15.2. Bit Reverse Register ......................................................................... 173 Figure 16.1. DC-DC Converter Block Diagram ...................................................... 174 Figure 16.2. DC-DC Converter Configuration Options .......................................... 177 Figure 18.1. Reset Sources ................................................................................... 186 Figure 18.2. Power-Fail Reset Timing Diagram .................................................... 187 Figure 18.3. Power-Fail Reset Timing Diagram .................................................... 188 Figure 19.1. Clocking Sources Block Diagram ...................................................... 194 Figure 19.2. 25 MHz External Crystal Example ..................................................... 196 Figure 20.1. SmaRTClock Block Diagram ............................................................. 203 Figure 20.2. Interpreting Oscillation Robustness (Duty Cycle) Test Results ......... 212 Figure 21.1. Port I/O Functional Block Diagram .................................................... 219 Figure 21.2. Port I/O Cell Block Diagram .............................................................. 220 Figure 21.3. Crossbar Priority Decoder with No Pins Skipped .............................. 224 Figure 21.4. Crossbar Priority Decoder with Crystal Pins Skipped ....................... 225 Figure 22.1. EZRadioPRO Serial Interface Block Diagram ................................... 239 Figure 22.2. SPI Timing ......................................................................................... 241 Figure 22.3. SPI Timing—READ Mode ................................................................. 241 Figure 22.4. SPI Timing—Burst Write Mode ......................................................... 242 Figure 22.5. SPI Timing—Burst Read Mode ......................................................... 242 Figure 22.6. Master Mode Data/Clock Timing ....................................................... 243 Figure 22.7. SPI Master Timing ............................................................................. 248 Figure 23.1. State Machine Diagram ..................................................................... 251 Figure 23.2. TX Timing .......................................................................................... 254 Figure 23.3. RX Timing .......................................................................................... 255 Figure 23.4. Frequency Deviation ......................................................................... 258 Figure 23.5. Sensitivity at 1% PER vs. Carrier Frequency Offset ......................... 260 Figure 23.6. FSK vs. GFSK Spectrums ................................................................. 262 Figure 23.7. Direct Synchronous Mode Example .................................................. 265 Figure 23.8. Direct Asynchronous Mode Example ................................................ 265 Figure 23.9. Microcontroller Connections .............................................................. 266 Figure 23.10. PLL Synthesizer Block Diagram ...................................................... 268 Figure 23.11. FIFO Thresholds ............................................................................. 271 Figure 23.12. Packet Structure .............................................................................. 272 Figure 23.13. Multiple Packets in TX Packet Handler ........................................... 273 Figure 23.14. Required RX Packet Structure with Packet Handler Disabled ........ 273 Figure 23.15. Multiple Packets in RX Packet Handler ........................................... 274 Figure 23.16. Multiple Packets in RX with CRC or Header Error .......................... 274 Figure 23.17. Operation of Data Whitening, Manchester Encoding, and CRC ..... 276 Rev. 1.0 11 Si1010/1/2/3/4/5 Figure 23.18. Manchester Coding Example .......................................................... 276 Figure 23.19. Header ............................................................................................. 278 Figure 23.20. POR Glitch Parameters ................................................................... 279 Figure 23.21. General Purpose ADC Architecture ................................................ 282 Figure 23.22. Temperature Ranges using ADC8 .................................................. 284 Figure 23.23. WUT Interrupt and WUT Operation ................................................. 287 Figure 23.24. Low Duty Cycle Mode ..................................................................... 288 Figure 23.25. RSSI Value vs. Input Power ............................................................ 290 Figure 23.26. Si1002 Split RF TX/RX Direct-Tie Reference Design—Schematic . 291 Figure 23.27. Si1000 Switch Matching Reference Design—Schematic ................ 292 Figure 24.1. SMBus Block Diagram ...................................................................... 297 Figure 24.2. Typical SMBus Configuration ............................................................ 298 Figure 24.3. SMBus Transaction ........................................................................... 299 Figure 24.4. Typical SMBus SCL Generation ........................................................ 301 Figure 24.5. Typical Master Write Sequence ........................................................ 310 Figure 24.6. Typical Master Read Sequence ........................................................ 311 Figure 24.7. Typical Slave Write Sequence .......................................................... 312 Figure 24.8. Typical Slave Read Sequence .......................................................... 313 Figure 25.1. UART0 Block Diagram ...................................................................... 318 Figure 25.2. UART0 Baud Rate Logic ................................................................... 319 Figure 25.3. UART Interconnect Diagram ............................................................. 320 Figure 25.4. 8-Bit UART Timing Diagram .............................................................. 320 Figure 25.5. 9-Bit UART Timing Diagram .............................................................. 321 Figure 25.6. UART Multi-Processor Mode Interconnect Diagram ......................... 321 Figure 26.1. SPI Block Diagram ............................................................................ 325 Figure 26.2. Multiple-Master Mode Connection Diagram ...................................... 327 Figure 26.3. 3-Wire Single Master and 3-Wire Single Slave Mode Connection Diagram ................................................................ 327 Figure 26.4. 4-Wire Single Master Mode and 4-Wire Slave Mode Connection Diagram ................................................................ 328 Figure 26.5. Master Mode Data/Clock Timing ....................................................... 330 Figure 26.6. Slave Mode Data/Clock Timing (CKPHA = 0) ................................... 330 Figure 26.7. Slave Mode Data/Clock Timing (CKPHA = 1) ................................... 331 Figure 26.8. SPI Master Timing (CKPHA = 0) ....................................................... 335 Figure 26.9. SPI Master Timing (CKPHA = 1) ....................................................... 335 Figure 26.10. SPI Slave Timing (CKPHA = 0) ....................................................... 336 Figure 26.11. SPI Slave Timing (CKPHA = 1) ....................................................... 336 Figure 27.1. T0 Mode 0 Block Diagram ................................................................. 341 Figure 27.2. T0 Mode 2 Block Diagram ................................................................. 342 Figure 27.3. T0 Mode 3 Block Diagram ................................................................. 343 Figure 27.4. Timer 2 16-Bit Mode Block Diagram ................................................. 348 Figure 27.5. Timer 2 8-Bit Mode Block Diagram ................................................... 349 Figure 27.6. Timer 2 Capture Mode Block Diagram .............................................. 350 Figure 27.7. Timer 3 16-Bit Mode Block Diagram ................................................. 354 Figure 27.8. Timer 3 8-Bit Mode Block Diagram. .................................................. 355 12 Rev. 1.0 Si1010/1/2/3/4/5 Figure 27.9. Timer 3 Capture Mode Block Diagram .............................................. 356 Figure 28.1. PCA Block Diagram ........................................................................... 360 Figure 28.2. PCA Counter/Timer Block Diagram ................................................... 362 Figure 28.3. PCA Interrupt Block Diagram ............................................................ 363 Figure 28.4. PCA Capture Mode Diagram ............................................................. 365 Figure 28.5. PCA Software Timer Mode Diagram ................................................. 365 Figure 28.6. PCA High-Speed Output Mode Diagram ........................................... 366 Figure 28.7. PCA Frequency Output Mode ........................................................... 367 Figure 28.8. PCA 8-Bit PWM Mode Diagram ........................................................ 368 Figure 28.9. PCA 9, 10 and 11-Bit PWM Mode Diagram ...................................... 369 Figure 28.10. PCA 16-Bit PWM Mode ................................................................... 370 Figure 28.11. PCA Module 5 with Watchdog Timer Enabled ................................ 371 Figure 29.1. Typical C2 Pin Sharing ...................................................................... 382 Rev. 1.0 13 Si1010/1/2/3/4/5 List of Tables Table 2.1. Product Selection Guide ......................................................................... 31 Table 3.1. Pin Definitions for the Si1010/1/2/3/4/5 .................................................. 32 Table 3.2. QFN-42 Package Dimensions ................................................................ 39 Table 3.3. PCB Land Pattern ................................................................................... 43 Table 4.1. Absolute Maximum Ratings .................................................................... 44 Table 4.2. Global Electrical Characteristics ............................................................. 45 Table 4.3. Port I/O DC Electrical Characteristics ..................................................... 55 Table 4.4. Reset Electrical Characteristics .............................................................. 60 Table 4.5. Power Management Electrical Specifications ......................................... 61 Table 4.6. Flash Electrical Characteristics .............................................................. 61 Table 4.7. Internal Precision Oscillator Electrical Characteristics ........................... 61 Table 4.8. Internal Low-Power Oscillator Electrical Characteristics ........................ 61 Table 4.9. SmaRTClock Characteristics .................................................................. 62 Table 4.10. ADC0 Electrical Characteristics ............................................................ 62 Table 4.11. Temperature Sensor Electrical Characteristics .................................... 63 Table 4.12. Voltage Reference Electrical Characteristics ....................................... 64 Table 4.13. IREF0 Electrical Characteristics ........................................................... 65 Table 4.14. Comparator Electrical Characteristics .................................................. 66 Table 4.15. VREG0 Electrical Characteristics ......................................................... 67 Table 4.16. DC-DC Converter (DC0) Electrical Characteristics .............................. 68 Table 4.17. DC Characteristics1 .................................................................................................... 69 Table 4.18. Synthesizer AC Electrical Characteristics1 ........................................................ 70 Table 4.19. Receiver AC Electrical Characteristics1 ............................................... 71 Table 4.20. Transmitter AC Electrical Characteristics1 ........................................................ 72 Table 4.21. Auxiliary Block Specifications1 ............................................................................... 73 Table 4.22. Digital IO Specifications (nIRQ) ............................................................................. 74 Table 4.23. GPIO Specifications (GPIO_0, GPIO_1, and GPIO_2) ................................ 74 Table 4.24. Absolute Maximum Ratings .................................................................. 75 Table 5.1. Representative Conversion Times and Energy Consumption for the SAR ADC with 1.65V High-Speed VREF ........................................................ 84 Table 8.1. CIP-51 Instruction Set Summary .......................................................... 116 Table 11.1. Special Function Register (SFR) Memory Map (Page 0x0) ............... 128 Table 11.2. Special Function Register (SFR) Memory Map (Page 0xF) ............... 129 Table 11.3. Special Function Registers ................................................................. 130 Table 12.1. Interrupt Summary .............................................................................. 136 Table 13.1. Flash Security Summary .................................................................... 149 Table 14.1. Power Modes ...................................................................................... 157 Table 15.1. Example 16-Bit CRC Outputs ............................................................. 167 Table 16.1. IPeak Inductor Current Limit Settings ................................................. 175 Table 19.1. Recommended XFCN Settings for Crystal Mode ............................... 196 Table 19.2. Recommended XFCN Settings for RC and C modes ......................... 197 Table 20.1. SmaRTClock Internal Registers ......................................................... 204 Table 20.2. SmaRTClock Load Capacitance Settings .......................................... 211 14 Rev. 1.0 Si1010/1/2/3/4/5 Table 20.3. SmaRTClock Bias Settings ................................................................ 212 Table 21.1. Port I/O Assignment for Analog Functions ......................................... 221 Table 21.2. Port I/O Assignment for Digital Functions ........................................... 222 Table 21.3. Port I/O Assignment for External Digital Event Capture Functions .... 222 Table 22.1. Serial Interface Timing Parameters .................................................... 241 Table 22.2. SPI Timing Parameters ...................................................................... 248 Table 23.1. EZRadioPRO Operating Modes ......................................................... 250 Table 23.2. EZRadioPRO Operating Modes Response Time ............................... 251 Table 23.3. Frequency Band Selection ................................................................. 256 Table 23.4. Packet Handler Registers ................................................................... 275 Table 23.5. Minimum Receiver Settling Time ........................................................ 277 Table 23.6. POR Parameters ................................................................................ 280 Table 23.7. Temperature Sensor Range ............................................................... 283 Table 23.8. Antenna Diversity Control ................................................................... 289 Table 23.9. EZRadioPRO Internal Register Descriptions ...................................... 294 Table 24.1. SMBus Clock Source Selection .......................................................... 301 Table 24.2. Minimum SDA Setup and Hold Times ................................................ 302 Table 24.3. Sources for Hardware Changes to SMB0CN ..................................... 306 Table 24.4. Hardware Address Recognition Examples (EHACK = 1) ................... 307 Table 24.5. SMBus Status Decoding With Hardware ACK Generation Disabled (EHACK = 0) ....................................................................................... 314 Table 24.6. SMBus Status Decoding With Hardware ACK Generation Enabled (EHACK = 1) ....................................................................................... 316 Table 25.1. Timer Settings for Standard Baud Rates Using The Internal 24.5 MHz Oscillator .............................................. 324 Table 25.2. Timer Settings for Standard Baud Rates Using an External 22.1184 MHz Oscillator ......................................... 324 Table 26.1. SPI Slave Timing Parameters ............................................................ 337 Table 27.1. Timer 0 Running Modes ..................................................................... 340 Table 28.1. PCA Timebase Input Options ............................................................. 361 Table 28.2. PCA0CPM and PCA0PWM Bit Settings for PCA Capture/Compare Modules ................................................................ 364 Table 28.3. Watchdog Timer Timeout Intervals1 ................................................... 372 Rev. 1.0 15 Si1010/1/2/3/4/5 List of Registers SFR Definition 5.1. ADC0CN: ADC0 Control ................................................................ 85 SFR Definition 5.2. ADC0CF: ADC0 Configuration ...................................................... 86 SFR Definition 5.3. ADC0AC: ADC0 Accumulator Configuration ................................. 87 SFR Definition 5.4. ADC0PWR: ADC0 Burst Mode Power-Up Time ............................ 88 SFR Definition 5.5. ADC0TK: ADC0 Burst Mode Track Time ....................................... 89 SFR Definition 5.6. ADC0H: ADC0 Data Word High Byte ............................................ 90 SFR Definition 5.7. ADC0L: ADC0 Data Word Low Byte .............................................. 90 SFR Definition 5.8. ADC0GTH: ADC0 Greater-Than High Byte ................................... 91 SFR Definition 5.9. ADC0GTL: ADC0 Greater-Than Low Byte .................................... 91 SFR Definition 5.10. ADC0LTH: ADC0 Less-Than High Byte ...................................... 92 SFR Definition 5.11. ADC0LTL: ADC0 Less-Than Low Byte ........................................ 92 SFR Definition 5.12. ADC0MX: ADC0 Input Channel Select ........................................ 95 SFR Definition 5.13. TOFFH: ADC0 Data Word High Byte .......................................... 98 SFR Definition 5.14. TOFFL: ADC0 Data Word Low Byte ............................................ 98 SFR Definition 5.15. REF0CN: Voltage Reference Control ........................................ 101 SFR Definition 6.1. IREF0CN: Current Reference Control ......................................... 102 SFR Definition 6.2. IREF0CF: Current Reference Configuration ................................ 103 SFR Definition 7.1. CPT0CN: Comparator 0 Control .................................................. 107 SFR Definition 7.2. CPT0MD: Comparator 0 Mode Selection .................................... 108 SFR Definition 7.3. CPT1CN: Comparator 1 Control .................................................. 109 SFR Definition 7.4. CPT1MD: Comparator 1 Mode Selection .................................... 110 SFR Definition 7.5. CPT0MX: Comparator0 Input Channel Select ............................. 112 SFR Definition 7.6. CPT1MX: Comparator1 Input Channel Select ............................. 113 SFR Definition 8.1. DPL: Data Pointer Low Byte ........................................................ 120 SFR Definition 8.2. DPH: Data Pointer High Byte ....................................................... 120 SFR Definition 8.3. SP: Stack Pointer ......................................................................... 121 SFR Definition 8.4. ACC: Accumulator ....................................................................... 121 SFR Definition 8.5. B: B Register ................................................................................ 121 SFR Definition 8.6. PSW: Program Status Word ........................................................ 122 SFR Definition 10.1. EMI0CN: External Memory Interface Control ............................ 127 SFR Definition 11.1. SFR Page: SFR Page ................................................................ 130 SFR Definition 12.1. IE: Interrupt Enable .................................................................... 138 SFR Definition 12.2. IP: Interrupt Priority .................................................................... 139 SFR Definition 12.3. EIE1: Extended Interrupt Enable 1 ............................................ 140 SFR Definition 12.4. EIP1: Extended Interrupt Priority 1 ............................................ 141 SFR Definition 12.5. EIE2: Extended Interrupt Enable 2 ............................................ 142 SFR Definition 12.6. EIP2: Extended Interrupt Priority 2 ............................................ 143 SFR Definition 12.7. IT01CF: INT0/INT1 Configuration .............................................. 145 SFR Definition 13.1. PSCTL: Program Store R/W Control ......................................... 154 SFR Definition 13.2. FLKEY: Flash Lock and Key ...................................................... 155 SFR Definition 13.3. FLSCL: Flash Scale ................................................................... 156 SFR Definition 13.4. FLWR: Flash Write Only ............................................................ 156 SFR Definition 14.1. PMU0CF: Power Management Unit Configuration1,2 ................ 163 16 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 14.2. PMU0MD: Power Management Unit Mode ................................ 164 SFR Definition 14.3. PCON: Power Management Control Register ........................... 165 SFR Definition 15.1. CRC0CN: CRC0 Control ........................................................... 169 SFR Definition 15.2. CRC0IN: CRC0 Data Input ........................................................ 170 SFR Definition 15.3. CRC0DAT: CRC0 Data Output .................................................. 170 SFR Definition 15.4. CRC0AUTO: CRC0 Automatic Control ...................................... 171 SFR Definition 15.5. CRC0CNT: CRC0 Automatic Flash Sector Count ..................... 172 SFR Definition 15.6. CRC0FLIP: CRC0 Bit Flip .......................................................... 173 SFR Definition 16.1. DC0CN: DC-DC Converter Control ........................................... 181 SFR Definition 16.2. DC0CF: DC-DC Converter Configuration .................................. 182 SFR Definition 16.3. DC0MD: DC-DC Mode .............................................................. 183 SFR Definition 17.1. REG0CN: Voltage Regulator Control ........................................ 184 SFR Definition 18.1. VDM0CN: VDD_MCU/DC+ Supply Monitor Control .................. 190 SFR Definition 18.2. RSTSRC: Reset Source ............................................................ 193 SFR Definition 19.1. CLKSEL: Clock Select ............................................................... 200 SFR Definition 19.2. OSCICN: Internal Oscillator Control .......................................... 201 SFR Definition 19.3. OSCICL: Internal Oscillator Calibration ..................................... 201 SFR Definition 19.4. OSCXCN: External Oscillator Control ........................................ 202 SFR Definition 20.1. RTC0KEY: SmaRTClock Lock and Key .................................... 207 SFR Definition 20.2. RTC0ADR: SmaRTClock Address ............................................ 208 SFR Definition 20.3. RTC0DAT: SmaRTClock Data .................................................. 209 Internal Register Definition 20.4. RTC0CN: SmaRTClock Control ............................. 215 Internal Register Definition 20.5. RTC0XCN: SmaRTClock Oscillator Control ........... 216 Internal Register Definition 20.6. RTC0XCF: SmaRTClock Oscillator Configuration . 217 Internal Register Definition 20.7. RTC0PIN: SmaRTClock Pin Configuration ............ 217 Internal Register Definition 20.8. CAPTUREn: SmaRTClock Timer Capture ............. 218 Internal Register Definition 20.9. ALARMn: SmaRTClock Alarm Programmed Value 218 SFR Definition 21.1. XBR0: Port I/O Crossbar Register 0 .......................................... 226 SFR Definition 21.2. XBR1: Port I/O Crossbar Register 1 .......................................... 227 SFR Definition 21.3. XBR2: Port I/O Crossbar Register 2 .......................................... 228 SFR Definition 21.4. P0MASK: Port0 Mask Register .................................................. 229 SFR Definition 21.5. P0MAT: Port0 Match Register ................................................... 229 SFR Definition 21.6. P1MASK: Port1 Mask Register .................................................. 230 SFR Definition 21.7. P1MAT: Port1 Match Register ................................................... 230 SFR Definition 21.8. P0: Port0 .................................................................................... 232 SFR Definition 21.9. P0SKIP: Port0 Skip .................................................................... 232 SFR Definition 21.10. P0MDIN: Port0 Input Mode ...................................................... 233 SFR Definition 21.11. P0MDOUT: Port0 Output Mode ............................................... 233 SFR Definition 21.12. P0DRV: Port0 Drive Strength .................................................. 234 SFR Definition 21.13. P1: Port1 .................................................................................. 235 SFR Definition 21.14. P1SKIP: Port1 Skip .................................................................. 235 SFR Definition 21.15. P1MDIN: Port1 Input Mode ...................................................... 236 SFR Definition 21.16. P1MDOUT: Port1 Output Mode ............................................... 236 SFR Definition 21.17. P1DRV: Port1 Drive Strength .................................................. 237 SFR Definition 21.18. P2: Port2 .................................................................................. 237 Rev. 1.0 17 Si1010/1/2/3/4/5 SFR Definition 21.19. P2MDOUT: Port2 Output Mode ............................................... 238 SFR Definition 21.20. P2DRV: Port2 Drive Strength .................................................. 238 SFR Definition 22.1. SPI1CFG: SPI Configuration ..................................................... 244 SFR Definition 22.2. SPI1CN: SPI Control ................................................................. 245 SFR Definition 22.3. SPI1CKR: SPI Clock Rate ......................................................... 246 SFR Definition 22.4. SPI1DAT: SPI Data ................................................................... 247 SFR Definition 24.1. SMB0CF: SMBus Clock/Configuration ...................................... 303 SFR Definition 24.2. SMB0CN: SMBus Control .......................................................... 305 SFR Definition 24.3. SMB0ADR: SMBus Slave Address ............................................ 308 SFR Definition 24.4. SMB0ADM: SMBus Slave Address Mask .................................. 308 SFR Definition 24.5. SMB0DAT: SMBus Data ............................................................ 309 SFR Definition 25.1. SCON0: Serial Port 0 Control .................................................... 322 SFR Definition 25.2. SBUF0: Serial (UART0) Port Data Buffer .................................. 323 SFR Definition 26.7. SPI0CFG: SPI0 Configuration ................................................... 332 SFR Definition 26.8. SPI0CN: SPI0 Control ............................................................... 333 SFR Definition 26.9. SPI0CKR: SPI0 Clock Rate ....................................................... 334 SFR Definition 26.10. SPI0DAT: SPI0 Data ............................................................... 334 SFR Definition 27.1. CKCON: Clock Control .............................................................. 339 SFR Definition 27.2. TCON: Timer Control ................................................................. 344 SFR Definition 27.3. TMOD: Timer Mode ................................................................... 345 SFR Definition 27.4. TL0: Timer 0 Low Byte ............................................................... 346 SFR Definition 27.5. TL1: Timer 1 Low Byte ............................................................... 346 SFR Definition 27.6. TH0: Timer 0 High Byte ............................................................. 347 SFR Definition 27.7. TH1: Timer 1 High Byte ............................................................. 347 SFR Definition 27.8. TMR2CN: Timer 2 Control ......................................................... 351 SFR Definition 27.9. TMR2RLL: Timer 2 Reload Register Low Byte .......................... 352 SFR Definition 27.10. TMR2RLH: Timer 2 Reload Register High Byte ...................... 352 SFR Definition 27.11. TMR2L: Timer 2 Low Byte ....................................................... 353 SFR Definition 27.12. TMR2H Timer 2 High Byte ....................................................... 353 SFR Definition 27.13. TMR3CN: Timer 3 Control ....................................................... 357 SFR Definition 27.14. TMR3RLL: Timer 3 Reload Register Low Byte ........................ 358 SFR Definition 27.15. TMR3RLH: Timer 3 Reload Register High Byte ...................... 358 SFR Definition 27.16. TMR3L: Timer 3 Low Byte ....................................................... 359 SFR Definition 27.17. TMR3H Timer 3 High Byte ....................................................... 359 SFR Definition 28.1. PCA0CN: PCA Control .............................................................. 373 SFR Definition 28.2. PCA0MD: PCA Mode ................................................................ 374 SFR Definition 28.3. PCA0PWM: PCA PWM Configuration ....................................... 375 SFR Definition 28.4. PCA0CPMn: PCA Capture/Compare Mode .............................. 376 SFR Definition 28.5. PCA0L: PCA Counter/Timer Low Byte ...................................... 377 SFR Definition 28.6. PCA0H: PCA Counter/Timer High Byte ..................................... 377 SFR Definition 28.7. PCA0CPLn: PCA Capture Module Low Byte ............................. 378 SFR Definition 28.8. PCA0CPHn: PCA Capture Module High Byte ........................... 378 C2 Register Definition 29.1. C2ADD: C2 Address ...................................................... 379 C2 Register Definition 29.2. DEVICEID: C2 Device ID ............................................... 380 C2 Register Definition 29.3. REVID: C2 Revision ID .................................................. 380 18 Rev. 1.0 Si1010/1/2/3/4/5 C2 Register Definition 29.4. FPCTL: C2 Flash Programming Control ........................ 381 C2 Register Definition 29.5. FPDAT: C2 Flash Programming Data ............................ 381 Rev. 1.0 19 Si1010/1/2/3/4/5 1. System Overview Si1010/1/2/3/4/5 devices are fully integrated mixed-signal System-on-a-Chip MCUs. Highlighted features are listed below. Refer to Table 2.1 for specific product feature selection and part ordering numbers. 240–960 MHz EZRadioPRO® transceiver Single/Dual Battery operation with on-chip dc-dc boost converter. High-speed pipelined 8051-compatible microcontroller core (up to 25 MIPS) In-system, full-speed, non-intrusive debug interface (on-chip) 10-bit 300 ksps or 12-bit 75 ksps single-ended ADC with analog multiplexer 6-Bit Programmable Current Reference. Resolution can be increased with PWM. Precision programmable 24.5 MHz internal oscillator with spread spectrum technology. 16 kB or 8 kB of on-chip Flash memory 768 bytes of on-chip RAM SMBus/I2C, Enhanced UART, and two Enhanced SPI serial interfaces implemented in hardware Four general-purpose 16-bit timers Programmable Counter/Timer Array (PCA) with six capture/compare modules and Watchdog Timer function On-chip Power-On Reset, VDD Monitor, and Temperature Sensor Two On-chip Voltage Comparators with 11 Capacitive Touch Sense inputs. 15 Port I/O (5 V tolerant except for GPIO_0, GPIO_1, and GPIO_2) With on-chip Power-On Reset, VDD monitor, Watchdog Timer, and clock oscillator, the Si1010/1/2/3/4/5 devices are truly stand-alone System-on-a-Chip solutions. The Flash memory can be reprogrammed even in-circuit, providing non-volatile data storage, and also allowing field upgrades of the 8051 firmware. User software has complete control of all peripherals, and may individually shut down any or all peripherals for power savings. The on-chip Silicon Labs 2-Wire (C2) Development Interface allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, run and halt commands. All analog and digital peripherals are fully functional while debugging using C2. The two C2 interface pins can be shared with user functions, allowing in-system debugging without occupying package pins. Each device is specified for 0.9 to 1.8 V, 0.9 to 3.6 V or 1.8 to 3.6 V operation over the industrial temperature range (–40 to +85 °C). The Port I/O and RST pins are tolerant of input signals up to 5 V. The Si1010/1/2/3/4/5 devices are available in a 42-pin QFN package which is lead-free and RoHS compliant. See Table 2.1 for ordering information. Block diagrams are included in Figure 1.1 through Figure 1.4. The transceiver's extremely low receive sensitivity (–121 dBm) coupled with industry leading +20 dBm output power ensures extended range and improved link performance. Built-in antenna diversity and support for frequency hopping can be used to further extend range and enhance performance. The advanced radio features including continuous frequency coverage from 240–960 MHz in 156 Hz or 312 Hz steps allow precise tuning control. Additional system features such as an automatic wake-up timer, low battery detector, 64 byte TX/RX FIFOs, automatic packet handling, and preamble detection reduce overall current consumption. The transceivers digital receive architecture features a high-performance ADC and DSP-based modem which performs demodulation, filtering, and packet handling for increased flexibility and performance. The direct digital transmit modulation and automatic PA power ramping ensure precise transmit modulation and reduced spectral spreading, ensuring compliance with global regulations including FCC, ETSI, ARIB, and 802.15.4d regulations. An easy-to-use calculator is provided to quickly configure the radio settings, simplifying customer's system design and reducing time to market. 20 Rev. 1.0 Si1010/1/2/3/4/5 Power On Reset/PMU Wake Reset C2CK/RST Debug / Programming Hardware CIP-51 8051 Controller Core Analog Peripherals 16k Byte ISP Flash Program Memory 6-bit IREF 256 Byte SRAM 512 Byte XRAM C2D VDD External VREF VREF CP1, CP1A XTAL2 XTAL3 XTAL4 VDD VREF Temp Sensor A M U X AGC RXp RXn LNA Mixer PGA ADC + - + - Comparators Digital Modem Digital Peripherals Low Power 20 MHz Oscillator XTAL1 TX CP0, CP0A SFR Bus Precision 24.5 MHz Oscillator PA Internal GND SYSCLK GND IREF0 12/10-bit 75/300 ksps ADC CRC Engine VREG RF XCVR (240-960 MHz) Transceiver Control Interface Delta Sigma Modulator Digital Logic UART External Oscillator Circuit Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT SMBus System Clock Configuration XIN XOUT OSC Priority Crossbar Decoder Port I/O Config SPI 0 15 ANALOG & DIGITAL I/O Figure 1.1. Si1010 Block Diagram Power On Reset/PMU Wake Reset C2CK/RST Debug / Programming Hardware CIP-51 8051 Controller Core 6-bit IREF 256 Byte SRAM 512 Byte XRAM Precision 24.5 MHz Oscillator External VREF VREF XTAL2 XTAL3 XTAL4 TX A M U X CP0, CP0A CP1, CP1A SFR Bus VDD VREF Temp Sensor AGC RXp RXn LNA Mixer + - PGA ADC + - Comparators Digital Peripherals Low Power 20 MHz Oscillator XTAL1 PA Internal GND SYSCLK GND IREF0 12/10-bit 75/300 ksps ADC CRC Engine VREG RF XCVR (240-960 MHz) 8k Byte ISP Flash Program Memory C2D VDD Analog Peripherals Transceiver Control Interface Digital Modem Delta Sigma Modulator Digital Logic UART External Oscillator Circuit Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT SMBus System Clock Configuration XIN XOUT OSC Priority Crossbar Decoder SPI 0 Port I/O Config 15 ANALOG & DIGITAL I/O Figure 1.2. Si1011 Block Diagram Rev. 1.0 21 Si1010/1/2/3/4/5 Power On Reset/PMU Wake Reset C2CK/RST Debug / Programming Hardware CIP-51 8051 Controller Core Analog Peripherals 16k Byte ISP Flash Program Memory 6-bit IREF 256 Byte SRAM 512 Byte XRAM C2D External VREF VREF CP1, CP1A XTAL2 XTAL3 XTAL4 VDD VREF Temp Sensor AGC RXp RXn LNA Mixer PGA ADC + - + - Comparators Digital Peripherals Low Power 20 MHz Oscillator XTAL1 TX A M U X CP0, CP0A SFR Bus Precision 24.5 MHz Oscillator PA Internal GND SYSCLK GND IREF0 12/10-bit 75/300 ksps ADC CRC Engine VREG VDD RF XCVR (240-960 MHz) Transceiver Control Interface Digital Modem Delta Sigma Modulator Digital Logic UART External Oscillator Circuit Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT SMBus System Clock Configuration XIN XOUT OSC Priority Crossbar Decoder Port I/O Config SPI 0 15 ANALOG & DIGITAL I/O Figure 1.3. Si1012 Block Diagram Power On Reset/PMU Wake Reset C2CK/RST Debug / Programming Hardware CIP-51 8051 Controller Core 6-bit IREF 256 Byte SRAM 512 Byte XRAM Precision 24.5 MHz Oscillator External VREF VREF XTAL2 XTAL3 XTAL4 TX A M U X CP0, CP0A CP1, CP1A SFR Bus VDD VREF Temp Sensor + - RXp RXn LNA PGA ADC + - Digital Peripherals Transceiver Control Interface Digital Modem Delta Sigma Modulator Digital Logic UART External Oscillator Circuit Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT SPI 0 Figure 1.4. Si1013 Block Diagram Rev. 1.0 XIN XOUT OSC Priority Crossbar Decoder SMBus System Clock Configuration 22 AGC Mixer Comparators Low Power 20 MHz Oscillator XTAL1 PA Internal GND SYSCLK GND IREF0 12/10-bit 75/300 ksps ADC CRC Engine VREG RF XCVR (240-960 MHz) 8k Byte ISP Flash Program Memory C2D VDD Analog Peripherals Port I/O Config 15 ANALOG & DIGITAL I/O Si1010/1/2/3/4/5 Power On Reset/PMU Wake Reset C2CK/RST CIP-51 8051 Controller Core Analog Peripherals 16k Byte ISP Flash Program Memory 6-bit IREF 256 Byte SRAM Debug / Programming Hardware 512 Byte XRAM C2D VDD/DC+ Power Net VREG Analog Power GND/DC- VBAT DC/DC Converter External VREF VREF CP1, CP1A SFR Bus XTAL3 XTAL4 VDD VREF Temp Sensor RXp RXn LNA Mixer PGA ADC + - + - Comparators Digital Peripherals Transceiver Control Interface Digital Modem Delta Sigma Modulator Digital Logic UART Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT XTAL2 A M U X CP0, CP0A External Oscillator Circuit XTAL1 TX AGC GND Low Power 20 MHz Oscillator GND PA Internal SYSCLK Precision 24.5 MHz Oscillator IREF0 12/10-bit 75/300 ksps ADC CRC Engine Digital Power RF XCVR (240-960 MHz) Priority Crossbar Decoder SMBus System Clock Configuration XIN XOUT OSC Port I/O Config SPI 0 15 ANALOG & DIGITAL I/O Figure 1.5. Si1014 Block Diagram CIP-51 8051 Controller Core Power On Reset/PMU 512 Byte XRAM C2D VDD/DC+ Power Net Analog Power GND/DC- VBAT DC/DC Converter GND XTAL1 XTAL2 XTAL3 XTAL4 6-bit IREF 256 Byte SRAM Debug / Programming Hardware VREG PA Internal External VREF VREF TX A M U X VDD VREF Temp Sensor CP0, CP0A CP1, CP1A SFR Bus Low Power 20 MHz Oscillator AGC RXp RXn LNA Mixer GND SYSCLK Precision 24.5 MHz Oscillator IREF0 12/10-bit 75/300 ksps ADC CRC Engine Digital Power RF XCVR (240-960 MHz) 8k Byte ISP Flash Program Memory Wake Reset C2CK/RST Analog Peripherals + - PGA ADC + - Comparators Digital Peripherals Transceiver Control Interface Digital Modem Delta Sigma Modulator Digital Logic UART External Oscillator Circuit Timers 0, 1, 2, 3 SmaRTClock Oscillator PCA/ WDT SMBus System Clock Configuration XIN XOUT OSC Priority Crossbar Decoder SPI 0 Port I/O Config 15 ANALOG & DIGITAL I/O Figure 1.6. Si1015 Block Diagram Rev. 1.0 23 Si1010/1/2/3/4/5 1.1. Typical Connection Diagram The application shown in Figure 1.7 is designed for a system with a TX/RX direct-tie configuration without the use of a TX/RX switch. Most lower power applications will use this configuration. A complete direct-tie reference design is available from Silicon Laboratories applications support. For applications seeking improved performance in the presence of multipath fading, antenna diversity can be used. Antenna diversity support is integrated into the EZRadioPRO transceiver and can improve the system link budget by 8–10 dB in the presence of these fading conditions, resulting in substantial range increases. A complete Antenna Diversity reference design is available from Silicon Laboratories applications support. supply voltage 100n 1u L1 L4 VDD_M CU VDD_DIG Px.x VDD_RF L2 C3 nIRQ 100p X1 30MHz XIN C8 XOUT C7 SDN C6 TX L3 C1 RFp C2 Si101x RXn GPIO2 0.1 uF VR_DIG L5 GPIO1 ANT L6 GPIO0 C4 0.1 uF C9 C5 1u Programm able load capacitors for X1 are integrated. L1-L6 and C1-C5 values depend on frequency band , antenna im pedance, output power and supply voltage range. Figure 1.7. Si1012/3 RX/TX Direct-Tie Application Example Supply Voltage L2 5 3 4 C2 C1 RXp Si101x RXn C4 L4 GPIO2 2 C3 VDD_MCU VDD_DIG Px.x 0.1 uF VR_DIG 6 VDD_RF TX GPIO1 1 L1 GPIO0 TR & ANT-DIV Switch nIRQ L3 X1 30MHz XIN C8 1u XOUT C7 100 n SDN C6 100 p 0.1 uF C9 C5 1u Programmable load capacitors for X1 are integrated. L1–L4 and C1–C5 values depend on frequency band, antenna impedance, output power, and supply voltage range. Figure 1.8. Si1010/1 Antenna Diversity Application Example 24 Rev. 1.0 Si1010/1/2/3/4/5 1.2. CIP-51™ Microcontroller Core 1.2.1. Fully 8051 Compatible The Si1010/1/2/3/4/5 family utilizes Silicon Labs' proprietary CIP-51 microcontroller core. The CIP-51 is fully compatible with the MCS-51™ instruction set; standard 803x/805x assemblers and compilers can be used to develop software. The CIP-51 core offers all the peripherals included with a standard 8052. 1.2.2. Improved Throughput The CIP-51 employs a pipelined architecture that greatly increases its instruction throughput over the standard 8051 architecture. In a standard 8051, all instructions except for MUL and DIV take 12 or 24 system clock cycles to execute with a maximum system clock of 12-to-24 MHz. By contrast, the CIP-51 core executes 70% of its instructions in one or two system clock cycles, with only four instructions taking more than four system clock cycles. The CIP-51 has a total of 109 instructions. The table below shows the total number of instructions that require each execution time. Clocks to Execute 1 2 2/3 3 3/4 4 4/5 5 8 Number of Instructions 26 50 5 14 7 3 1 2 1 With the CIP-51's maximum system clock at 25 MHz, it has a peak throughput of 25 MIPS. 1.2.3. Additional Features The Si1010/1/2/3/4/5 SoC family includes several key enhancements to the CIP-51 core and peripherals to improve performance and ease of use in end applications. The extended interrupt handler provides multiple interrupt sources into the CIP-51 allowing numerous analog and digital peripherals to interrupt the controller. An interrupt driven system requires less intervention by the MCU, giving it more effective throughput. The extra interrupt sources are very useful when building multi-tasking, real-time systems. Eight reset sources are available: power-on reset circuitry (POR), an on-chip VDD monitor (forces reset when power supply voltage drops below safe levels), a Watchdog Timer, a Missing Clock Detector, SmaRTClock oscillator fail or alarm, a voltage level detection from Comparator0, a forced software reset, an external reset pin, and an illegal Flash access protection circuit. Each reset source except for the POR, Reset Input Pin, or Flash error may be disabled by the user in software. The WDT may be permanently disabled in software after a power-on reset during MCU initialization. The internal oscillator factory calibrated to 24.5 MHz and is accurate to ±2% over the full temperature and supply range. The internal oscillator period can also be adjusted by user firmware. An additional 20 MHz low power oscillator is also available which facilitates low-power operation. An external oscillator drive circuit is included, allowing an external crystal, ceramic resonator, capacitor, RC, or CMOS clock source to generate the system clock. If desired, the system clock source may be switched on-the-fly between both internal and external oscillator circuits. An external oscillator can also be extremely useful in low power applications, allowing the MCU to run from a slow (power saving) source, while periodically switching to the fast (up to 25 MHz) internal oscillator as needed. Rev. 1.0 25 Si1010/1/2/3/4/5 1.3. Port Input/Output Digital and analog resources are available through 12 I/O pins. Port pins are organized as three byte-wide ports. Port pins P0.0–P1.6 can be defined as digital or analog I/O. Digital I/O pins can be assigned to one of the internal digital resources or used as general purpose I/O (GPIO). Analog I/O pins are used by the internal analog resources. P1.0, P1.1, P1.2, and P1.3 are dedicated for communication with the EZRadioPRO peripheral. P2.7 can be used as GPIO and is shared with the C2 Interface Data signal (C2D). See Section “29. C2 Interface” on page 379 for more details. The designer has complete control over which digital and analog functions are assigned to individual Port pins, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. See Section “21.3. Priority Crossbar Decoder” on page 223 for more information on the Crossbar. All Px.x Port I/Os are 5 V tolerant when used as digital inputs or open-drain outputs. For Port I/Os configured as push-pull outputs, current is sourced from the VDD/DC+ supply. Port I/Os used for analog functions can operate up to the VDD/DC+ supply voltage. See Section “21.1. Port I/O Modes of Operation” on page 220 for more information on Port I/O operating modes and the electrical specifications chapter for detailed electrical specifications. XBR0, XBR1, XBR2, PnSKIP Registers Port Match P0MASK, P0MAT P1MASK, P1MAT External Interrupts EX0 and EX1 Priority Decoder Highest Priority 4 (Internal Digital Signals) SPI0 SPI1 P0.0 2 SMBus Digital Crossbar CP0 CP1 Outputs 8 4 P0 I/O Cells P0.7 SYSCLK 7 7 PCA Lowest Priority PnMDOUT, PnMDIN Registers 2 UART P1.4 P1 I/O Cells 2 T0, T1 P1.5 P1.6 (Port Latches) 8 P0 (P0.0-P0.7) P1 (P1.0-P1.6) 1 7 1 P2 (P2.7) P2 I/O Cell To Analog Peripherals (ADC0, CP0, and CP1 inputs, VREF, IREF0, AGND) Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. Figure 1.9. Port I/O Functional Block Diagram 26 Rev. 1.0 P2.7 No analog functionality available on P2.7 Si1010/1/2/3/4/5 1.4. Serial Ports The Si1010/1/2/3/4/5 Family includes an SMBus/I2C interface, a full-duplex UART with enhanced baud rate configuration, and two Enhanced SPI interfaces. Each of the serial buses is fully implemented in hardware and makes extensive use of the CIP-51's interrupts, thus requiring very little CPU intervention. 1.5. Programmable Counter Array An on-chip Programmable Counter/Timer Array (PCA) is included in addition to the four 16-bit general purpose counter/timers. The PCA consists of a dedicated 16-bit counter/timer time base with six programmable capture/compare modules. The PCA clock is derived from one of six sources: the system clock divided by 12, the system clock divided by 4, Timer 0 overflows, an External Clock Input (ECI), the system clock, or the external oscillator clock source divided by 8. ‘F912 and ‘F902 devices also support a SmaRTClock divided by 8 clock source. Each capture/compare module can be configured to operate in a variety of modes: edge-triggered capture, software timer, high-speed output, pulse width modulator (8, 9, 10, 11, or 16-bit), or frequency output. Additionally, Capture/Compare Module 5 offers watchdog timer (WDT) capabilities. Following a system reset, Module 5 is configured and enabled in WDT mode. The PCA Capture/Compare Module I/O and External Clock Input may be routed to Port I/O via the Digital Crossbar. SYSCLK/12 SYSCLK/4 Timer 0 Overflow ECI SYSCLK PCA CLOCK MUX 16-Bit Counter/Timer External Clock/8 SmaRTClock/8 Capture/Compare Module 0 Capture/Compare Module 1 Capture/Compare Module 2 Capture/Compare Module 3 Capture/Compare Module 4 Capture/Compare Module 5 / WDT CEX5 CEX4 CEX3 CEX2 CEX1 CEX0 ECI Crossbar Port I/O Figure 1.10. PCA Block Diagram Rev. 1.0 27 Si1010/1/2/3/4/5 1.6. SAR ADC with 16-Bit Auto-Averaging Accumulator and Autonomous Low Power Burst Mode Si1010/1/2/3/4/5 devices have a 300 ksps, 10-bit or 75 ksps 12-bit successive-approximation-register (SAR) ADC with integrated track-and-hold and programmable window detector. ADC0 also has an autonomous low power Burst Mode which can automatically enable ADC0, capture and accumulate samples, then place ADC0 in a low power shutdown mode without CPU intervention. It also has a 16-bit accumulator that can automatically average the ADC results, providing an effective 11, 12, or 13 bit ADC result without any additional CPU intervention. The ADC can sample the voltage at any of the GPIO pins (with the exception of P2.7) and has an on-chip attenuator that allows it to measure voltages up to twice the voltage reference. Additional ADC inputs include an on-chip temperature sensor, the VDD/DC+ supply voltage, the VBAT supply voltage, and the internal digital supply voltage. VDD From AMUX0 Burst Mode Logic 10/12-Bit SAR AIN+ ADC AD0CM1 AD0CM2 AD0CM0 AD0BUSY (W) Timer 0 Overflow 010 011 100 Timer 2 Overflow Timer 3 Overflow CNVSTR Input REF 16-Bit Accumulator SYSCLK AD0TM AMP0GN AD08BE AD0SC0 AD0SC1 AD0SC2 AD0SC3 AD0SC4 ADC0CF 000 001 ADC0L ADC0PWR Start Conversion ADC0LTH ADC0H ADC0TK AD0WINT AD0INT AD0BUSY BURSTEN AD0EN ADC0CN AD0WINT ADC0LTL ADC0GTH ADC0GTL Figure 1.11. ADC0 Functional Block Diagram 28 Rev. 1.0 32 Window Compare Logic Si1010/1/2/3/4/5 AD0MX1 AM0MX0 AD0MX2 AD0MX3 AD0MX4 ADC0MX P0.0 Programmable Attenuator AIN+ P1.6* AMUX Temp Sensor ADC0 Gain = 0. 5 or 1 VBAT Digital Supply VDD_MCU/DC+ *P1.0 – P1.3 are not available as device pins Figure 1.12. ADC0 Multiplexer Block Diagram 1.7. Programmable Current Reference (IREF0) Si1010/1/2/3/4/5 devices include an on-chip programmable current reference (source or sink) with two output current settings: low power mode and high current mode. The maximum current output in low power mode is 63 µA (1 µA steps) and the maximum current output in high current mode is 504 µA (8 µA steps). 1.8. Comparators Si1010/1/2/3/4/5 devices include two on-chip programmable voltage comparators: Comparator 0 (CPT0) which is shown in Figure 1.13; Comparator 1 (CPT1) which is shown in Figure 1.14. The two comparators operate identically but may differ in their ability to be used as reset or wake-up sources. See Section “18. Reset Sources” on page 185 and the Section “14. Power Management” on page 157 for details on reset sources and low power mode wake-up sources, respectively. The Comparator offers programmable response time and hysteresis, an analog input multiplexer, and two outputs that are optionally available at the Port pins: a synchronous “latched” output (CP0, CP1), or an asynchronous “raw” output (CP0A, CP1A). The asynchronous CP0A signal is available even when the system clock is not active. This allows the Comparator to operate and generate an output when the device is in some low power modes. The comparator inputs may be connected to Port I/O pins or to other internal signals. Port pins may also be used to directly sense capacitive touch switches. See Application Note AN338 for details on Capacitive Touch Switch sensing. Rev. 1.0 29 CPT0CN Si1010/1/2/3/4/5 CP0EN CP0OUT CP0RIF CP0FIF VDD CP0HYP1 CP0HYP0 CP0HYN1 CP0 Interrupt CP0HYN0 CPT0MD Analog Input Multiplexer CP0FIE CP0RIE CP0MD1 CP0MD0 Px.x CP0 Rising-edge CP0 + CP0 Falling-edge Interrupt Logic Px.x CP0 + SET D - CLR D Q Q SET CLR Q Q Px.x Crossbar (SYNCHRONIZER) GND CP0 - CP0A (ASYNCHRONOUS) Reset Decision Tree Px.x Figure 1.13. Comparator 0 Functional Block Diagram CPT0CN CP1EN CP1OUT CP1RIF VDD CP1FIF CP1HYP1 CP1 Interrupt CP1HYP0 CP1HYN1 CP1HYN0 CPT0MD Analog Input Multiplexer CP1FIE CP1RIE CP1MD1 CP1MD0 Px.x CP1 Rising-edge CP1 + CP1 Falling-edge Interrupt Logic Px.x CP1 + D - SET CLR Q Q D SET CLR Q Q Px.x Crossbar (SYNCHRONIZER) CP1 - GND (ASYNCHRONOUS) Reset Decision Tree Px.x Figure 1.14. Comparator 1 Functional Block Diagram 30 Rev. 1.0 CP1A Si1010/1/2/3/4/5 2. Ordering Information QFN-42 Si1011-A-GM 25 768 P 1 1 1 4 P 15 P P P +20 dBm 1.8 P P QFN-42 Si1012-A-GM 25 16 768 P 1 1 1 4 P 15 P P P +13 dBm 1.8 P P QFN-42 Si1013-A-GM 25 768 P 1 1 1 4 P 15 P P P +13 dBm 1.8 P P QFN-42 Si1014-A-GM 25 16 768 P 1 1 1 4 P 15 P P P +13 dBm 0.9 P P QFN-42 Si1015-A-GM 25 P 1 1 1 4 P 15 P P P +13 dBm 0.9 P P QFN-42 8 8 8 768 Package Temperature Sensor P ‘F9xx Plus Features* Internal Voltage Reference P +20 dBm 1.8 P Lead-free (RoHS Compliant) Programmable Counter Array P Minimum Operating Voltage (Volts) Timers (16-bit) P 15 P Maximum Transmit Power Enhanced SPI (available for external communication) 4 10-bit 300ksps ADC UART 1 Digital Port I/Os (Includes EZRadioPRO GPIOs) SMBus/I2C 1 RAM (bytes) 1 Flash Memory (kB) P MIPS (Peak) Si1010-A-GM 25 16 768 Ordering Part Number SmaRTClock Real Time Clock Table 2.1. Product Selection Guide *The ‘F9xx Plus features are a set of enhancements that allow greater power efficiency and increased functionality. They include 12-bit ADC mode, PWM Enhanced IREF, ultra-low power SmaRTClock LFO, VBAT input voltage from 0.9 to 3.6 V, and VBAT battery low indicator. The ‘F9xx Plus features are described in detail in “AN431: F93x-F90x Software Porting Guide.” Rev. 1.0 31 Si1010/1/2/3/4/5 3. Pinout and Package Definitions Table 3.1. Pin Definitions for the Si1010/1/2/3/4/5 Name Pin Number Type Description Si1010/1 Si1014/5 Si1012/3 VDD_MCU 38 — P In GND_MCU 37 — G VBAT — 41 P In Battery Supply Voltage. Must be 0.9 to 1.8 V in single-cell battery mode and 1.8 to 3.6 V in dual-cell battery mode. GND — 38 P In In dual-cell battery mode, this pin must be connected directly to ground. In one-cell applications, this pin should be connected directly to the negative battery terminal, which is not connected to the ground plane. VBAT- DCEN G — 40 P In G VDD_MCU / — 39 DC+ GND_MCU P Out — 37 DC– 32 P In G G Power Supply Voltage for the entire MCU except for the EZRadioPRO peripheral. Must be 1.8 to 3.6 V. Required Ground for the entire MCU except for the EZRadioPRO peripheral. DC-DC Enable Pin. In single-cell battery mode, this pin must be connected to VBAT through a 0.68 µH inductor. In dual-cell battery mode, this pin must be connected directly to ground. Power Supply Voltage for the entire MCU except for the EZRadioPRO peripheral. Must be 1.8 to 3.6 V. This supply voltage is not required in low power sleep mode. This voltage must always be > VBAT. Positive output of the dc-dc converter. In single-cell battery mode, a 1uF ceramic capacitor is required between dc+ and dc–. This pin can supply power to external devices when operating in single-cell battery mode. In dual-cell battery mode, this pin must be connected directly to ground. DC-DC converter return current path. In one-cell mode, this pin must be connected to the ground plane. VDD_RF 16 16 P In Power Supply Voltage for the analog portion of the EZRadioPRO peripheral. Must be 1.8 to 3.6 V. VDD_DIG 28 28 P In Power Supply Voltage for the digital portion of the EZRadioPRO peripheral. Must be 1.8 to 3.6 V. VR_DIG 27 27 P Out GND_RF 23 23 G Regulated Output Voltage of the digital 1.7 V regulator for the EZRadioPRO peripheral. A 1 µF decoupling capacitor is required. Required Ground for the digital and analog portions of the EZRadioPRO peripheral. Rev. 1.0 Si1010/1/2/3/4/5 Table 3.1. Pin Definitions for the Si1010/1/2/3/4/5 (Continued) Name Pin Number Type Description Si1010/1 Si1014/5 Si1012/3 RST/ 39 42 C2CK P2.7/ 40 1 C2D D I/O Device Reset. Open-drain output of internal POR or VDD monitor. An external source can initiate a system reset by driving this pin low for at least 15 µs. A 1–5 k pullup to VDD_MCU is recommended. See Reset Sources section for a complete description. D I/O Clock signal for the C2 Debug Interface. D I/O Port 2.7. This pin can only be used as GPIO. The Crossbar cannot route signals to this pin and it cannot be configured as an analog input. See Port I/O section for a complete description. D I/O Bi-directional data signal for the C2 Debug Interface. XTAL3 1 3 A In SmaRTClock Oscillator Crystal Input. See Section 20 for a complete description. XTAL4 42 2 A Out SmaRTClock Oscillator Crystal Output. See Section 20 for a complete description. P0.0 36 36 A In A Out VREF P0.1 35 35 34 34 P0.3 XTAL2 33 33 Optional Analog Ground. See VREF chapter. D I/O or Port 0.2. See Port I/O Section for a complete description. A In A In XTAL1 External VREF Input. Internal VREF Output. External VREF decoupling capacitors are recommended. See Voltage Reference section. D I/O or Port 0.1. See Port I/O Section for a complete description. A In G AGND P0.2 D I/O or Port 0.0. See Port I/O section for a complete description. A In External Clock Input. This pin is the external oscillator return for a crystal or resonator. See Oscillator section. D I/O or Port 0.3. See Port I/O Section for a complete description. A In A Out D In A In External Clock Output. This pin is the excitation driver for an external crystal or resonator. External Clock Input. This pin is the external clock input in external CMOS clock mode. External Clock Input. This pin is the external clock input in capacitor or RC oscillator configurations. See Oscillator section for complete details. Rev. 1.0 33 Si1010/1/2/3/4/5 Table 3.1. Pin Definitions for the Si1010/1/2/3/4/5 (Continued) Name Pin Number Type Description Si1010/1 Si1014/5 Si1012/3 P0.4 32 32 D Out TX P0.5 31 31 30 30 P0.7 External Convert Start Input for ADC0. See ADC0 section for a complete description. 29 29 D I/O or Port 0.7. See Port I/O section for a complete description. A In A Out IREF0 Output. See IREF section for complete description. P1.4 6 6 D I/O or Port 1.4. See Port I/O section for a complete description. A In P1.5 5 5 D I/O or Port 1.5. See Port I/O section for a complete description. A In P1.6 4 4 D I/O or Port 1.6. See Port I/O section for a complete description. A In GPIO_0 24 24 GPIO_1 25 25 GPIO_2 26 26 D I/O or General Purpose I/O controlled by the EZRadioPRO periphA I/O eral. May be configured through the EZRadioPRO registers to perform various functions including: Clock Output, FIFO D I/O or status, POR, Wake-Up Timer, Low Battery Detect, TRSW, A I/O AntDiversity control, etc. See the EZRadioPRO GPIO ConD I/O or figuration Registers for more information. A I/O nIRQ 11 11 DO EZRadioPRO peripheral interrupt status pin. Will be set low to indicate a pending EZRadioPRO interrupt event. See the EZRadioPRO Control Logic Registers for more details. This pin is an open-drain output with a 220 k internal pullup resistor. An external pull-up resistor is recommended. XOUT 12 12 AO EZRadioPRO peripheral crystal oscillator output. Connect to an external 30 MHz crystal or leave floating if driving the XIN pin with an external signal source. XIN 13 13 AI EZRadioPRO peripheral crystal oscillator input. Connect to an external 30 MHz crystal or to an external source. If using an external clock source with no crystal, dc coupling with a nominal 0.8 VDC level is recommended with a minimum ac amplitude of 700 mVpp. IREF0 34 UART RX Pin. See Port I/O section. D I/O or Port 0.6. See Port I/O section for a complete description. A In D In CNVSTR UART TX Pin. See Port I/O section. D I/O or Port 0.5. See Port I/O section for a complete description. A In D In RX P0.6 D I/O or Port 0.4. See Port I/O section for a complete description. A In Rev. 1.0 Si1010/1/2/3/4/5 Table 3.1. Pin Definitions for the Si1010/1/2/3/4/5 (Continued) Name Pin Number Type Description Si1010/1 Si1014/5 Si1012/3 NC 14, 20, 22 14, 20, 22 No Connect. May be left floating or tied to power or ground. SDN 15 15 DI EZRadioPRO peripheral shutdown pin. When driven to logic HIGH, the EZRadioPRO peripheral will be completely shut down and the contents of the EZRadioPRO registers will be lost. This pin should be driven to logic LOW during all other times; this pin should never be left floating. TX 17 17 AO EZRadioPRO peripheral transmit RF output pin. The PA output is an open-drain connection so the L-C match must supply (1.8 to 3.6 VDC) to this pin. RXp 18 18 AI RXn 19 19 AI EZRadioPRO peripheral differential RF input pins of the LNA. See application schematic for example matching network. ANT_A 21 21 DO EZRadioPRO antenna diversity GPIO Ant1 signal direct digital output. Refer to the description of GPIO Ant1 in the Function and Control 2 register. A complete description may be found in “AN440: EZRadioPRO Detailed Transceiver Register Descriptions.” Rev. 1.0 35 XTAL4 N.C. P2.7/C2D RST/C2CK VDD_MCU GND_MCU P0.0/VREF 42 41 40 39 38 37 36 Si1010/1/2/3/4/5 XTAL3 1 35 P0.1/AGND N.C. 2 34 P0.2/XTAL1 N.C. 3 33 P0.3/XTAL2 P1.6 4 32 P0.4/TX P1.5 5 31 P0.5/RX P1.4 6 30 P0.6/CNVSTR N.C. 7 29 P0.7/IREF0 N.C. 8 28 VDD_DIG N.C. 9 27 VR_DIG N.C. 10 26 GPIO_2 nIRQ 11 25 GPIO_1 XOUT 12 24 GPIO_0 XIN 13 23 GND_RF N.C. 14 22 N.C. GND_M CU Si1010/1/2/3 Top View 15 16 17 18 19 20 21 SDN VDD_RF TX RXp RXn N.C. ANT_A GND_RF Figure 3.1. Si1010/1/2/3 Pinout Diagram (Top View) 36 Rev. 1.0 RST/C2CK VBAT DCEN VDD_MCU/DC+ GND/VBAT- GND_MCU/DC- P0.0/VREF 42 41 40 39 38 37 36 Si1010/1/2/3/4/5 P2.7/C2D 1 35 P0.1/AGND XTAL4 2 34 P0.2/XTAL1 XTAL3 3 33 P0.3/XTAL2 P1.6 4 32 P0.4/TX P1.5 5 31 P0.5/RX P1.4 6 30 P0.6/CNVSTR N.C. 7 29 P0.7/IREF0 N.C. 8 28 VDD_DIG N.C. 9 27 VR_DIG N.C. 10 26 GPIO_2 nIRQ 11 25 GPIO_1 XOUT 12 24 GPIO_0 XIN 13 23 GND_RF N.C. 14 22 N.C. GND_M CU Si1014/5 Top View 15 16 17 18 19 20 21 SDN VDD_RF TX RXp RXn N.C. ANT_A GND_RF Figure 3.2. Si1004/5 Pinout Diagram (Top View) Rev. 1.0 37 Si1010/1/2/3/4/5 Figure 3.3. QFN-42 Package Drawing 38 Rev. 1.0 Si1010/1/2/3/4/5 Table 3.2. QFN-42 Package Dimensions Dimension Min Typ Max Dimension A b D D1 D2 D3 D4 0.60 0.20 0.65 0.25 5.00 BSC 3.00 BSC 4.25 BSC 3.16 2.73 0.70 0.30 F G L L1 L2 L3 3.11 2.68 e 0.50 BSC E E1 E2 E3 E4 7.00 BSC 6.50 BSC 3.00 BSC 2.97 2.63 2.92 2.58 3.21 2.78 P14 3.02 2.68 P24 aaa bbb ccc ddd fff Min Typ Max 0.07 REF 1.42 BSC 0.25 0.30 0.35 0.50 0.55 0.60 0.10 REF 0.125 REF 0.525 BSC 0.475 BSC — — — — — — — — — — 0.15 0.10 0.10 0.05 0.10 Notes: 1. All dimensions shown are in millimeters (mm) unless otherwise noted. 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. 4. All pitches other than P1, P2 are represented by e. Rev. 1.0 39 Si1010/1/2/3/4/5 Figure 3.4. Typical QFN-42 Landing Diagram 40 Rev. 1.0 Si1010/1/2/3/4/5 Figure 3.5. VIA Placement and Keepout Region Rev. 1.0 41 Si1010/1/2/3/4/5 Figure 3.6. Typical PCB Stencil Diagram 42 Rev. 1.0 Si1010/1/2/3/4/5 Table 3.3. PCB Land Pattern Dimension C1 Value 4.75 X1 (27x) Y1 (27x) C2 X2 (15x) Y2 (15x) E K X3 X4 Y4 Y5 X6 Y6 X7 Y7 0.95 0.30 7.00 0.30 0.70 0.50 >1.00 0.125 2.73 2.63 1.59 3.16 2.97 0.07 1.42 General 1. 2. All dimensions shown are in millimeters (mm) unless otherwise noted. This land pattern design is based on the IPC-7351 guidelines. PCB Design 1. 2. 3. High-Tg PCB materials (Glass Transition Temperature > 170° C are recommended for Pb-free reflow profiles per standard industry practice. PCB design must ensure sufficient thermal relief for operation of the device. Via placement must minimize mechanical stress due to CTE mismatch between PCB material and the package while maintaining electrical or thermal performance as required for the particular application. a. A minimum of four vias are required under each E-pad; eight or more vias are recommended for designs that require increased thermal conductivity. b. Via diameters should be between 0.20 and 0.31 mm (8 to 12 mil). c. Metal-to-metal distance between outer edge of via diameter and closest edge of device perimeter pad must be > 1.00 mm (dimension "K"). d. Vias may be placed as desired within the non-hatched area of the E-pads. Final via size and quantity is dependent on choice of PCB materials and total thermal relief provided by internal Cu plane in the PCB. e. Vias should either be filled or tented on the top-side of the board to prevent solder from migrating away from the E-pads during reflow. Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad should be 60 µm minimum around the pad. Stencil Design 1. 2. 3. 4. 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. The stencil thickness should be 0.125 mm (5 mils). The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. A 3x3 array of 0.7 mm square openings on 0.9 mm pitch should be used for the upper center ground pad. A 3x3 array of 0.8 mm square openings on 1.0 mm pitch should be used for the lower center ground pad. Card Assembly 1. 2. A No-Clean, Type-3 solder paste is recommended. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. Rev. 1.0 43 Si1010/1/2/3/4/5 4. Electrical Characteristics In Section 4.1 and Section 4.2, “VDD” refers to the VDD_MCU supply voltage on Si1010/1/2/3 devices and to the VDD_MCU/DC+ supply voltage on Si1004/5 devices. The ADC, Comparator, and Port I/O specifications in these two sections do not apply to the EZRadioPRO peripheral. In Section 4.3 and Section 4.4, “VDD” refers to the VDD_RF and VDD_DIG Supply Voltage. All specifications in these sections pertain to the EZRadioPRO peripheral. 4.1. Absolute Maximum Specifications Table 4.1. Absolute Maximum Ratings Parameter Conditions Min Typ Max Units Ambient temperature under bias –55 — 125 °C Storage Temperature –65 — 150 °C Voltage on any Px.x I/O Pin or RST with Respect to GND VDD > 2.2 V VDD < 2.2 V –0.3 –0.3 — — 5.8 VDD + 3.6 V Voltage on VBAT with respect to GND One-Cell Mode Two-Cell Mode –0.3 –0.3 — — 4.0 4.0 V –0.3 — 4.0 V Maximum Total Current through VBAT, DCEN, VDD_MCU/DC+ or GND — — 500 mA Maximum Output Current Sunk by RST or any Px.x Pin — — 100 mA Maximum Total Current through all Px.x Pins — — 200 mA DC-DC Converter Output Power — — 110 mW All pins except TX, RXp, and RXn — — 2 kV TX, RXp, and RXn — — 1 kV All pins except TX, RXp, and RXn — — 150 V TX, RXp, and RXn — — 45 V Voltage on VDD_MCU or VDD_MCU/DC+ with respect to GND ESD (Human Body Model) ESD (Machine Model) Note: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. 44 Rev. 1.0 Si1010/1/2/3/4/5 4.2. Electrical Characteristics Table 4.2. Global Electrical Characteristics –40 to +85 °C, 25 MHz system clock unless otherwise specified. See "AN358: Optimizing Low Power Operation of the ‘F9xx" for details on how to achieve the supply current specifications listed in this table. All supply current specs are for the EZRadioPRO peripheral placed in shutdown mode. Parameter Conditions Min Typ Max Units Battery Supply Voltage (VBAT) One-Cell Mode Two-Cell Mode 0.9 1.8 1.2 2.4 3.6 3.6 V Supply Voltage (VDD_MCU/DC+) One-Cell Mode Two-Cell Mode 1.8 1.8 1.9 2.4 3.6 3.6 V Minimum RAM Data Retention Voltage1 VDD (not in Sleep Mode) VBAT (in Sleep Mode) — — 1.4 0.3 — 0.5 V SYSCLK (System Clock)2 0 — 25 MHz TSYSH (SYSCLK High Time) 18 — — ns TSYSL (SYSCLK Low Time) 18 — — ns Specified Operating Temperature Range –40 — +85 °C Rev. 1.0 45 Si1010/1/2/3/4/5 Table 4.2. Global Electrical Characteristics (Continued) –40 to +85 °C, 25 MHz system clock unless otherwise specified. See "AN358: Optimizing Low Power Operation of the ‘F9xx" for details on how to achieve the supply current specifications listed in this table. All supply current specs are for the EZRadioPRO peripheral placed in shutdown mode. Parameter Conditions Min Typ Max Units Digital Supply Current—CPU Active (Normal Mode, fetching instructions from Flash) IDD 3, 4, 5, 6 IDD Frequency Sensitivity3, 5, 6 VDD = 1.8–3.6 V, F = 24.5 MHz (includes precision oscillator current) — 4.0 5.0 mA VDD = 1.8–3.6 V, F = 20 MHz (includes low power oscillator current) — 3.4 — mA VDD = 1.8 V, F = 1 MHz VDD = 3.6 V, F = 1 MHz (includes external oscillator/GPIO current) — — 265 305 — — µA µA VDD = 1.8–3.6 V, F = 32.768 kHz (includes SmaRTClock oscillator current) — 84 — µA VDD = 1.8–3.6 V, T = 25 °C, F < 14 MHz (Flash oneshot active, see Section 13.6) — 191 — µA/MHz VDD = 1.8–3.6 V, T = 25 °C, F > 14 MHz (Flash oneshot bypassed, see Section 13.6) — 102 — µA/MHz Digital Supply Current—CPU Inactive (Idle Mode, not fetching instructions from Flash) IDD4, 6, 7 IDD Frequency Sensitivity1,6,7 46 VDD = 1.8–3.6 V, F = 24.5 MHz (includes precision oscillator current) — 2.1 3.0 mA VDD = 1.8–3.6 V, F = 20 MHz (includes low power oscillator current) — 1.6 — mA VDD = 1.8 V, F = 1 MHz VDD = 3.6 V, F = 1 MHz (includes external oscillator/GPIO current) — — 160 185 — — µA µA VDD = 1.8–3.6 V, F = 32.768 kHz (includes SmaRTClock oscillator current) — 82 — µA VDD = 1.8–3.6 V, T = 25 °C — 79 — µA/MHz Rev. 1.0 Si1010/1/2/3/4/5 Table 4.2. Global Electrical Characteristics (Continued) –40 to +85 °C, 25 MHz system clock unless otherwise specified. See "AN358: Optimizing Low Power Operation of the ‘F9xx" for details on how to achieve the supply current specifications listed in this table. All supply current specs are for the EZRadioPRO peripheral placed in shutdown mode. Parameter Conditions Min Typ Max Units — 77 — µA Digital Supply Current 1.8 V, T = 25 °C (Sleep Mode, SmaRTClock 3.0 V, T = 25 °C running, 32.768 kHz crystal) 3.6 V, T = 25 °C 1.8 V, T = 85 °C 3.0 V, T = 85 °C 3.6 V, T = 85 °C (includes SmaRTClock oscillator and VBAT Supply Monitor) — — — — — — 0.61 0.76 0.87 1.32 1.62 1.93 — — — — — — µA Digital Supply Current (Sleep Mode, SmaRTClock running, internal LFO) 1.8 V, T = 25 °C (includes SmaRTClock oscillator and VBAT Supply Monitor) — 0.31 — µA Digital Supply Current (Sleep Mode) 1.8 V, T = 25 °C 3.0 V, T = 25 °C 3.6 V, T = 25 °C 1.8 V, T = 85 °C 3.0 V, T = 85 °C 3.6 V, T = 85 °C (includes VBAT supply monitor) — — — — — — 0.06 0.09 0.14 0.77 0.92 1.23 — — — — — — µA Digital Supply Current (Sleep Mode, VBAT Supply Monitor Disabled) 1.8 V, T = 25 °C — 0.02 — µA Digital Supply Current—Suspend and Sleep Mode Digital Supply Current6 (Suspend Mode) VDD = 1.8–3.6 V, two-cell mode Rev. 1.0 47 Si1010/1/2/3/4/5 Table 4.2. Global Electrical Characteristics (Continued) –40 to +85 °C, 25 MHz system clock unless otherwise specified. See "AN358: Optimizing Low Power Operation of the ‘F9xx" for details on how to achieve the supply current specifications listed in this table. All supply current specs are for the EZRadioPRO peripheral placed in shutdown mode. Parameter Conditions Min Typ Max Units Notes: 1. Based on device characterization data; Not production tested. 2. SYSCLK must be at least 32 kHz to enable debugging. 3. Digital Supply Current depends upon the particular code being executed. The values in this table are obtained with the CPU executing an “sjmp $” loop, which is the compiled form of a while(1) loop in C. One iteration requires 3 CPU clock cycles, and the Flash memory is read on each cycle. The supply current will vary slightly based on the physical location of the sjmp instruction and the number of Flash address lines that toggle as a result. In the worst case, current can increase by up to 30% if the sjmp loop straddles a 64-byte Flash address boundary (e.g., 0x007F to 0x0080). Real-world code with larger loops and longer linear sequences will have few transitions across the 64-byte address boundaries. 4. Includes oscillator and regulator supply current. 5. IDD can be estimated for frequencies <14 MHz by simply multiplying the frequency of interest by the frequency sensitivity number for that range, then adding an offset of 90 µA. When using these numbers to estimate IDD for >14 MHz, the estimate should be the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example: VDD = 3.0 V; F = 20 MHz, IDD = 4 mA – (25 MHz – 20 MHz) x 0.102 mA/MHz = 3.5 mA assuming the same oscillator setting. 6. The supply current specifications in Table 4.2 are for two cell mode. The VBAT current in one-cell mode can be estimated using the following equation: Supply Voltage Supply Current (two-cell mode) VBAT Current (one-cell mode) = ----------------------------------------------------------------------------------------------------------------------------------DC-DC Converter Efficiency VBAT Voltage The VBAT Voltage is the voltage at the VBAT pin, typically 0.9 to 1.8 V. The Supply Current (two-cell mode) is the data sheet specification for supply current. The Supply Voltage is the voltage at the VDD/DC+ pin, typically 1.8 to 3.3 V (default = 1.9 V). The DC-DC Converter Efficiency can be estimated using Figure 4.3–Figure 4.5. 7. Idle IDD can be estimated by taking the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example: VDD = 3.0 V; F = 5 MHz, Idle IDD = 2.1 mA – (25 MHz – 5 MHz) x 0.079 mA/MHz = 0.52 mA. 48 Rev. 1.0 Si1010/1/2/3/4/5 4200 F < 14 MHz Oneshot Enabled 4100 4000 F > 14 MHz Oneshot Bypassed 3900 3800 3700 3600 3500 < 160 uA/MHz 3400 3300 3200 3100 185 uA/MHz 3000 2900 2800 2700 2600 Supply Current (uA) 2500 200 uA/MHz 2400 2300 2200 2100 2000 1900 1800 1700 1600 1500 1400 1300 215 uA/MHz 1200 1100 1000 900 800 700 600 500 400 300 300 uA/MHz 200 100 0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 Frequency (MHz) Figure 4.1. Active Mode Current (External CMOS Clock) Rev. 1.0 49 Si1010/1/2/3/4/5 4200 4100 4000 3900 3800 3700 3600 3500 3400 3300 3200 3100 3000 2900 2800 2700 2600 Supply Current (uA) 2500 2400 2300 2200 2100 2000 1900 1800 1700 1600 1500 1400 1300 1200 1100 1000 900 800 700 600 500 400 300 200 100 0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Frequency (MHz) Figure 4.2. Idle Mode Current (External CMOS Clock) 50 Rev. 1.0 21 22 23 24 25 Si1010/1/2/3/4/5 6:6(/ 6:6(/ Efficiency (%) 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 X+,QGXFWRUSDFNDJH(65 2KPV 9'''& 90LQLPXP3XOVH:LGWK QV3XOVH6NLSSLQJ'LVDEOHG 1RWH(IILFLHQF\DWKLJKFXUUHQWVPD\EHLPSURYHGE\FKRRVLQJDQ LQGXFWRUZLWKDORZHU(65 Load Current (mA) Figure 4.3. Typical DC-DC Converter Efficiency (High Current, VDD/DC+ = 2 V) Rev. 1.0 51 Si1010/1/2/3/4/5 6:6(/ 6:6(/ 9%$7 9 Efficiency (%) 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 X+,QGXFWRUSDFNDJH(65 2KPV 9'''& 90LQLPXP3XOVH:LGWK QV 3XOVH6NLSSLQJ'LVDEOHG 1RWH(IILFLHQF\DWKLJKFXUUHQWVPD\EHLPSURYHGE\ FKRRVLQJDQLQGXFWRUZLWKDORZHU(65 Figure 4.4. Typical DC-DC Converter Efficiency (High Current, VDD/DC+ = 3 V) 52 Rev. 1.0 Si1010/1/2/3/4/5 9%$7 9 9%$7 9 Efficiency (%) 9%$7 9 9%$7 9 9%$7 9 9%$7 9 9%$7 9 X+,QGXFWRUSDFNDJH(65 2KPV 6:6(/ 9'''& 90LQLPXP3XOVH:LGWK QV Load current (mA) Figure 4.5. Typical DC-DC Converter Efficiency (Low Current, VDD/DC+ = 2 V) Rev. 1.0 53 Si1010/1/2/3/4/5 X+,QGXFWRUSDFNDJH(65 2KPV 6:6(/ 9'''& 9/RDG&XUUHQW X$ 0LQ3XOVH:LGWKQV 0LQ3XOVH:LGWKQV 0LQ3XOVH:LGWKQV 0LQ3XOVH:LGWKQV 9%$7&XUUHQWX$ 9%$79 Figure 4.6. Typical One-Cell Suspend Mode Current 54 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.3. Port I/O DC Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameters Conditions Min Output High Voltage High Drive Strength, PnDRV.n = 1 IOH = –3 mA, Port I/O push-pull IOH = –10 µA, Port I/O push-pull IOH = –10 mA, Port I/O push-pull Low Drive Strength, PnDRV.n = 0 IOH = –1 mA, Port I/O push-pull IOH = –10 µA, Port I/O push-pull IOH = –3 mA, Port I/O push-pull Typ Max Units V VDD – 0.7 VDD – 0.1 — — See Chart — — — VDD – 0.7 VDD – 0.1 — — See Chart — — — V Output Low Voltage High Drive Strength, PnDRV.n = 1 IOL = 8.5 mA IOL = 10 µA IOL = 25 mA — — — — — See Chart 0.6 0.1 — Low Drive Strength, PnDRV.n = 0 IOL = 1.4 mA IOL = 10 µA IOL = 4 mA — — — — — See Chart 0.6 0.1 — — — V Input High Voltage VDD = 2.0 to 3.6 V VDD – 0.6 VDD = 0.9 to 2.0 V 0.7 x VDD — — V Input Low Voltage VDD = 2.0 to 3.6 V — — 0.6 V VDD = 0.9 to 2.0 V — — 0.3 x VDD V Weak Pullup Off Weak Pullup On, VIN = 0 V, VDD = 1.8 V Weak Pullup On, Vin = 0 V, VDD = 3.6 V — — — — 4 20 ±1 — 35 µA Input Leakage Current Rev. 1.0 55 Si1010/1/2/3/4/5 Typical VOH (High Drive Mode) Voltage 3.6 3.3 VDD = 3.6V 3 VDD = 3.0V 2.7 VDD = 2.4V 2.4 VDD = 1.8V 2.1 1.8 1.5 1.2 0.9 0 5 10 15 20 25 30 35 40 45 50 Load Current (mA) Typical VOH (Low Drive Mode) Voltage 3.6 3.3 VDD = 3.6V 3 VDD = 3.0V 2.7 VDD = 2.4V 2.4 VDD = 1.8V 2.1 1.8 1.5 1.2 0.9 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Load Current (mA) Figure 4.7. Typical VOH Curves, 1.8–3.6 V 56 Rev. 1.0 Si1010/1/2/3/4/5 Typical VOH (High Drive Mode) 1.8 1.7 VDD = 1.8V 1.6 VDD = 1.5V 1.5 1.4 VDD = 1.2V Voltage 1.3 VDD = 0.9V 1.2 1.1 1 0.9 0.8 0.7 0.6 0.5 0 1 2 3 4 5 6 7 8 9 10 11 12 Load Current (mA) Typical VOH (Low Drive Mode) 1.8 1.7 VDD = 1.8V 1.6 VDD = 1.5V 1.5 1.4 VDD = 1.2V Voltage 1.3 1.2 VDD = 0.9V 1.1 1 0.9 0.8 0.7 0.6 0.5 0 1 2 3 Load Current (mA) Figure 4.8. Typical VOH Curves, 0.9–1.8 V Rev. 1.0 57 Si1010/1/2/3/4/5 Typical VOL (High Drive Mode) 1.8 VDD = 3.6V 1.5 VDD = 3.0V Voltage 1.2 VDD = 2.4V VDD = 1.8V 0.9 0.6 0.3 0 -80 -70 -60 -50 -40 -30 -20 -10 0 Load Current (mA) Typical VOL (Low Drive Mode) 1.8 VDD = 3.6V 1.5 VDD = 3.0V Voltage 1.2 VDD = 2.4V VDD = 1.8V 0.9 0.6 0.3 0 -10 -9 -8 -7 -6 -5 -4 -3 -2 -1 0 Load Current (mA) Figure 4.9. Typical VOL Curves, 1.8–3.6 V 58 Rev. 1.0 Si1010/1/2/3/4/5 Typical VOL (High Drive Mode) 0.5 VDD = 1.8V Voltage 0.4 VDD = 1.5V VDD = 1.2V 0.3 VDD = 0.9V 0.2 0.1 0 -5 -4 -3 -2 -1 0 Load Current (mA) Typical VOL (Low Drive Mode) 0.5 Voltage 0.4 0.3 VDD = 1.8V 0.2 VDD = 1.5V VDD = 1.2V 0.1 VDD = 0.9V 0 -3 -2 -1 0 Load Current (mA) Figure 4.10. Typical VOL Curves, 0.9–1.8 V Rev. 1.0 59 Si1010/1/2/3/4/5 Table 4.4. Reset Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units RST Output Low Voltage IOL = 1.4 mA, — — 0.6 V RST Input High Voltage VDD = 2.0 to 3.6 V VDD – 0.6 — — V VDD = 0.9 to 2.0 V 0.7 x VDD — — V VDD = 2.0 to 3.6 V — — 0.6 V VDD = 0.9 to 2.0 V — — 0.3 x VDD V RST Input Pullup Current RST = 0.0 V, VDD = 1.8 V RST = 0.0 V, VDD = 3.6 V — — 4 20 — 35 µA VDD/DC+ Monitor Threshold (VRST) Early Warning Reset Trigger (all power modes except Sleep) 1.8 1.7 1.85 1.75 1.9 1.8 V VBAT Ramp from 0–0.9 V — — 3 ms VBAT Monitor Threshold (VPOR) Initial Power-On (VBAT Rising) Early Warning Brownout Condition (VBAT Falling) Recovery from Brownout (VBAT Rising) — 0.9 0.7 — 0.75 1.0 0.8 0.95 — 1.1 0.9 — V Missing Clock Detector Timeout Time from last system clock rising edge to reset initiation 100 525 1000 µs Minimum System Clock w/ Missing Clock Detector Enabled System clock frequency which triggers a missing clock detector timeout — 2 10 kHz Delay between release of any reset source and code execution at location 0x0000 — 10 — µs Minimum RST Low Time to Generate a System Reset 15 — — µs VDD Monitor Turn-on Time — 300 — ns VDD Monitor Supply Current — 10 — µA RST Input Low Voltage VBAT Ramp Time for Power On Reset Time Delay 60 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.5. Power Management Electrical Specifications VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units 2 — 3 SYSCLKs Low power oscillator — 400 — ns Precision oscillator — 400 — ns Two-cell mode — 2 — µs One-cell mode — 10 — µs Idle Mode Wake-up Time Suspend Mode Wake-up Time Sleep Mode Wake-up Time Table 4.6. Flash Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units Si1010/2/4 Si1011/3/5 Scratchpad Size Endurance 16384* 8192 512 1k — — — 90 k — — 512 — Erase Cycle Time Write Cycle Time 28 57 32 64 36 71 bytes bytes bytes Erase/Write Cycles ms µs Flash Size Note: On 16KB devices, 1024 bytes at addresses 0x3C00 to 0x3FFF are reserved. Table 4.7. Internal Precision Oscillator Electrical Characteristics VDD = 1.8 to 3.6 V; TA = –40 to +85 °C unless otherwise specified; Using factory-calibrated settings. Parameter Oscillator Frequency Oscillator Supply Current (from VDD) Conditions Min Typ Max Units –40 to +85 °C, VDD = 1.8–3.6 V 25 °C; includes bias current of 90–100 µA 24 24.5 25 MHz — 300* — µA Note: Does not include clock divider or clock tree supply current. Table 4.8. Internal Low-Power Oscillator Electrical Characteristics VDD = 1.8 to 3.6 V; TA = –40 to +85 °C unless otherwise specified; Using factory-calibrated settings. Parameter Oscillator Frequency Oscillator Supply Current (from VDD) Conditions –40 to +85 °C, VDD = 1.8–3.6 V 25 °C No separate bias current required. Min Typ Max Units 18 20 22 MHz — 100* — µA Note: Does not include clock divider or clock tree supply current. Rev. 1.0 61 Si1010/1/2/3/4/5 Table 4.9. SmaRTClock Characteristics VDD = 1.8 to 3.6 V; TA = –40 to +85 °C unless otherwise specified; Using factory-calibrated settings. Parameter Conditions Oscillator Frequency (LFO) Min Typ Max Units 13.1 16.4 19.7 kHz Table 4.10. ADC0 Electrical Characteristics VDD = 1.8 to 3.6V V, VREF = 1.65 V (REFSL[1:0] = 11), –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ — — — — — — — — 12 10 ±1 ±0.5 ±0.8 ±0.5 ±<1 ±<1 ±1 ±1 Max Units DC Accuracy Resolution Integral Nonlinearity Differential Nonlinearity (Guaranteed Monotonic) Offset Error Full Scale Error 12-bit mode 10-bit mode 12-bit mode2 10-bit mode 12-bit mode2 10-bit mode 12-bit mode 10-bit mode 12-bit mode3 10-bit mode bits ±1.5 ±1 ±1 ±1 ±2 ±2 ±4 ±2.5 LSB LSB LSB LSB Dynamic performance (10 kHz sine-wave single-ended input, 1 dB below Full Scale, maximum sampling rate) Signal-to-Noise Plus Distortion1 Signal-to-Distortion1 Spurious-Free Dynamic Range1 12-bit mode 10-bit mode 12-bit mode 10-bit mode 12-bit mode 10-bit mode 62 54 — — — — 65 58 76 73 82 75 — — — — — — dB Normal Mode Low Power Mode 10-bit Mode 8-bit Mode Initial Acquisition Subsequent Acquisition (DC input, burst mode) 12-bit mode 10-bit mode — — MHz 13 11 1.5 1.1 — — — — 8.33 4.4 — — — — — — — — 75 300 dB dB Conversion Rate SAR Conversion Clock Conversion Time in SAR Clocks Track/Hold Acquisition Time Throughput Rate clocks µs ksps Notes: 1. Performance in 8-bit mode is similar to 10-bit mode. 2. INL and DNL specifications for 12-bit mode do not include the first or last four ADC codes. 3. The maximum code in 12-bit mode is 0xFFFC. The Full Scale Error is referenced from the maximum code. 62 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.10. ADC0 Electrical Characteristics (Continued) VDD = 1.8 to 3.6V V, VREF = 1.65 V (REFSL[1:0] = 11), –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units Single Ended (AIN+ – GND) Single Ended 0 0 — — VREF VDD V V 1x Gain 0.5x Gain — — pF — 28 26 5 — k — — — — 720 680 67 74 — — — — µA Analog Inputs ADC Input Voltage Range Absolute Pin Voltage with respect to GND Sampling Capacitance Input Multiplexer Impedance Power Specifications Power Supply Current (VDD supplied to ADC0) Power Supply Rejection Conversion Mode (300 ksps) Tracking Mode (0 ksps) Internal High Speed VREF External VREF dB Notes: 1. Performance in 8-bit mode is similar to 10-bit mode. 2. INL and DNL specifications for 12-bit mode do not include the first or last four ADC codes. 3. The maximum code in 12-bit mode is 0xFFFC. The Full Scale Error is referenced from the maximum code. Table 4.11. Temperature Sensor Electrical Characteristics VDD = 1.8 to 3.6V V, –40 to +85 °C unless otherwise specified. Parameter Min Typ Max Units Linearity — ±1 — °C Slope — 3.40 — mV/°C Slope Error1 — 40 — µV/°C Temp = 25 °C — 1025 — mV Temp = 25 °C — 18 — mV Initial Voltage=0 V Initial Voltage=3.6 V — — 3.0 6.5 µs — 35 — µA Offset Offset Error 1 Temperature Sensor Settling Time2 Conditions Supply Current Notes: 1. Represents one standard deviation from the mean. 2. The temperature sensor settling time, resulting from an ADC mux change or enabling of the temperature sensor, varies with the voltage of the previously sampled channel and can be up to 6.5 µs if the previously sampled channel voltage was greater than 3 V. To minimize the temperature sensor settling time, the ADC mux can be momentarily set to ground before being set to the temperature sensor output. This ensures that the temperature sensor output will settle in 3 µs or less. Rev. 1.0 63 Si1010/1/2/3/4/5 Table 4.12. Voltage Reference Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units 1.60 1.65 1.70 V — — — — 260 140 1.5 — — µs µA 1.645 1.680 1.715 V — — — 10 400 15 — — — mA µV/µA ms — 300 — µs — — 25 15 — — µs µA 0 — — 5.25 VDD — V µA Internal High Speed Reference (REFSL[1:0] = 11) Output Voltage VREF Turn-on Time Supply Current –40 to +85 °C, VDD = 1.8–3.6 V Normal Power Mode Low Power Mode Internal Precision Reference (REFSL[1:0] = 00, REFOE = 1) Output Voltage VREF Short-Circuit Current Load Regulation VREF Turn-on Time 1 VREF Turn-on Time 2 VREF Turn-on Time 3 Supply Current –40 to +85 °C, VDD = 1.8–3.6 V Load = 0 to 200 µA to AGND 4.7 µF tantalum, 0.1 µF ceramic bypass, settling to 0.5 LSB 0.1 µF ceramic bypass, settling to 0.5 LSB no bypass cap, settling to 0.5 LSB External Reference (REFSL[1:0] = 00, REFOE = 0) Input Voltage Range Input Current 64 Sample Rate = 300 ksps; VREF = 3.0 V Rev. 1.0 Si1010/1/2/3/4/5 Table 4.13. IREF0 Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C, unless otherwise specified. Parameter Conditions Min Typ Max Units Static Performance Resolution1 Output Compliance Range 6 bits Low Power Mode, Source 0 — VDD – 0.4 V High Current Mode, Source 0 — VDD – 0.8 V Low Power Mode, Sink 0.3 — VDD V High Current Mode, Sink 0.8 — VDD V Integral Nonlinearity — <±0.2 ±1.0 LSB Differential Nonlinearity — <±0.2 ±1.0 LSB Offset Error — <±0.1 ±0.5 LSB Low Power Mode, Source — — ±5 % High Current Mode, Source — — ±6 % Low Power Mode, Sink — — ±8 % High Current Mode, Sink — — ±8 % Low Power Mode Sourcing 20 µA — <±1 ±3 % Output Settling Time to 1/2 LSB — 300 — ns Startup Time — 1 — µs IREF0DAT = 000001 — 10 — µA IREF0DAT = 111111 — 10 — µA IREF0DAT = 000001 — 10 — µA IREF0DAT = 111111 — 10 — µA IREF0DAT = 000001 — 1 — µA IREF0DAT = 111111 — 11 — µA Full Scale Error2 Absolute Current Error Dynamic Performance Power Consumption Net Power Supply Current (VDD supplied to IREF0 minus any output source current) Low Power Mode, Source High Current Mode, Source Low Power Mode, Sink High Current Mode, Sink IREF0DAT = 000001 — 12 — µA IREF0DAT = 111111 — 81 — µA Notes: 1. Refer to “PWM Enhanced Mode” on page 102 for information on how to improve IREF0 resolution. 2. Full scale is 63 µA in Low Power Mode and 504 µA in High Power Mode. Rev. 1.0 65 Si1010/1/2/3/4/5 Table 4.14. Comparator Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise noted. Parameter Conditions Min Typ Max Units Response Time: Mode 0, VDD = 2.4 V, VCM* = 1.2 V CP0+ – CP0– = 100 mV — 130 — ns CP0+ – CP0– = –100 mV — 200 — ns CP0+ – CP0– = 100 mV — 210 — ns Response Time: Mode 1, VDD = 2.4 V, VCM* = 1.2 V Response Time: Mode 2, VDD = 2.4 V, VCM* = 1.2 V Response Time: Mode 3, VDD = 2.4 V, VCM* = 1.2 V CP0+ – CP0– = –100 mV — 410 — ns CP0+ – CP0– = 100 mV — 420 — ns CP0+ – CP0– = –100 mV — 1200 — ns CP0+ – CP0– = 100 mV — 1750 — ns — 6200 — ns Common-Mode Rejection Ratio CP0+ – CP0– = –100 mV — 1.5 4 mV/V Inverting or Non-Inverting Input Voltage Range –0.25 — VDD + 0.25 V — 12 — pF Input Capacitance Input Bias Current — 1 — nA Input Offset Voltage –7 — +7 mV — 0.1 — mV/V VDD = 3.6 V — 0.6 — µs VDD = 3.0 V — 1.0 — µs VDD = 2.4 V — 1.8 — µs VDD = 1.8 V — 10 — µs Power Supply Power Supply Rejection Power-up Time Supply Current at DC Mode 0 — 23 — µA Mode 1 — 8.8 — µA Mode 2 — 2.6 — µA Mode 3 — 0.4 — µA Note: Vcm is the common-mode voltage on CP0+ and CP0–. 66 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.14. Comparator Electrical Characteristics (Continued) VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise noted. Parameter Conditions Min Typ Max Units Hysteresis 1 (CPnHYP/N1–0 = 00) — 0 — mV Hysteresis 2 (CPnHYP/N1–0 = 01) — 8.5 — mV Hysteresis 3 (CPnHYP/N1–0 = 10) — 17 — mV Hysteresis 4 (CPnHYP/N1–0 = 11) — 34 — mV Hysteresis 1 (CPnHYP/N1–0 = 00) — 0 — mV Hysteresis 2 (CPnHYP/N1–0 = 01) — 6.5 — mV Hysteresis 3 (CPnHYP/N1–0 = 10) — 13 — mV Hysteresis 4 (CPnHYP/N1–0 = 11) — 26 — mV Hysteresis 1 (CPnHYP/N1–0 = 00) — 0 1 mV Hysteresis 2 (CPnHYP/N1–0 = 01) 2 5 10 mV Hysteresis 3 (CPnHYP/N1–0 = 10) 5 10 20 mV Hysteresis 4 (CPnHYP/N1–0 = 11) 12 20 30 mV Hysteresis 1 (CPnHYP/N1–0 = 00) — 0 — mV Hysteresis 2 (CPnHYP/N1–0 = 01) — 4.5 — mV Hysteresis 3 (CPnHYP/N1–0 = 10) — 9 — mV Hysteresis 4 (CPnHYP/N1–0 = 11) — 17 — mV Hysteresis Mode 0 Mode 1 Mode 2 Mode 3 Note: Vcm is the common-mode voltage on CP0+ and CP0–. Table 4.15. VREG0 Electrical Characteristics VDD = 1.8 to 3.6 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Input Voltage Range Bias Current Normal, idle, suspend, or stop mode Rev. 1.0 Min Typ Max Units 1.8 — 3.6 V — 20 — µA 67 Si1010/1/2/3/4/5 Table 4.16. DC-DC Converter (DC0) Electrical Characteristics VBAT = 0.9 to 1.8 V, –40 to +85 °C unless otherwise specified. Parameter Conditions Min Typ Max Units Input Voltage Range 0.9 — 3.6 V Input Inductor Value 500 680 900 nH Input Inductor Current Rating 250 — — mA Inductor DC Resistance — — 0.5 Input Capacitor Value Source Impedance < 2 — — 4.7 1.0 — — µF Output Voltage Range Target Output = 1.8 V Target Output = 1.9 V Target Output = 2.0 V Target Output = 2.1 V Target Output = 2.4 V Target Output = 2.7 V Target Output = 3.0 V Target Output = 3.3 V 1.73 1.83 1.93 2.03 2.30 2.60 2.90 3.18 1.80 1.90 2.00 2.10 2.40 2.70 3.00 3.30 1.87 1.97 2.07 2.17 2.50 2.80 3.10 3.42 V Output Load Regulation Target Output = 2.0 V, 1 to 30 mA Target Output = 3.0 V, 1 to 20 mA — — ±0.3 ±1 — — % Output Current (based on output power spec) Target Output = 1.8 V Target Output = 1.9 V Target Output = 2.0 V Target Output = 2.1 V Target Output = 2.4 V Target Output = 2.7 V Target Output = 3.0 V Target Output = 3.3 V — — — — — — — — — — — — — — — — 36 34 32 30 27 24 21 19 mA — — 65 mW Output Power Bias Current (Normal Current Mode) from VBAT supply from VDD_MCU/DC+ supply — — 80 100 — — µA Bias Current (Low Power Mode) from VBAT supply from VDD_MCU/DC+ supply — — 70 85 — — µA Clocking Frequency 1.6 2.4 3.2 MHz Maximum DC Load Current During Startup — — 1 mA Capacitance Connected to Output 0.8 1.0 2.0 µF 68 Rev. 1.0 Si1010/1/2/3/4/5 4.3. EZRadioPRO® Electrical Characteristics Table 4.17. DC Characteristics1 Parameter Supply Voltage Range Symbol Min Typ Max Units 1.8 3.0 3.6 V RC Oscillator, Main Digital Regulator, and Low Power Digital Regulator OFF2 — 15 50 nA IStandby Low Power Digital Regulator ON (Register values retained) and Main Digital Regulator, and RC Oscillator OFF — 450 800 nA ISleep RC Oscillator and Low Power Digital Regulator ON (Register values retained) and Main Digital Regulator OFF — 1 — µA ISensor- Main Digital Regulator and Low Battery Detector ON, Crystal Oscillator and all other blocks OFF2 — 1 — µA ISensor-TS Main Digital Regulator and Temperature Sensor ON, Crystal Oscillator and all other blocks OFF2 — 1 — µA IReady Crystal Oscillator and Main Digital Regulator ON, all other blocks OFF. Crystal Oscillator buffer disabled — 800 — µA ITune Synthesizer and regulators enabled VDD Power Saving Modes IShutdown LBD TUNE Mode Current Conditions — 8.5 — mA — 18.5 — mA txpow[2:0] = 111 (+20 dBm) Using Silicon Labs’ Reference Design. TX current consumption is dependent on match and board layout. — 85 — mA ITX_+13 txpow[2:0] = 110 (+13 dBm) Using Silicon Labs’ Reference Design. TX current consumption is dependent on match and board layout. — 30 — mA ITX_+1 txpow[2:0] = 010 (+1 dBm) Using Silicon Labs’ Reference Design. TX current consumption is dependent on match and board layout. — 17 — mA RX Mode Current IRX TX Mode Current —Si1010/1 ITX_+20 TX Mode Current —Si1010/1/2/3/4/5 Notes: 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 76. 2. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. Rev. 1.0 69 Si1010/1/2/3/4/5 Table 4.18. Synthesizer AC Electrical Characteristics1 Parameter Symbol Conditions Min Typ Max Units 240 — 960 MHz Synthesizer Frequency Range FSYN Synthesizer Frequency Resolution2 FRES-LB Low Band, 240–480 MHz — 156.25 — Hz FRES-HB High Band, 480–960 MHz — 312.5 — Hz fREF_LV When using external reference signal driving XOUT pin, instead of using crystal. Measured peakto-peak (VPP) 0.7 — 1.6 V Synthesizer Settling Time2 tLOCK Measured from exiting Ready mode with XOSC running to any frequency. Including VCO Calibration. — 200 — µs Residual FM2 FRMS Integrated over 250 kHz bandwidth (500 Hz lower bound of integration) — 2 4 kHzRMS Phase Noise2 L(fM) F = 10 kHz — –80 — dBc/Hz F = 100 kHz — –90 — dBc/Hz F = 1 MHz — –115 — dBc/Hz F = 10 MHz — –130 — dBc/Hz Reference Frequency Input Level2 Notes: 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 76. 2. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. 70 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.19. Receiver AC Electrical Characteristics1 Parameter RX Frequency Range RX Sensitivity2 Symbol FRX PRX_2 PRX_40 PRX_100 PRX_125 PRX_OOK Conditions (BER < 0.1%) (2 kbps, GFSK, BT = 0.5, f = 5 kHz)3 (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, f = 20 kHz)3 (BER < 0.1%) (100 kbps, GFSK, BT = 0.5, f = 50 kHz)3 (BER < 0.1%) (125 kbps, GFSK, BT = 0.5, f = 62.5 kHz) (BER < 0.1%) (4.8 kbps, 350 kHz BW, OOK)3 (BER < 0.1%) (40 kbps, 400 kHz BW, OOK)3 RX Channel Bandwidth3 BER Variation vs Power Level3 LNA Input Impedance3 (Unmatched—measured differentially across RX input pins) BW PRX_RES Up to +5 dBm Input Level RIN-RX 915 MHz RSSI Resolution 1-Ch Offset Selectivity3 RESRSSI C/I1-CH 868 MHz 433 MHz 315 MHz Desired Ref Signal 3 dB above sensitivity, BER < 0.1%. Interferer 3 2-Ch Offset Selectivity C/I2-CH and desired modulated with 3 3-Ch Offset Selectivity C/I3-CH 40 kbps F = 20 kHz GFSK with BT = 0.5, channel spacing = 150 kHz 3 Desired Ref Signal 3 dB above Blocking at 1 MHz Offset 1MBLOCK sensitivity. Interferer and desired 3 Blocking at 4 MHz Offset 4MBLOCK modulated with 40 kbps F = Blocking at 8 MHz Offset3 8MBLOCK 20 kHz GFSK with BT = 0.5 Rejection at the image frequency. Image Rejection3 ImREJ IF=937 kHz Measured at RX pins Spurious Emissions3 POB_RX1 Min 240 — Typ — –121 Max 960 — Units MHz dBm — –108 — dBm — –104 — dBm — –101 — dBm — –110 — dBm — –102 — dBm 2.6 — — 0 620 0.1 kHz ppm — — — — — — 51–60j 54–63j 89–110j 107–137j ±0.5 –31 — — — — — — dB dB — –35 — dB — –40 — dB — –52 — dB — –56 — dB — –63 — dB — –30 — dB — — –54 dBm Notes: 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 76. 2. Receive sensitivity at multiples of 30 MHz may be degraded. If channels with a multiple of 30 MHz are required it is recommended to shift the crystal frequency. Contact Silicon Labs Applications Support for recommendations. 3. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. Rev. 1.0 71 Si1010/1/2/3/4/5 Table 4.20. Transmitter AC Electrical Characteristics1 Parameter Symbol TX Frequency Range FSK Data Rate2 OOK Data Rate2 Modulation Deviation Modulation Deviation Resolution2 Output Power Range— Si1010/13 Output Power Range— Si1012/33/4/5 TX RF Output Steps2 Conditions Min Typ Max Units FTX 240 — 960 MHz DRFSK 0.123 — 256 kbps DROOK 0.123 — 40 kbps ±320 kHz Δf1 860–960 MHz ±0.625 Δf2 240–860 MHz ±0.625 ±160 kHz ΔfRES — 0.625 — kHz PTX +1 — +20 dBm PTX –4 — +13 dBm PRF_OUT controlled by txpow[2:0] — 3 — dB PRF_TEMP –40 to +85 C — 2 — dB PRF_FREQ Measured across any one frequency band — 1 — dB Transmit Modulation Filtering2 B*T Gaussian Filtering Bandwith Time Product — 0.5 — Spurious Emissions2 POB-TX1 POUT = 11 dBm, Frequencies <1 GHz — — –54 dBm POB-TX2 1–12.75 GHz, excluding harmonics — — –54 dBm P2HARM Using reference design TX matching network and filter with max output power. Harmonics reduce linearly with output power. — — –42 dBm — — –42 dBm 2 TX RF Output Level Variation vs. Temperature TX RF Output Level Variation vs. Frequency2 Harmonics2 P3HARM Notes: 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 76. 2. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. 3. Output power is dependent on matching components, board layout, and is measured at the pin. 72 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.21. Auxiliary Block Specifications1 Parameter Symbol Conditions Min Typ Max Units Temperature Sensor Accuracy2 TSA After calibrated via sensor offset register tvoffs[7:0] — 0.5 — °C Temperature Sensor Sensitivity2 TSS — 5 — mV/°C Low Battery Detector Resolution2 LBDRES — 50 — mV Low Battery Detector Conversion Time2 LBDCT — 250 — µs Microcontroller Clock Output Frequency FMC 32.768K — 30M Hz General Purpose ADC Resolution2 ADCENB — 8 — bit General Purpose ADC Bit Resolution2 ADCRES — 4 — mV/bit Temp Sensor & General Purpose ADC Conversion Time2 ADCCT — 305 — µs 30 MHz XTAL Start-Up time 30 MHz XTAL Cap Resolution2 32 kHz XTAL Start-Up Time2 32 kHz Accuracy using Internal RC Oscillator2 32 kHz RC Oscillator StartUp POR Reset Time Software Reset Time 2 Configurable to 30 MHz, 15 MHz, 10 MHz, 4 MHz, 3 MHz, 2 MHz, 1 MHz, or 32.768 kHz t30M Using XTAL and board layout in reference design. Start-up time will vary with XTAL type and board layout. — 600 — µs 30MRES See “Crystal Oscillator” on page 270 for total load capacitance calculation — 97 — fF t32k — 6 — sec 32KRCRES — 1000 — ppm t32kRC — 500 — µs tPOR — 16 — ms tsoft — 250 — µs Notes: 1. All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on page 76. 2. Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. Rev. 1.0 73 Si1010/1/2/3/4/5 Table 4.22. Digital IO Specifications (nIRQ) Parameter Symbol Conditions Min Typ Max Units Rise Time TRISE 0.1 x VDD to 0.9 x VDD, CL= 5 pF — — 8 ns Fall Time TFALL 0.9 x VDD to 0.1 x VDD, CL= 5 pF — — 8 ns Input Capacitance CIN — — 1 pF Logic High Level Input Voltage Logic Low Level Input Voltage Input Current VIH VDD – 0.6 — — V — 0.6 V IIN 0<VIN< VDD –100 — 100 nA Logic High Level Output Voltage Logic Low Level Output Voltage VOH IOH<1 mA source, VDD=1.8 V VDD – 0.6 — — V VOL IOL<1 mA sink, VDD=1.8 V — — 0.6 V VIL Note: All specifications guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. Table 4.23. GPIO Specifications (GPIO_0, GPIO_1, and GPIO_2) Parameter Symbol Conditions Min Typ Max Units Rise Time TRISE 0.1 x VDD to 0.9 x VDD, CL= 10 pF, DRV<1:0>=HH — — 8 ns Fall Time TFALL 0.9 x VDD to 0.1 x VDD, CL= 10 pF, DRV<1:0>=HH — — 8 ns 1 pF Input Capacitance CIN — — Logic High Level Input Voltage Logic Low Level Input Voltage Input Current VIH VDD – 0.6 — VIL — — 0.6 V IIN 0<VIN< VDD –100 — 100 nA Input Current If Pullup is Activated Maximum Output Current IINP VIL=0 V 5 — 25 µA IOmaxLL DRV<1:0>=LL 0.1 0.5 0.8 mA IOmaxLH DRV<1:0>=LH 0.9 2.3 3.5 mA IOmaxHL DRV<1:0>=HL 1.5 3.1 4.8 mA V IOmaxHH DRV<1:0>=HH 1.8 3.6 5.4 mA Logic High Level Output Voltage VOH IOH< IOmax source, VDD=1.8 V VDD – 0.6 — — V Logic Low Level Output Voltage VOL IOL< IOmax sink, VDD=1.8 V — — 0.6 V Note: All specifications guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on page 76. 74 Rev. 1.0 Si1010/1/2/3/4/5 Table 4.24. Absolute Maximum Ratings Parameter Value Unit VDD to GND –0.3, +3.6 V Instantaneous VRF-peak to GND on TX Output Pin –0.3, +8.0 V Sustained VRF-peak to GND on TX Output Pin –0.3, +6.5 V Voltage on Digital Control Inputs –0.3, VDD + 0.3 V Voltage on Analog Inputs –0.3, VDD + 0.3 V +10 dBm –40 to +85 C Thermal Impedance JA 30 C/W Junction Temperature TJ +125 C –55 to +125 C RX Input Power Operating Ambient Temperature Range TA Storage Temperature Range TSTG Note: Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only and functional operation of the device at or beyond these ratings in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Power Amplifier may be damaged if switched on without proper load or termination connected. TX matching network design will influence TX VRF-peak on TX output pin. Caution: ESD sensitive device. Rev. 1.0 75 Si1010/1/2/3/4/5 4.4. Definition of Test Conditions for the EZRadioPRO Peripheral Production Test Conditions: TA = +25 °C VDD = +3.3 VDC Sensitivity measured at 919 MHz TX output power measured at 915 MHz External reference signal (XOUT) = 1.0 VPP at 30 MHz, centered around 0.8 VDC Production test schematic (unless noted otherwise) All RF input and output levels referred to the pins of the Si100x (not the RF module) Qualification Test Conditions: TA = –40 to +85 °C VDD = +1.8 to +3.6 VDC Using 4432, 4431, or 4430 DKDB1 reference design or production test schematic All RF input and output levels referred to the pins of the Si100x (not the RF module) 76 Rev. 1.0 Si1010/1/2/3/4/5 5. SAR ADC with 16-Bit Auto-Averaging Accumulator and Autonomous Low Power Burst Mode The ADC0 on Si1010/1/2/3/4/5 devices is a 300 ksps, 10-bit or 75 ksps, 12-bit successive-approximationregister (SAR) ADC with integrated track-and-hold and programmable window detector. ADC0 also has an autonomous low power Burst Mode which can automatically enable ADC0, capture and accumulate samples, then place ADC0 in a low power shutdown mode without CPU intervention. It also has a 16-bit accumulator that can automatically oversample and average the ADC results. See Section 5.4 for more details on using the ADC in 12-bit mode. The ADC is fully configurable under software control via Special Function Registers. The ADC0 operates in Single-ended mode and may be configured to measure various different signals using the analog multiplexer described in “5.7. ADC0 Analog Multiplexer” on page 94. The voltage reference for the ADC is selected as described in “5.9. Voltage and Ground Reference Options” on page 99. AD0EN BURSTEN AD0INT AD0BUSY AD0WINT AD0CM2 AD0CM1 AD0CM0 ADC0CN VDD AIN+ ADC AD0BUSY (W) Timer 0 Overflow Timer 2 Overflow Timer 3 Overflow CNVSTR Input ADC0L 10/12-Bit SAR 000 001 010 011 100 16-Bit Accumulator ADC0H From AMUX0 Burst Mode Logic SYSCLK REF ADC0PWR AD0SC4 AD0SC3 AD0SC2 AD0SC1 AD0SC0 AD08BE AD0TM AMP0GN ADC0TK Start Conversion ADC0LTH ADC0LTL ADC0CF ADC0GTH ADC0GTL AD0WINT 32 Window Compare Logic Figure 5.1. ADC0 Functional Block Diagram Rev. 1.0 77 Si1010/1/2/3/4/5 5.1. Output Code Formatting The registers ADC0H and ADC0L contain the high and low bytes of the output conversion code from the ADC at the completion of each conversion. Data can be right-justified or left-justified, depending on the setting of the AD0SJST[2:0]. When the repeat count is set to 1, conversion codes are represented as 10bit unsigned integers. Inputs are measured from 0 to VREF x 1023/1024. Example codes are shown below for both right-justified and left-justified data. Unused bits in the ADC0H and ADC0L registers are set to 0. Input Voltage Right-Justified ADC0H:ADC0L (AD0SJST = 000) Left-Justified ADC0H:ADC0L (AD0SJST = 100) VREF x 1023/1024 VREF x 512/1024 VREF x 256/1024 0 0x03FF 0x0200 0x0100 0x0000 0xFFC0 0x8000 0x4000 0x0000 When the repeat count is greater than 1, the output conversion code represents the accumulated result of the conversions performed and is updated after the last conversion in the series is finished. Sets of 4, 8, 16, 32, or 64 consecutive samples can be accumulated and represented in unsigned integer format. The repeat count can be selected using the AD0RPT bits in the ADC0AC register. When a repeat count higher than 1, the ADC output must be right-justified (AD0SJST = 0xx); unused bits in the ADC0H and ADC0L registers are set to 0. The example below shows the right-justified result for various input voltages and repeat counts. Notice that accumulating 2n samples is equivalent to left-shifting by n bit positions when all samples returned from the ADC have the same value. Input Voltage Repeat Count = 4 Repeat Count = 16 Repeat Count = 64 VREF x 1023/1024 VREF x 512/1024 VREF x 511/1024 0 0x0FFC 0x0800 0x07FC 0x0000 0x3FF0 0x2000 0x1FF0 0x0000 0xFFC0 0x8000 0x7FC0 0x0000 The AD0SJST bits can be used to format the contents of the 16-bit accumulator. The accumulated result can be shifted right by 1, 2, or 3 bit positions. Based on the principles of oversampling and averaging, the effective ADC resolution increases by 1 bit each time the oversampling rate is increased by a factor of 4. The example below shows how to increase the effective ADC resolution by 1, 2, and 3 bits to obtain an effective ADC resolution of 11-bit, 12-bit, or 13-bit respectively without CPU intervention. Input Voltage Repeat Count = 4 Shift Right = 1 11-Bit Result Repeat Count = 16 Shift Right = 2 12-Bit Result Repeat Count = 64 Shift Right = 3 13-Bit Result VREF x 1023/1024 VREF x 512/1024 VREF x 511/1024 0 0x07F7 0x0400 0x03FE 0x0000 0x0FFC 0x0800 0x04FC 0x0000 0x1FF8 0x1000 0x0FF8 0x0000 78 Rev. 1.0 Si1010/1/2/3/4/5 5.2. Modes of Operation ADC0 has a maximum conversion speed of 300 ksps in 10-bit mode. The ADC0 conversion clock (SARCLK) is a divided version of the system clock when Burst Mode is disabled (BURSTEN = 0), or a divided version of the low power oscillator when Burst Mode is enabled (BURSEN = 1). The clock divide value is determined by the AD0SC bits in the ADC0CF register. 5.2.1. Starting a Conversion A conversion can be initiated in one of five ways, depending on the programmed states of the ADC0 Start of Conversion Mode bits (AD0CM2–0) in register ADC0CN. Conversions may be initiated by one of the following: 1. Writing a 1 to the AD0BUSY bit of register ADC0CN 2. A Timer 0 overflow (i.e., timed continuous conversions) 3. A Timer 2 overflow 4. A Timer 3 overflow 5. A rising edge on the CNVSTR input signal (pin P0.6) Writing a 1 to AD0BUSY provides software control of ADC0 whereby conversions are performed "ondemand". During conversion, the AD0BUSY bit is set to logic 1 and reset to logic 0 when the conversion is complete. The falling edge of AD0BUSY triggers an interrupt (when enabled) and sets the ADC0 interrupt flag (AD0INT). When polling for ADC conversion completions, the ADC0 interrupt flag (AD0INT) should be used. Converted data is available in the ADC0 data registers, ADC0H:ADC0L, when bit AD0INT is logic 1. When Timer 2 or Timer 3 overflows are used as the conversion source, Low Byte overflows are used if Timer 2/3 is in 8-bit mode; High byte overflows are used if Timer 2/3 is in 16-bit mode. See “27. Timers” on page 338 for timer configuration. Important Note About Using CNVSTR: The CNVSTR input pin also functions as Port pin P0.6. When the CNVSTR input is used as the ADC0 conversion source, Port pin P0.6 should be skipped by the Digital Crossbar. To configure the Crossbar to skip P0.6, set to 1 Bit 6 in register P0SKIP. See “21. Port Input/Output” on page 219 for details on Port I/O configuration. Important Note: When operating the device in one-cell mode, there is an option available to automatically synchronize the start of conversion with the quietest portion of the dc-dc converter switching cycle. Activating this option may help to reduce interference from internal or external power supply noise generated by the dc-dc converter. Asserting this bit will hold off the start of an ADC conversion initiated by any of the methods described above until the ADC receives a synchronizing signal from the dc-dc converter. The delay in initiation of the conversion can be as much as one cycle of the dc-dc converter clock, which is 625 ns at the minimum dc-dc clock frequency of 1.6 MHz. The synchronization feature also causes the dcdc converter clock to be used as the ADC0 conversion clock. The maximum conversion rate will be limited to approximately 170 ksps at the maximum dc-dc converter clock rate of 3.2 MHz. In this mode, the ADC0 SAR Conversion Clock Divider must be set to 1 by setting AD0SC[4:0] = 00000b in SFR register ADC0CF. To provide additional flexibility in minimizing noise, the ADC0 conversion clock provided by the dc-dc converter can be inverted by setting the AD0CKINV bit in the DC0CF register. For additional information on the synchronization feature, see the description of the SYNC bit in “SFR Definition 16.1. DC0CN: DC-DC Converter Control” on page 181 and the description of the AD0CKINV bit in “SFR Definition 16.2. DC0CF: DC-DC Converter Configuration” on page 182. This bit must be set to 0 in two-cell mode for the ADC to operate. Rev. 1.0 79 Si1010/1/2/3/4/5 5.2.2. Tracking Modes Each ADC0 conversion must be preceded by a minimum tracking time in order for the converted result to be accurate. The minimum tracking time is given in Table 4.10. The AD0TM bit in register ADC0CN controls the ADC0 track-and-hold mode. In its default state when Burst Mode is disabled, the ADC0 input is continuously tracked, except when a conversion is in progress. When the AD0TM bit is logic 1, ADC0 operates in low-power track-and-hold mode. In this mode, each conversion is preceded by a tracking period of 3 SAR clocks (after the start-of-conversion signal). When the CNVSTR signal is used to initiate conversions in low-power tracking mode, ADC0 tracks only when CNVSTR is low; conversion begins on the rising edge of CNVSTR (see Figure 5.2). Tracking can also be disabled (shutdown) when the device is in low power standby or sleep modes. Low-power track-and-hold mode is also useful when AMUX settings are frequently changed, due to the settling time requirements described in “5.2.4. Settling Time Requirements” on page 82. A. ADC0 Timing for External Trigger Source CNVSTR (AD0CM[2:0]=100) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SAR Clocks AD0TM=1 AD0TM=0 Write '1' to AD0BUSY, Timer 0, Timer 2, Timer 1, Timer 3 Overflow (AD0CM[2:0]=000, 001,010 011, 101) Low Power or Convert Track or Convert Low Power Mode Convert Track 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 Low Power Track or Convert Convert Low Power Mode 1 2 3 4 5 6 7 8 9 10 11 12 13 14 SAR Clocks AD0TM=0 Convert B. ADC0 Timing for Internal Trigger Source SAR Clocks AD0TM=1 Track Track or Convert Convert Track Figure 5.2. 10-Bit ADC Track and Conversion Example Timing (BURSTEN = 0) 80 Rev. 1.0 Si1010/1/2/3/4/5 5.2.3. Burst Mode Burst Mode is a power saving feature that allows ADC0 to remain in a low power state between conversions. When Burst Mode is enabled, ADC0 wakes from a low power state, accumulates 1, 4, 8, 16, 32, or 64 using an internal Burst Mode clock (approximately 20 MHz), then re-enters a low power state. Since the Burst Mode clock is independent of the system clock, ADC0 can perform multiple conversions then enter a low power state within a single system clock cycle, even if the system clock is slow (e.g. 32.768 kHz), or suspended. Burst Mode is enabled by setting BURSTEN to logic 1. When in Burst Mode, AD0EN controls the ADC0 idle power state (i.e. the state ADC0 enters when not tracking or performing conversions). If AD0EN is set to logic 0, ADC0 is powered down after each burst. If AD0EN is set to logic 1, ADC0 remains enabled after each burst. On each convert start signal, ADC0 is awakened from its Idle Power State. If ADC0 is powered down, it will automatically power up and wait the programmable Power-Up Time controlled by the AD0PWR bits. Otherwise, ADC0 will start tracking and converting immediately. Figure 5.3 shows an example of Burst Mode Operation with a slow system clock and a repeat count of 4. When Burst Mode is enabled, a single convert start will initiate a number of conversions equal to the repeat count. When Burst Mode is disabled, a convert start is required to initiate each conversion. In both modes, the ADC0 End of Conversion Interrupt Flag (AD0INT) will be set after “repeat count” conversions have been accumulated. Similarly, the Window Comparator will not compare the result to the greater-than and less-than registers until “repeat count” conversions have been accumulated. In Burst Mode, tracking is determined by the settings in AD0PWR and AD0TK. The default settings for these registers will work in most applications without modification; however, settling time requirements may need adjustment in some applications. Refer to “5.2.4. Settling Time Requirements” on page 82 for more details. Notes: Setting AD0TM to 1 will insert an additional 3 SAR clocks of tracking before each conversion, regardless of the settings of AD0PWR and AD0TK. When using Burst Mode, care must be taken to issue a convert start signal no faster than once every four SYSCLK periods. This includes external convert start signals. S yste m C lo ck C o n ve rt S ta rt AD0TM = 1 AD0EN = 0 P o w e re d D ow n P o w e r-U p a n d T ra ck T 3 AD0TM = 0 AD0EN = 0 P o w e re d D ow n P o w e r-U p a n d T ra ck C AD0PW R C T T C T 3 C T T 3 T C T C C T T 3 C P o w e re d D ow n P o w e re d D own P o w e r-U p a n d T ra ck T C .. P o w e r-U p a n d T ra ck T C .. AD0TK T = T ra ckin g se t b y A D 0 T K T 3 = T ra ckin g se t b y A D 0 T M (3 S A R clo cks) C = C o n ve rtin g Figure 5.3. Burst Mode Tracking Example with Repeat Count Set to 4 Rev. 1.0 81 Si1010/1/2/3/4/5 5.2.4. Settling Time Requirements A minimum amount of tracking time is required before each conversion can be performed, to allow the sampling capacitor voltage to settle. This tracking time is determined by the AMUX0 resistance, the ADC0 sampling capacitance, any external source resistance, and the accuracy required for the conversion. Note that in low-power tracking mode, three SAR clocks are used for tracking at the start of every conversion. For many applications, these three SAR clocks will meet the minimum tracking time requirements, and higher values for the external source impedance will increase the required tracking time. Figure 5.4 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 5.1. When measuring the Temperature Sensor output or VDD with respect to GND, RTOTAL reduces to RMUX. See Table 4.10 for ADC0 minimum settling time requirements as well as the mux impedance and sampling capacitor values. n 2 t = ln ------- R TOTAL C SAMPLE SA Equation 5.1. ADC0 Settling Time Requirements Where: SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) t is the required settling time in seconds RTOTAL is the sum of the AMUX0 resistance and any external source resistance. n is the ADC resolution in bits (10). MUX Select P0.x R MUX C SAMPLE RCInput= R MUX * C SAMPLE Note: The value of CSAMPLE depends on the PGA Gain. See Table 4.10 for details. Figure 5.4. ADC0 Equivalent Input Circuits 5.2.5. Gain Setting The ADC has gain settings of 1x and 0.5x. In 1x mode, the full scale reading of the ADC is determined directly by VREF. In 0.5x mode, the full-scale reading of the ADC occurs when the input voltage is VREF x 2. The 0.5x gain setting can be useful to obtain a higher input Voltage range when using a small VREF voltage, or to measure input voltages that are between VREF and VDD. Gain settings for the ADC are controlled by the AMP0GN bit in register ADC0CF. 82 Rev. 1.0 Si1010/1/2/3/4/5 5.3. 8-Bit Mode Setting the ADC08BE bit in register ADC0CF to 1 will put the ADC in 8-bit mode.In 8-bit mode, only the 8 MSBs of data are converted, allowing the conversion to be completed in two fewer SAR clock cycles than a 10-bit conversion. This can result in an overall lower power consumption since the system can spend more time in a low power mode. The two LSBs of a conversion are always 00 in this mode, and the ADC0L register will always read back 0x00. 5.4. 12-Bit Mode Si1010/1/2/3/4/5 devices have an enhanced SAR converter that provides 12-bit resolution while retaining the 10- and 8-bit operating modes of the other devices in the family. When configured for 12-bit conversions, the ADC performs four 10-bit conversions using four different reference voltages and combines the results into a single 12-bit value. Unlike simple averaging techniques, this method provides true 12-bit resolution of ac or dc input signals without depending on noise to provide dithering. The converter also employs a hardware Dynamic Element Matching algorithm that reconfigures the largest elements of the internal DAC for each of the four 10-bit conversions to cancel the any matching errors, enabling the converter to achieve 12-bit linearity performance to go along with its 12-bit resolution. For best performance, the Low Power Oscillator should be selected as the system clock source while taking 12-bit ADC measurements. The 12-bit mode is enabled by setting the AD012BE bit (ADC0AC.7) to logic 1 and configuring Burst Mode for four conversions as described in Section 5.2.3. The conversion can be initiated using any of the methods described in Section 5.2.1, and the 12-bit result will appear in the ADC0H and ADC0L registers. Since the 12-bit result is formed from a combination of four 10-bit results, the maximum output value is 4 x (1023) = 4092, rather than the max value of (2^12 – 1) = 4095 that is produced by a traditional 12-bit converter. To further increase resolution, the burst mode repeat value may be configured to any multiple of four conversions. For example, if a repeat value of 16 is selected, the ADC0 output will be a 14-bit number (sum of four 12-bit numbers) with 13 effective bits of resolution. 5.5. Low Power Mode The SAR converter provides a low power mode that allows a significant reduction in operating current when operating at low SAR clock frequencies. Low power mode is enabled by setting the AD0LPM bit (ADC0PWR.7) to 1. In general, low power mode is recommended when operating with SAR conversion clock frequency at 4 MHz or less. See the Electrical Characteristics chapter for details on power consumption and the maximum clock frequencies allowed in each mode. Setting the Low Power Mode bit reduces the bias currents in both the SAR converter and in the High-Speed Voltage Reference. Table 5.1describes the various modes of the ADC. Rev. 1.0 83 Si1010/1/2/3/4/5 Table 5.1. Representative Conversion Times and Energy Consumption for the SAR ADC with 1.65V High-Speed VREF Normal Power Mode Highest nominal SAR clock frequency Total number of conversion clocks required Total tracking time (min) Total time for one conversion ADC Throughput Energy per conversion Low Power Mode 8 bit 10 bit 12 bit 8 bit 10 bit 12 bit 8.17 MHz (24.5 / 3) 8.17 MHz (24.5 / 3) 6.67 MHz (20.0 / 3) 4.08 MHz (24.5 / 6) 4.08 MHz (24.5 / 6) 4.00 MHz (20.0 / 5) 11 13 52 (13*4) 11 13 52 (13*4) 1.5 us 1.5 us 4.8 us (1.5+3*1.1) 1.5 us 1.5 us 4.8 us (1.5+3*1.1) 2.85 us 3.09 us 12.6 us 4.19 us 4.68 us 17.8 us 351 ksps 323 ksps 79 ksps 238 ksps 214 ksps 56 ksps 8.2 nJ 8.9 nJ 36.5 nJ 6.5 nJ 7.3 nJ 27.7 nJ Note: This table assumes that the 24.5 MHz precision oscillator is used for 8- and 10-bit modes, and the 20 MHz low power oscillator is used for 12-bit mode. The values in the table assume that the oscillators run at their nominal frequencies. The maximum SAR clock values given in Table 4.10 allow for maximum oscillation frequencies of 25.0 MHz and 22 MHz for the precision and low-power oscillators, respectively, when using the given SAR clock divider values. Energy calculations are for the ADC subsystem only and do not include CPU current. 84 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 5.1. ADC0CN: ADC0 Control Bit 7 6 5 4 3 Name AD0EN BURSTEN AD0INT Type R/W R/W R/W W R/W Reset 0 0 0 0 0 2 AD0BUSY AD0WINT 1 0 ADC0CM R/W 0 0 0 SFR Page = 0x0; SFR Address = 0xE8; bit-addressable; Bit Name 7 AD0EN Function ADC0 Enable. 0: ADC0 Disabled (low-power shutdown). 1: ADC0 Enabled (active and ready for data conversions). 6 BURSTEN ADC0 Burst Mode Enable. 0: ADC0 Burst Mode Disabled. 1: ADC0 Burst Mode Enabled. 5 AD0INT ADC0 Conversion Complete Interrupt Flag. Set by hardware upon completion of a data conversion (BURSTEN=0), or a burst of conversions (BURSTEN=1). Can trigger an interrupt. Must be cleared by software. 4 AD0BUSY ADC0 Busy. Writing 1 to this bit initiates an ADC conversion when ADC0CM[2:0] = 000. 3 AD0WINT ADC0 Window Compare Interrupt Flag. Set by hardware when the contents of ADC0H:ADC0L fall within the window specified by ADC0GTH:ADC0GTL and ADC0LTH:ADC0LTL. Can trigger an interrupt. Must be cleared by software. 2:0 ADC0CM[2:0] ADC0 Start of Conversion Mode Select. Specifies the ADC0 start of conversion source. 000: ADC0 conversion initiated on write of 1 to AD0BUSY. 001: ADC0 conversion initiated on overflow of Timer 0. 010: ADC0 conversion initiated on overflow of Timer 2. 011: ADC0 conversion initiated on overflow of Timer 3. 1xx: ADC0 conversion initiated on rising edge of CNVSTR. Rev. 1.0 85 Si1010/1/2/3/4/5 SFR Definition 5.2. ADC0CF: ADC0 Configuration Bit 7 6 5 4 3 2 1 0 Name AD0SC[4:0] AD08BE AD0TM AMP0GN Type R/W R/W R/W R/W 0 0 0 Reset 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0xBC Bit 7:3 Name Function AD0SC[4:0] ADC0 SAR Conversion Clock Divider. SAR Conversion clock is derived from FCLK by the following equation, where AD0SC refers to the 5-bit value held in bits AD0SC[4:0]. SAR Conversion clock requirements are given in Table 4.10. BURSTEN = 0: FCLK is the current system clock. BURSTEN = 1: FCLK is the 20 MHz low power oscillator, independent of the system clock. FCLK - – 1 * AD0SC = ------------------CLK SAR *Round the result up. or FCLK CLK SAR = ---------------------------AD0SC + 1 2 AD08BE ADC0 8-Bit Mode Enable. 0: ADC0 operates in 10-bit mode (normal operation). 1: ADC0 operates in 8-bit mode. 1 AD0TM ADC0 Track Mode. Selects between Normal or Delayed Tracking Modes. 0: Normal Track Mode: When ADC0 is enabled, conversion begins immediately following the start-of-conversion signal. 1: Delayed Track Mode: When ADC0 is enabled, conversion begins 3 SAR clock cycles following the start-of-conversion signal. The ADC is allowed to track during this time. 0 AMP0GN ADC0 Gain Control. 0: The on-chip PGA gain is 0.5. 1: The on-chip PGA gain is 1. 86 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 5.3. ADC0AC: ADC0 Accumulator Configuration Bit 7 Name AD012BE 6 5 4 3 2 1 AD0AE AD0SJST AD0RPT R/W R/W Type R/W W Reset 0 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xBA Bit Name 7 AD012BE Function ADC0 12-Bit Mode Enable. Enables 12-bit Mode. 0: 12-bit Mode Disabled. 1: 12-bit Mode Enabled. 6 AD0AE ADC0 Accumulate Enable. Enables multiple conversions to be accumulated when burst mode is disabled. 0: ADC0H:ADC0L contain the result of the latest conversion when Burst Mode is disabled. 1: ADC0H:ADC0L contain the accumulated conversion results when Burst Mode is disabled. Software must write 0x0000 to ADC0H:ADC0L to clear the accumulated result. This bit is write-only. Always reads 0b. 5:3 AD0SJST[2:0] ADC0 Accumulator Shift and Justify. Specifies the format of data read from ADC0H:ADC0L. 000: Right justified. No shifting applied. 001: Right justified. Shifted right by 1 bit. 010: Right justified. Shifted right by 2 bits. 011: Right justified. Shifted right by 3 bits. 100: Left justified. No shifting applied. All remaining bit combinations are reserved. 2:0 AD0RPT[2:0] ADC0 Repeat Count. Selects the number of conversions to perform and accumulate in Burst Mode. This bit field must be set to 000 if Burst Mode is disabled. 000: Perform and Accumulate 1 conversion. 001: Perform and Accumulate 4 conversions. 010: Perform and Accumulate 8 conversions. 011: Perform and Accumulate 16 conversions. 100: Perform and Accumulate 32 conversions. 101: Perform and Accumulate 64 conversions. All remaining bit combinations are reserved. Rev. 1.0 87 Si1010/1/2/3/4/5 SFR Definition 5.4. ADC0PWR: ADC0 Burst Mode Power-Up Time Bit 7 6 5 4 Name AD0LPM Type R/W R R R Reset 0 0 0 0 3 2 1 0 AD0PWR[3:0] R/W 1 1 1 1 SFR Page = 0xF; SFR Address = 0xBA Bit Name 7 AD0LPM Function ADC0 Low Power Mode Enable. Enables Low Power Mode Operation. 0: Low Power Mode disabled. 1: Low Power Mode enabled. 6:4 3:0 Unused Read = 0000b; Write = Don’t Care. AD0PWR[3:0] ADC0 Burst Mode Power-Up Time. Sets the time delay required for ADC0 to power up from a low power state. For BURSTEN = 0: ADC0 power state controlled by AD0EN. For BURSTEN = 1 and AD0EN = 1: ADC0 remains enabled and does not enter a low power state after all conversions are complete. Conversions can begin immediately following the start-of-conversion signal. For BURSTEN = 1 and AD0EN = 0: ADC0 enters a low power state (as specified in Table 5.1) after all conversions are complete. Conversions can begin a programmed delay after the start-of-conversion signal. The ADC0 Burst Mode Power-Up time is programmed according to the following equation: AD0PWR = Tstartup ---------------------- – 1 400ns or Tstartup = AD0PWR + 1 400ns Note: Setting AD0PWR to 0x04 provides a typical tracking time of 2 us for the first sample taken after the start of conversion. 88 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 5.5. ADC0TK: ADC0 Burst Mode Track Time Bit 7 6 Name Reserved Type R R Reset 0 0 5 4 3 2 1 0 1 0 AD0TK[5:0] R/W 0 1 1 1 SFR Page = 0xF; SFR Address = 0xBD Bit Name 7:6 Reserved 6 Unused 5:0 Function Read = 0b; Write = Must Write 0b. Read = 0b; Write = Don’t Care. AD0TK[5:0] ADC0 Burst Mode Track Time. Sets the time delay between consecutive conversions performed in Burst Mode. The ADC0 Burst Mode Track time is programmed according to the following equation: AD0TK = 63 – Ttrack ----------------- – 1 50ns or Notes: 1. If AD0TM is set to 1, an additional 3 SAR clock cycles of Track time will be inserted prior to starting the conversion. 2. The Burst Mode Track delay is not inserted prior to the first conversion. The required tracking time for the first conversion should be met by the Burst Mode Power-Up Time. Rev. 1.0 89 Si1010/1/2/3/4/5 SFR Definition 5.6. ADC0H: ADC0 Data Word High Byte Bit 7 6 5 4 3 Name ADC0[15:8] Type R/W Reset 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xBE Bit Name Description 7:0 ADC0[15:8] ADC0 Data Word High Byte. 2 1 0 0 0 0 Read Write Most Significant Byte of the 16-bit ADC0 Accumulator formatted according to the settings in AD0SJST[2:0]. Set the most significant byte of the 16-bit ADC0 Accumulator to the value written. Note: If Accumulator shifting is enabled, the most significant bits of the value read will be zeros. This register should not be written when the SYNC bit is set to 1. SFR Definition 5.7. ADC0L: ADC0 Data Word Low Byte Bit 7 6 5 4 Name ADC0[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xBD; Bit Name Description 7:0 ADC0[7:0] ADC0 Data Word Low Byte. 3 2 1 0 0 0 0 0 Read Write Least Significant Byte of the 16-bit ADC0 Accumulator formatted according to the settings in AD0SJST[2:0]. Set the least significant byte of the 16-bit ADC0 Accumulator to the value written. Note: If Accumulator shifting is enabled, the most significant bits of the value read will be the least significant bits of the accumulator high byte. This register should not be written when the SYNC bit is set to 1. 90 Rev. 1.0 Si1010/1/2/3/4/5 5.6. Programmable Window Detector The ADC Programmable Window Detector continuously compares the ADC0 output registers to user-programmed limits, and notifies the system when a desired condition is detected. This is especially effective in an interrupt-driven system, saving code space and CPU bandwidth while delivering faster system response times. The window detector interrupt flag (AD0WINT in register ADC0CN) can also be used in polled mode. The ADC0 Greater-Than (ADC0GTH, ADC0GTL) and Less-Than (ADC0LTH, ADC0LTL) registers hold the comparison values. The window detector flag can be programmed to indicate when measured data is inside or outside of the user-programmed limits, depending on the contents of the ADC0 Less-Than and ADC0 Greater-Than registers. SFR Definition 5.8. ADC0GTH: ADC0 Greater-Than High Byte Bit 7 6 5 4 3 Name AD0GT[15:8] Type R/W Reset 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0xC4 Bit Name 7:0 2 1 0 1 1 1 Function AD0GT[15:8] ADC0 Greater-Than High Byte. Most Significant Byte of the 16-bit Greater-Than window compare register. SFR Definition 5.9. ADC0GTL: ADC0 Greater-Than Low Byte Bit 7 6 5 4 3 Name AD0GT[7:0] Type R/W Reset 1 1 1 1 SFR Page = 0x0; SFR Address = 0xC3 Bit Name 7:0 1 2 1 0 1 1 1 Function AD0GT[7:0] ADC0 Greater-Than Low Byte. Least Significant Byte of the 16-bit Greater-Than window compare register. Note: In 8-bit mode, this register should be set to 0x00. Rev. 1.0 91 Si1010/1/2/3/4/5 SFR Definition 5.10. ADC0LTH: ADC0 Less-Than High Byte Bit 7 6 5 4 3 Name AD0LT[15:8] Type R/W Reset 0 0 0 0 0 2 1 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC6 Bit 7:0 Name Function AD0LT[15:8] ADC0 Less-Than High Byte. Most Significant Byte of the 16-bit Less-Than window compare register. SFR Definition 5.11. ADC0LTL: ADC0 Less-Than Low Byte Bit 7 6 5 4 3 Name AD0LT[7:0] Type R/W Reset 0 0 0 0 0 2 1 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC5 Bit 7:0 Name Function AD0LT[7:0] ADC0 Less-Than Low Byte. Least Significant Byte of the 16-bit Less-Than window compare register. Note: In 8-bit mode, this register should be set to 0x00. 92 Rev. 1.0 Si1010/1/2/3/4/5 5.6.1. Window Detector In Single-Ended Mode Figure 5.5 shows two example window comparisons for right-justified data, with ADC0LTH:ADC0LTL = 0x0080 (128d) and ADC0GTH:ADC0GTL = 0x0040 (64d). The input voltage can range from 0 to VREF x (1023/1024) with respect to GND, and is represented by a 10-bit unsigned integer value. In the left example, an AD0WINT interrupt will be generated if the ADC0 conversion word (ADC0H:ADC0L) is within the range defined by ADC0GTH:ADC0GTL and ADC0LTH:ADC0LTL (if 0x0040 < ADC0H:ADC0L < 0x0080). In the right example, and AD0WINT interrupt will be generated if the ADC0 conversion word is outside of the range defined by the ADC0GT and ADC0LT registers (if ADC0H:ADC0L < 0x0040 or ADC0H:ADC0L > 0x0080). Figure 5.6 shows an example using left-justified data with the same comparison values. ADC0H:ADC0L ADC0H:ADC0L Input Voltage (Px.x - GND) VREF x (1023/1024) Input Voltage (Px.x - GND) VREF x (1023/1024) 0x03FF 0x03FF AD0WINT not affected AD0WINT=1 0x0081 VREF x (128/1024) 0x0080 0x0081 ADC0LTH:ADC0LTL VREF x (128/1024) 0x007F 0x0080 0x007F AD0WINT=1 0x0041 VREF x (64/1024) 0x0040 0x0041 ADC0GTH:ADC0GTL VREF x (64/1024) 0x003F 0x0040 ADC0GTH:ADC0GTL AD0WINT not affected ADC0LTH:ADC0LTL 0x003F AD0WINT=1 AD0WINT not affected 0 0x0000 0 0x0000 Figure 5.5. ADC Window Compare Example: Right-Justified Single-Ended Data ADC0H:ADC0L ADC0H:ADC0L Input Voltage (Px.x - GND) VREF x (1023/1024) Input Voltage (Px.x - GND) 0xFFC0 VREF x (1023/1024) 0xFFC0 AD0WINT not affected AD0WINT=1 0x2040 VREF x (128/1024) 0x2000 0x2040 ADC0LTH:ADC0LTL VREF x (128/1024) 0x1FC0 0x2000 0x1FC0 AD0WINT=1 0x1040 VREF x (64/1024) 0x1000 0x1040 ADC0GTH:ADC0GTL VREF x (64/1024) 0x0FC0 0x1000 ADC0GTH:ADC0GTL AD0WINT not affected ADC0LTH:ADC0LTL 0x0FC0 AD0WINT=1 AD0WINT not affected 0 0x0000 0 0x0000 Figure 5.6. ADC Window Compare Example: Left-Justified Single-Ended Data 5.6.2. ADC0 Specifications See “4. Electrical Characteristics” on page 44 for a detailed listing of ADC0 specifications. Rev. 1.0 93 Si1010/1/2/3/4/5 5.7. ADC0 Analog Multiplexer ADC0 on Si1010/1/2/3/4/5 has an analog multiplexer, referred to as AMUX0. AMUX0 selects the positive inputs to the single-ended ADC0. Any of the following may be selected as the positive input: Port I/O pins, the on-chip temperature sensor, the VBAT Power Supply, Regulated Digital Supply Voltage (Output of VREG0), VDD/DC+ Supply, or the positive input may be connected to GND. The ADC0 input channels are selected in the ADC0MX register described in SFR Definition 5.12. AD0MX1 AM0MX0 AD0MX2 AD0MX3 AD0MX4 ADC0MX P0.0 Programmable Attenuator AIN+ P1.6* AMUX Temp Sensor ADC0 Gain = 0. 5 or 1 VBAT Digital Supply VDD_MCU/DC+ *P1.0 – P1.3 are not available as device pins Figure 5.7. ADC0 Multiplexer Block Diagram Important Note About ADC0 Input Configuration: Port pins selected as ADC0 inputs should be configured as analog inputs, and should be skipped by the Digital Crossbar. To configure a Port pin for analog input, set to 0 the corresponding bit in register PnMDIN and disable the digital driver (PnMDOUT = 0 and Port Latch = 1). To force the Crossbar to skip a Port pin, set to 1 the corresponding bit in register PnSKIP. See Section “21. Port Input/Output” on page 219 for more Port I/O configuration details. 94 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 5.12. ADC0MX: ADC0 Input Channel Select Bit 7 6 5 4 3 2 1 0 AD0MX Name Type R R R R/W R/W R/W R/W R/W Reset 0 0 0 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0xBB Bit Name Function 7:5 Unused Read = 000b; Write = Don’t Care. 4:0 AD0MX AMUX0 Positive Input Selection. Selects the positive input channel for ADC0. 00000: P0.0 10000: Reserved. 00001: P0.1 10001: Reserved. 00010: P0.2 10010: Reserved. 00011: P0.3 10011: Reserved. 00100: P0.4 10100: Reserved. 00101: P0.5 10101: Reserved. 00110: P0.6 10110: Reserved. 00111: P0.7 10111: Reserved. 01000: Reserved 11000: Reserved. 01001: Reserved 11001: Reserved. 01010: Reserved 11010: Reserved. 01011: Reserved 11011: Temperature Sensor 01100: P1.4 11100: 01101: P1.5 VBAT Supply Voltage (0.9–1.8 V) or (1.8–3.6 V) 01110: P1.6 11101: 01111: Reserved, Digital Supply Voltage (VREG0 Output, 1.7 V Typical) 11110: VDD_MCU/DC+ Supply Voltage (1.8–3.6 V) 11111: Ground Rev. 1.0 95 Si1010/1/2/3/4/5 5.8. Temperature Sensor An on-chip temperature sensor is included on the Si1010/1/2/3/4/5 which can be directly accessed via the ADC multiplexer in single-ended configuration. To use the ADC to measure the temperature sensor, the ADC mux channel should select the temperature sensor. The temperature sensor transfer function is shown in Figure 5.8. The output voltage (VTEMP) is the positive ADC input when the ADC multiplexer is set correctly. The TEMPE bit in register REF0CN enables/disables the temperature sensor, as described in SFR Definition 5.15. While disabled, the temperature sensor defaults to a high impedance state and any ADC measurements performed on the sensor will result in meaningless data. Refer to Table 4.11 for the slope and offset parameters of the temperature sensor. VTEMP = Slope x (TempC - 25) + Offset TempC = 25 + ( V TEMP - Offset) / Slope Voltage Slope ( V / deg C) Offset ( V at 25 Celsius) Temperature Figure 5.8. Temperature Sensor Transfer Function 5.8.1. Calibration The uncalibrated temperature sensor output is extremely linear and suitable for relative temperature measurements (see Table 4.11 for linearity specifications). For absolute temperature measurements, offset and/or gain calibration is recommended. Typically a 1-point (offset) calibration includes the following steps: 1. Control/measure the ambient temperature (this temperature must be known). 2. Power the device, and delay for a few seconds to allow for self-heating. 3. Perform an ADC conversion with the temperature sensor selected as the positive input and GND selected as the negative input. 4. Calculate the offset characteristics, and store this value in non-volatile memory for use with subsequent temperature sensor measurements. 96 Rev. 1.0 Si1010/1/2/3/4/5 Figure 5.9 shows the typical temperature sensor error assuming a 1-point calibration at 25 °C. Parameters that affect ADC measurement, in particular the voltage reference value, will also affect temperature measurement. Error (degrees C) A single-point offset measurement of the temperature sensor is performed on each device during production test. The measurement is performed at 25 °C ±5 °C, using the ADC with the internal high speed reference buffer selected as the Voltage Reference. The direct ADC result of the measurement is stored in the SFR registers TOFFH and TOFFL, shown in SFR Definition 5.13 and SFR Definition 5.14. 5.00 5.00 4.00 4.00 3.00 3.00 2.00 2.00 1.00 1.00 0.00 -40.00 -20.00 0.00 40.00 20.00 60.00 80.00 0.00 -1.00 -1.00 -2.00 -2.00 -3.00 -3.00 -4.00 -4.00 -5.00 -5.00 Temperature (degrees C) Figure 5.9. Temperature Sensor Error with 1-Point Calibration (VREF = 1.68 V) Rev. 1.0 97 Si1010/1/2/3/4/5 SFR Definition 5.13. TOFFH: ADC0 Data Word High Byte Bit 7 6 5 4 3 2 1 0 TOFF[9:2] Name Type R R R R R R R R Reset Varies Varies Varies Varies Varies Varies Varies Varies SFR Page = 0xF; SFR Address = 0x86 Bit Name 7:0 TOFF[9:2] Function Temperature Sensor Offset High Bits. Most Significant Bits of the 10-bit temperature sensor offset measurement. SFR Definition 5.14. TOFFL: ADC0 Data Word Low Byte Bit 7 6 5 4 3 2 1 0 0 0 0 0 0 0 TOFF[1:0] Name Type R R Reset Varies Varies SFR Page = 0xF; SFR Address = 0x85 Bit Name 7:6 TOFF[1:0] Function Temperature Sensor Offset Low Bits. Least Significant Bits of the 10-bit temperature sensor offset measurement. 5:0 98 Unused Read = 0; Write = Don't Care. Rev. 1.0 Si1010/1/2/3/4/5 5.9. Voltage and Ground Reference Options The voltage reference MUX is configurable to use an externally connected voltage reference, one of two internal voltage references, or one of two power supply voltages (see Figure 5.10). The ground reference MUX allows the ground reference for ADC0 to be selected between the ground pin (GND) or a port pin dedicated to analog ground (P0.1/AGND). The voltage and ground reference options are configured using the REF0CN SFR described on page 101. Electrical specifications are can be found in the Electrical Specifications Chapter. Important Note About the VREF and AGND Inputs: Port pins are used as the external VREF and AGND inputs. When using an external voltage reference or the internal precision reference, P0.0/VREF should be configured as an analog input and skipped by the Digital Crossbar. When using AGND as the ground reference to ADC0, P0.1/AGND should be configured as an analog input and skipped by the Digital Crossbar. Refer to Section “21. Port Input/Output” on page 219 for complete Port I/O configuration details. The external reference voltage must be within the range 0 VREF VDD_MCU/DC+ and the external ground reference must be at the same DC voltage potential as GND. REFOE REFGND REFSL1 REFSL0 TEMPE R E F 0C N T em p S ensor EN ADC Input M ux REFOE EN VDD R1 E xternal V oltage R eference C ircuit Internal 1.68V R eference P 0.0/V R E F 00 V D D _M C U /D C + 01 Internal 1.8V R egulated D igital S upply GND 10 VREF (to A D C ) 11 4 .7 F + 0 .1 F R ecom m ended B ypass C apacitors Internal 1.65 V H igh S peed R eference GND 0 P 0.1/A G N D 1 G round (to A D C ) REFGND Figure 5.10. Voltage Reference Functional Block Diagram Rev. 1.0 99 Si1010/1/2/3/4/5 5.10. External Voltage References To use an external voltage reference, REFSL[1:0] should be set to 00 and the internal 1.68 V precision reference should be disabled by setting REFOE to 0. Bypass capacitors should be added as recommended by the manufacturer of the external voltage reference. 5.11. Internal Voltage References For applications requiring the maximum number of port I/O pins, or very short VREF turn-on time, the 1.65 V high-speed reference will be the best internal reference option to choose. The high speed internal reference is selected by setting REFSL[1:0] to 11. When selected, the high speed internal reference will be automatically enabled/disabled on an as-needed basis by ADC0. For applications requiring the highest absolute accuracy, the 1.68 V precision voltage reference will be the best internal reference option to choose. The 1.68 V precision reference may be enabled and selected by setting REFOE to 1 and REFSL[1:0] to 00. An external capacitor of at least 0.1 µF is recommended when using the precision voltage reference. In applications that leave the precision internal oscillator always running, there is no additional power required to use the precision voltage reference. In all other applications, using the high speed reference will result in lower overall power consumption due to its minimal startup time and the fact that it remains in a low power state when an ADC conversion is not taking place. Note: When using the precision internal oscillator as the system clock source, the precision voltage reference should not be enabled from a disabled state. To use the precision oscillator and the precision voltage reference simultaneously, the precision voltage reference should be enabled first and allowed to settle to its final value (charging the external capacitor) before the precision oscillator is started and selected as the system clock. For applications with a non-varying power supply voltage, using the power supply as the voltage reference can provide ADC0 with added dynamic range at the cost of reduced power supply noise rejection. To use the 1.8 to 3.6 V power supply voltage (VDD/DC+) or the 1.8 V regulated digital supply voltage as the reference source, REFSL[1:0] should be set to 01 or 10, respectively. 5.12. Analog Ground Reference To prevent ground noise generated by switching digital logic from affecting sensitive analog measurements, a separate analog ground reference option is available. When enabled, the ground reference for ADC0 during both the tracking/sampling and the conversion periods is taken from the P0.1/AGND pin. Any external sensors sampled by ADC0 should be referenced to the P0.1/AGND pin. This pin should be connected to the ground terminal of any external sensors sampled by ADC0. If an external voltage reference is used, the P0.1/AGND pin should be connected to the ground of the external reference and its associated decoupling capacitor. If the 1.68 V precision internal reference is used, then P0.1/AGND should be connected to the ground terminal of its external decoupling capacitor. The separate analog ground reference option is enabled by setting REFGND to 1. Note that when sampling the internal temperature sensor, the internal chip ground is always used for the sampling operation, regardless of the setting of the REFGND bit. Similarly, whenever the internal 1.65 V high-speed reference is selected, the internal chip ground is always used during the conversion period, regardless of the setting of the REFGND bit. 5.13. Temperature Sensor Enable The TEMPE bit in register REF0CN enables/disables the temperature sensor. While disabled, the temperature sensor defaults to a high impedance state and any ADC0 measurements performed on the sensor result in meaningless data. See Section “5.8. Temperature Sensor” on page 96 for details on temperature sensor characteristics when it is enabled. 100 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 5.15. REF0CN: Voltage Reference Control Bit 7 6 5 4 REFGND Name 3 REFSL 2 1 TEMPE 0 REFOE Type R R R/W R/W R/W R/W R R/W Reset 0 0 0 1 1 0 0 0 SFR Page = 0x0; SFR Address = 0xD1 Bit Name 7:6 5 Unused Function Read = 00b; Write = Don’t Care. REFGND Analog Ground Reference. Selects the ADC0 ground reference. 0: The ADC0 ground reference is the GND pin. 1: The ADC0 ground reference is the P0.1/AGND pin. 4:3 REFSL Voltage Reference Select. Selects the ADC0 voltage reference. 00: The ADC0 voltage reference is the P0.0/VREF pin. 01: The ADC0 voltage reference is the VDD/DC+ pin. 10: The ADC0 voltage reference is the internal 1.8 V digital supply voltage. 11: The ADC0 voltage reference is the internal 1.65 V high speed voltage reference. 2 TEMPE Temperature Sensor Enable. Enables/Disables the internal temperature sensor. 0: Temperature Sensor Disabled. 1: Temperature Sensor Enabled. 1 Unused Read = 0b; Write = Don’t Care. 0 REFOE Internal Voltage Reference Output Enable. Connects/Disconnects the internal voltage reference to the P0.0/VREF pin. 0: Internal 1.68 V Precision Voltage Reference disabled and not connected to P0.0/VREF. 1: Internal 1.68 V Precision Voltage Reference enabled and connected to P0.0/VREF. 5.14. Voltage Reference Electrical Specifications See Table 4.12 on page 64 for detailed Voltage Reference Electrical Specifications. Rev. 1.0 101 Si1010/1/2/3/4/5 6. Programmable Current Reference (IREF0) Si1010/1/2/3/4/5 devices include an on-chip programmable current reference (source or sink) with two output current settings: Low Power Mode and High Current Mode. The maximum current output in Low Power Mode is 63 µA (1 µA steps) and the maximum current output in High Current Mode is 504 µA (8 µA steps). The current source/sink is controlled though the IREF0CN special function register. It is enabled by setting the desired output current to a non-zero value. It is disabled by writing 0x00 to IREF0CN. The port I/O pin associated with ISRC0 should be configured as an analog input and skipped in the Crossbar. See Section “21. Port Input/Output” on page 219 for more details. SFR Definition 6.1. IREF0CN: Current Reference Control Bit 7 6 5 Name SINK MODE IREF0DAT Type R/W R/W R/W Reset 0 0 0 4 0 SFR Page = 0x0; SFR Address = 0xB9 Bit Name 7 SINK 3 0 2 1 0 0 0 0 Function IREF0 Current Sink Enable. Selects if IREF0 is a current source or a current sink. 0: IREF0 is a current source. 1: IREF0 is a current sink. 6 MDSEL IREF0 Output Mode Select. Selects Low Power or High Current Mode. 0: Low Power Mode is selected (step size = 1 µA). 1: High Current Mode is selected (step size = 8 µA). 5:0 IREF0DAT[5:0] IREF0 Data Word. Specifies the number of steps required to achieve the desired output current. Output current = direction x step size x IREF0DAT. IREF0 is in a low power state when IREF0DAT is set to 0x00. 6.1. PWM Enhanced Mode On ‘F912 and ‘F902 devices, the precision of the current reference can be increased by fine tuning the IREF0 output using a PWM signal generated by the PCA. This mode allows the IREF0DAT bits to perform a course adjustment on the IREF0 output. Any available PCA channel can perform a fine adjustment on the IREF0 output. When enabled (PWMEN = 1), the CEX signal selected using the PWMSS bit field is internally routed to IREF0 to control the on time of a current source having the weight of 2 LSBs. With the two least significant bits of IREF0DAT set to 00b, applying a 100% duty cycle on the CEX signal will be equivalent to setting the two LSBs of IREF0DAT to 10b. PWM enhanced mode is enabled and setup using the IREF0CF register. 102 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 6.2. IREF0CF: Current Reference Configuration Bit 7 6 5 4 Name PWMEN Type R/W R/W R/W R/W R/W Reset 0 0 0 0 0 PWMEN 2 1 0 PWMSS[2:0] SFR Page = 0xF; SFR Address = 0xB9 Bit Name 7 3 R/W 0 0 0 Function PWM Enhanced Mode Enable. Enables the PWM Enhanced Mode. Only available on ‘F912 and ‘F902 devices. 0: PWM Enhanced Mode disabled. 1: PWM Enhanced Mode enabled. 6:3 Unused 2:0 PWMSS[2:0] Read = 00b, Write = don’t care. PWM Source Select. Selects the PCA channel to use for the fine-tuning control signal. Only available on ‘F912 and ‘F902 devices. 000: CEX0 selected as fine-tuning control signal. 001: CEX1 selected as fine-tuning control signal. 010: CEX2 selected as fine-tuning control signal. 011: CEX3 selected as fine-tuning control signal. 100: CEX4 selected as fine-tuning control signal. 101: CEX5 selected as fine tuning control signal. All Other Values: Reserved. 6.2. IREF0 Specifications See Table 4.13 on page 65 for a detailed listing of IREF0 specifications. Rev. 1.0 103 Si1010/1/2/3/4/5 7. Comparators Si1010/1/2/3/4/5 devices include two on-chip programmable voltage comparators: Comparator 0 (CPT0) is shown in Figure 7.1; Comparator 1 (CPT1) is shown in Figure 7.2. The two comparators operate identically, but may differ in their ability to be used as reset or wake-up sources. See the Reset Sources chapter and the Power Management chapter for details on reset sources and low power mode wake-up sources, respectively. The Comparator offers programmable response time and hysteresis, an analog input multiplexer, and two outputs that are optionally available at the Port pins: a digital synchronous “latched” output (CP0, CP1), or a digital asynchronous “raw” output (CP0A, CP1A). The asynchronous CP0A signal is available even when the system clock is not active. This allows the Comparator to operate and generate an output when the device is in some low power modes. 7.1. Comparator Inputs Each Comparator performs an analog comparison of the voltage levels at its positive (CP0+ or CP1+) and negative (CP0- or CP1-) input. Both comparators support multiple port pin inputs multiplexed to their positive and negative comparator inputs using analog input multiplexers. The analog input multiplexers are completely under software control and configured using SFR registers. See Section “7.6. Comparator0 and Comparator1 Analog Multiplexers” on page 111 for details on how to select and configure Comparator inputs. Important Note About Comparator Inputs: The Port pins selected as Comparator inputs should be configured as analog inputs and skipped by the Crossbar. See the Port I/O chapter for more details on how to configure Port I/O pins as Analog Inputs. The Comparator may also be used to compare the logic level of digital signals, however, Port I/O pins configured as digital inputs must be driven to a valid logic state (HIGH or LOW) to avoid increased power consumption. CPT0CN CP0EN CP0OUT CP0RIF VDD CP0FIF CP0HYP1 CP0 Interrupt CP0HYP0 CP0HYN1 CP0HYN0 CPT0MD Analog Input Multiplexer CP0FIE CP0RIE CP0MD1 CP0MD0 Px.x CP0 Rising-edge CP0 + CP0 Falling-edge Interrupt Logic Px.x CP0 + D - SET CLR Q Q D SET CLR Q Q Px.x Crossbar (SYNCHRONIZER) CP0 - GND (ASYNCHRONOUS) Px.x Reset Decision Tree Figure 7.1. Comparator 0 Functional Block Diagram 104 Rev. 1.0 CP0A Si1010/1/2/3/4/5 7.2. Comparator Outputs When a comparator is enabled, its output is a logic 1 if the voltage at the positive input is higher than the voltage at the negative input. When disabled, the comparator output is a logic 0. The comparator output is synchronized with the system clock as shown in Figure 7.2. The synchronous “latched” output (CP0, CP1) can be polled in software (CPnOUT bit), used as an interrupt source, or routed to a Port pin (configured for digital I/O) through the Crossbar. The asynchronous “raw” comparator output (CP0A, CP1A) is used by the low power mode wake-up logic and reset decision logic. See the Power Options chapter and the Reset Sources chapter for more details on how the asynchronous comparator outputs are used to make wake-up and reset decisions. The asynchronous comparator output can also be routed directly to a Port pin through the Crossbar, and is available for use outside the device even if the system clock is stopped. When using a Comparator as an interrupt source, Comparator interrupts can be generated on rising-edge and/or falling-edge comparator output transitions. Two independent interrupt flags (CPnRIF and CPnFIF) allow software to determine which edge caused the Comparator interrupt. The comparator rising-edge and falling-edge interrupt flags are set by hardware when a corresponding edge is detected regardless of the interrupt enable state. Once set, these bits remain set until cleared by software. The rising-edge and falling-edge interrupts can be individually enabled using the CPnRIE and CPnFIE interrupt enable bits in the CPTnMD register. In order for the CPnRIF and/or CPnFIF interrupt flags to generate an interrupt request to the CPU, the Comparator must be enabled as an interrupt source and global interrupts must be enabled. See the Interrupt Handler chapter for additional information. CPT0CN CP1EN CP1OUT CP1RIF VDD CP1FIF CP1HYP1 CP1 Interrupt CP1HYP0 CP1HYN1 CP1HYN0 CPT0MD Analog Input Multiplexer CP1FIE CP1RIE CP1MD1 CP1MD0 Px.x CP1 Rising-edge CP1 + CP1 Falling-edge Interrupt Logic Px.x CP1 + D - SET CLR Q Q D SET CLR Q Q Px.x Crossbar (SYNCHRONIZER) CP1 - GND (ASYNCHRONOUS) CP1A Reset Decision Tree Px.x Figure 7.2. Comparator 1 Functional Block Diagram Rev. 1.0 105 Si1010/1/2/3/4/5 7.3. Comparator Response Time Comparator response time may be configured in software via the CPTnMD registers described on “CPT0MD: Comparator 0 Mode Selection” on page 108 and “CPT1MD: Comparator 1 Mode Selection” on page 110. Four response time settings are available: Mode 0 (Fastest Response Time), Mode 1, Mode 2, and Mode 3 (Lowest Power). Selecting a longer response time reduces the Comparator active supply current. The Comparators also have low power shutdown state, which is entered any time the comparator is disabled. Comparator rising edge and falling edge response times are typically not equal. See Table 4.14 on page 66 for complete comparator timing and supply current specifications. 7.4. Comparator Hysteresis The Comparators feature software-programmable hysteresis that can be used to stabilize the comparator output while a transition is occurring on the input. Using the CPTnCN registers, the user can program both the amount of hysteresis voltage (referred to the input voltage) and the positive and negative-going symmetry of this hysteresis around the threshold voltage (i.e., the comparator negative input). Figure 7.3 shows that when positive hysteresis is enabled, the comparator output does not transition from logic 0 to logic 1 until the comparator positive input voltage has exceeded the threshold voltage by an amount equal to the programmed hysteresis. It also shows that when negative hysteresis is enabled, the comparator output does not transition from logic 1 to logic 0 until the comparator positive input voltage has fallen below the threshold voltage by an amount equal to the programmed hysteresis. The amount of positive hysteresis is determined by the settings of the CPnHYP bits in the CPTnCN register and the amount of negative hysteresis voltage is determined by the settings of the CPnHYN bits in the same register. Settings of 20, 10, 5, or 0 mV can be programmed for both positive and negative hysteresis. See Section “Table 4.14. Comparator Electrical Characteristics” on page 66 for complete comparator hysteresis specifications. VIN+ VIN- CPn+ CPn- + CPn _ OUT CIRCUIT CONFIGURATION Positive Hysteresis Voltage (Programmed with CP0HYP Bits) VIN- INPUTS Negative Hysteresis Voltage (Programmed by CP0HYN Bits) VIN+ V OH OUTPUT V OL Negative Hysteresis Disabled Positive Hysteresis Disabled Maximum Negative Hysteresis Maximum Positive Hysteresis Figure 7.3. Comparator Hysteresis Plot 106 Rev. 1.0 Si1010/1/2/3/4/5 7.5. Comparator Register Descriptions The SFRs used to enable and configure the comparators are described in the following register descriptions. A Comparator must be enabled by setting the CPnEN bit to logic 1 before it can be used. From an enabled state, a comparator can be disabled and placed in a low power state by clearing the CPnEN bit to logic 0. Important Note About Comparator Settings: False rising and falling edges can be detected by the Comparator while powering on or if changes are made to the hysteresis or response time control bits. Therefore, it is recommended that the rising-edge and falling-edge flags be explicitly cleared to logic 0 a short time after the comparator is enabled or its mode bits have been changed. The Comparator Power Up Time is specified in Section “Table 4.14. Comparator Electrical Characteristics” on page 66. SFR Definition 7.1. CPT0CN: Comparator 0 Control Bit 7 6 5 4 Name CP0EN CP0OUT CP0RIF CP0FIF CP0HYP[1:0] CP0HYN[1:0] Type R/W R R/W R/W R/W R/W Reset 0 0 0 0 SFR Page= 0x0; SFR Address = 0x9B Bit Name 7 CP0EN 3 2 0 0 1 0 0 0 Function Comparator0 Enable Bit. 0: Comparator0 Disabled. 1: Comparator0 Enabled. 6 CP0OUT Comparator0 Output State Flag. 0: Voltage on CP0+ < CP0–. 1: Voltage on CP0+ > CP0–. 5 CP0RIF Comparator0 Rising-Edge Flag. Must be cleared by software. 0: No Comparator0 Rising Edge has occurred since this flag was last cleared. 1: Comparator0 Rising Edge has occurred. 4 CP0FIF Comparator0 Falling-Edge Flag. Must be cleared by software. 0: No Comparator0 Falling-Edge has occurred since this flag was last cleared. 1: Comparator0 Falling-Edge has occurred. 3-2 CP0HYP[1:0] Comparator0 Positive Hysteresis Control Bits. 00: Positive Hysteresis Disabled. 01: Positive Hysteresis = Hysteresis 1. 10: Positive Hysteresis = Hysteresis 2. 11: Positive Hysteresis = Hysteresis 3 (Maximum). 1:0 CP0HYN[1:0] Comparator0 Negative Hysteresis Control Bits. 00: Negative Hysteresis Disabled. 01: Negative Hysteresis = Hysteresis 1. 10: Negative Hysteresis = Hysteresis 2. 11: Negative Hysteresis = Hysteresis 3 (Maximum). Rev. 1.0 107 Si1010/1/2/3/4/5 SFR Definition 7.2. CPT0MD: Comparator 0 Mode Selection Bit 7 6 Name 5 4 CP0RIE CP0FIE 3 2 R/W R R/W R/W R R Reset 1 0 0 0 0 0 Reserved 6 Unused Read = 0b, Write = don’t care. 5 CP0RIE Comparator0 Rising-Edge Interrupt Enable. 0: Comparator0 Rising-edge interrupt disabled. 1: Comparator0 Rising-edge interrupt enabled. 4 CP0FIE Comparator0 Falling-Edge Interrupt Enable. 0: Comparator0 Falling-edge interrupt disabled. 1: Comparator0 Falling-edge interrupt enabled. 3:2 Unused Read = 00b, Write = don’t care. 108 R/W 1 0 Function 7 1:0 0 CP0MD[1:0] Type SFR Page = All Pages; SFR Address = 0x9D Bit Name 1 Read = 1b, Must Write 1b. CP0MD[1:0] Comparator0 Mode Select. These bits affect the response time and power consumption for Comparator0. 00: Mode 0 (Fastest Response Time, Highest Power Consumption) 01: Mode 1 10: Mode 2 11: Mode 3 (Slowest Response Time, Lowest Power Consumption) Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 7.3. CPT1CN: Comparator 1 Control Bit 7 6 5 4 3 2 Name CP1EN CP1OUT CP1RIF CP1FIF CP1HYP[1:0] CP1HYN[1:0] Type R/W R R/W R/W R/W R/W Reset 0 0 0 0 0 0 1 0 0 0 SFR Page= 0x0; SFR Address = 0x9A Bit Name 7 CP1EN Function Comparator1 Enable Bit. 0: Comparator1 Disabled. 1: Comparator1 Enabled. 6 CP1OUT Comparator1 Output State Flag. 0: Voltage on CP1+ < CP1–. 1: Voltage on CP1+ > CP1–. 5 CP1RIF Comparator1 Rising-Edge Flag. Must be cleared by software. 0: No Comparator1 Rising Edge has occurred since this flag was last cleared. 1: Comparator1 Rising Edge has occurred. 4 CP1FIF Comparator1 Falling-Edge Flag. Must be cleared by software. 0: No Comparator1 Falling-Edge has occurred since this flag was last cleared. 1: Comparator1 Falling-Edge has occurred. 3:2 CP1HYP[1:0] Comparator1 Positive Hysteresis Control Bits. 00: Positive Hysteresis Disabled. 01: Positive Hysteresis = Hysteresis 1. 10: Positive Hysteresis = Hysteresis 2. 11: Positive Hysteresis = Hysteresis 3 (Maximum). 1:0 CP1HYN[1:0] Comparator1 Negative Hysteresis Control Bits. 00: Negative Hysteresis Disabled. 01: Negative Hysteresis = Hysteresis 1. 10: Negative Hysteresis = Hysteresis 2. 11: Negative Hysteresis = Hysteresis 3 (Maximum). Rev. 1.0 109 Si1010/1/2/3/4/5 SFR Definition 7.4. CPT1MD: Comparator 1 Mode Selection Bit 7 6 Name 5 4 CP1RIE CP1FIE 3 2 R/W R R/W R/W R R Reset 1 0 0 0 0 0 Reserved 6 Unused Read = 00b, Write = don’t care. 5 CP1RIE Comparator1 Rising-Edge Interrupt Enable. 0: Comparator1 Rising-edge interrupt disabled. 1: Comparator1 Rising-edge interrupt enabled. 4 CP1FIE Comparator1 Falling-Edge Interrupt Enable. 0: Comparator1 Falling-edge interrupt disabled. 1: Comparator1 Falling-edge interrupt enabled. 3:2 Unused Read = 00b, Write = don’t care. 110 R/W 1 0 Function 7 1:0 0 CP1MD[1:0] Type SFR Page = 0x0; SFR Address = 0x9C Bit Name 1 Read = 1b, Must Write 1b. CP1MD[1:0] Comparator1 Mode Select These bits affect the response time and power consumption for Comparator1. 00: Mode 0 (Fastest Response Time, Highest Power Consumption) 01: Mode 1 10: Mode 2 11: Mode 3 (Slowest Response Time, Lowest Power Consumption) Rev. 1.0 Si1010/1/2/3/4/5 7.6. Comparator0 and Comparator1 Analog Multiplexers Comparator0 and Comparator1 on Si1010/1/2/3/4/5 devices have analog input multiplexers to connect Port I/O pins and internal signals the comparator inputs; CP0+/CP0– are the positive and negative input multiplexers for Comparator0 and CP1+/CP1- are the positive and negative input multiplexers for Comparator1. The comparator input multiplexers directly support capacitive touch switches. When the Capacitive Touch Sense Compare input is selected on the positive or negative multiplexer, any Port I/O pin connected to the other multiplexer can be directly connected to a capacitive touch switch with no additional external components. The Capacitive Touch Sense Compare provides the appropriate reference level for detecting when the capacitive touch switches have charged or discharged through the on-chip Rsense resistor. The Comparator outputs can be routed to Timer2 or Timer3 for capturing sense capacitor’s charge and discharge time. See Section “27. Timers” on page 338 for details. See Application Note AN338 for details on Capacitive Touch Switch sensing. Any of the following may be selected as comparator inputs: Port I/O pins, Capacitive Touch Sense Compare, VDD/DC+ Supply Voltage, Regulated Digital Supply Voltage (Output of VREG0), the VBAT Supply voltage or ground. The Comparator’s supply voltage divided by 2 is also available as an input; the resistors used to divide the voltage only draw current when this setting is selected. The Comparator input multiplexers are configured using the CPT0MX and CPT1MX registers described in SFR Definition 7.5 and SFR Definition 7.6. CMXnN3 CMXnN2 CMXnN1 CMXnN0 CMXnP3 CMXnP2 CMXnP1 CMXnP0 CPTnMX P0.1 P0.3 P0.5 P0.7 CPnOUT P1.5 VDD_MCUCPnOUT R R R Rsense Capacitive Touch Sense Compare (1/3 or 2/3) x VDD_MCU VDD_MCU R R P0.0 P0.2 P0.4 P0.6 Only enabled when Capacitive Touch Sense Compare is selected on CPn+ Input MUX. CPnInput MUX CPnOUT P1.4 P1.6 Capacitive Touch Sense R R Compare (1/3 or 2/3) x VDD_MCU R VDD_MCU CPnOUT Rsense CPn+ Input MUX VDD_MCU ½ x VDD_MCU R R Digital Supply Only enabled when Capacitive Touch Sense Compare is selected on CPnInput MUX. VDD_MCU + GND ½ x VDD_MCU VBAT VDD_MCU GND Figure 7.4. CPn Multiplexer Block Diagram Important Note About Comparator Input Configuration: Port pins selected as comparator inputs should be configured as analog inputs, and should be skipped by the Digital Crossbar. To configure a Port pin for analog input, set to 0 the corresponding bit in register PnMDIN and disable the digital driver (PnMDOUT = 0 and Port Latch = 1). To force the Crossbar to skip a Port pin, set to 1 the corresponding bit in register PnSKIP. See Section “21. Port Input/Output” on page 219 for more Port I/O configuration details. Rev. 1.0 111 Si1010/1/2/3/4/5 SFR Definition 7.5. CPT0MX: Comparator0 Input Channel Select Bit 7 6 5 4 3 CMX0N[3:0] Name 2 1 0 CMX0P[3:0] Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 1 1 1 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0x9F Bit Name 7:4 3:0 112 CMX0N CMX0P Function Comparator0 Negative Input Selection. Selects the negative input channel for Comparator0. 0000: P0.1 1000: Reserved 0001: P0.3 1001: Reserved 0010: P0.5 1010: Reserved 0011: P0.7 1011: Reserved 0100: Reserved 1100: Capacitive Touch Sense Compare 0101: Reserved 1101: VDD/DC+ divided by 2 0110: P1.5 1110: Digital Supply Voltage 0111: Reserved 1111: Ground Comparator0 Positive Input Selection. Selects the positive input channel for Comparator0. 0000: P0.0 1000: Reserved 0001: P0.2 1001: Reserved 0010: P0.4 1010: Reserved 0011: P0.6 1011: Reserved 0100: Reserved 1100: Capacitive Touch Sense Compare 0101: Reserved 1101: VDD/DC+ divided by 2 0110: P1.4 1110: VBAT Supply Voltage 0111: P1.6 1111: VDD/DC+ Supply Voltage Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 7.6. CPT1MX: Comparator1 Input Channel Select Bit 7 6 5 4 3 CMX1N[3:0] Name 2 1 0 CMX1P[3:0] Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 1 1 1 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0x9E Bit Name 7:4 3:0 CMX1N CMX1P Function Comparator1 Negative Input Selection. Selects the negative input channel for Comparator1. 0000: P0.1 1000: Reserved 0001: P0.3 1001: Reserved 0010: P0.5 1010: Reserved 0011: P0.7 1011: Reserved 0100: Reserved 1100: Capacitive Touch Sense Compare 0101: Reserved 1101: VDD_MCU/DC+ divided by 2 0110: P1.5 1110: Digital Supply Voltage 0111: Reserved 1111: Ground Comparator1 Positive Input Selection. Selects the positive input channel for Comparator1. 0000: P0.0 1000: Reserved 0001: P0.2 1001: Reserved 0010: P0.4 1010: Reserved 0011: P0.6 1011: Reserved 0100: Reserved 1100: Capacitive Touch Sense Compare 0101: Reserved 1101: VDD_MCU/DC+ divided by 2 0110: P1.4 1110: VBAT Supply Voltage 0111: P1.6 1111: VDD_MCU/DC+ Supply Voltage Rev. 1.0 113 Si1010/1/2/3/4/5 8. CIP-51 Microcontroller The MCU system controller core is the CIP-51 microcontroller. The CIP-51 is fully compatible with the MCS-51™ instruction set; standard 803x/805x assemblers and compilers can be used to develop software. The MCU family has a superset of all the peripherals included with a standard 8051. The CIP-51 also includes on-chip debug hardware (see description in Section 29), and interfaces directly with the analog and digital subsystems providing a complete data acquisition or control-system solution in a single integrated circuit. The CIP-51 Microcontroller core implements the standard 8051 organization and peripherals as well as additional custom peripherals and functions to extend its capability (see Figure 8.1 for a block diagram). The CIP-51 includes the following features: Fully Compatible with MCS-51 Instruction Set 25 MIPS Peak Throughput with 25 MHz Clock 0 to 25 MHz Clock Frequency Extended Interrupt Handler Reset Input Power Management Modes On-chip Debug Logic Program and Data Memory Security 8.1. Performance The CIP-51 employs a pipelined architecture that greatly increases its instruction throughput over the standard 8051 architecture. In a standard 8051, all instructions except for MUL and DIV take 12 or 24 system clock cycles to execute, and usually have a maximum system clock of 12 MHz. By contrast, the CIP-51 core executes 70% of its instructions in one or two system clock cycles, with no instructions taking more than eight system clock cycles. DATA BUS D8 TMP2 B REGISTER STACK POINTER SRAM ADDRESS REGISTER PSW D8 D8 D8 ALU SRAM D8 D8 TMP1 ACCUMULATOR D8 D8 D8 DATA BUS DATA BUS SFR_ADDRESS BUFFER D8 D8 DATA POINTER D8 SFR BUS INTERFACE SFR_CONTROL SFR_WRITE_DATA SFR_READ_DATA DATA BUS PC INCREMENTER PROGRAM COUNTER (PC) PRGM. ADDRESS REG. PIPELINE RESET MEM_CONTROL A16 MEMORY INTERFACE MEM_READ_DATA SYSTEM_IRQs D8 STOP POWER CONTROL REGISTER MEM_WRITE_DATA D8 CONTROL LOGIC CLOCK IDLE MEM_ADDRESS D8 INTERRUPT INTERFACE EMULATION_IRQ D8 Figure 8.1. CIP-51 Block Diagram 114 Rev. 1.0 Si1010/1/2/3/4/5 With the CIP-51's maximum system clock at 25 MHz, it has a peak throughput of 25 MIPS. The CIP-51 has a total of 109 instructions. The table below shows the total number of instructions that require each execution time. Clocks to Execute 1 2 2/3 3 3/4 4 4/5 5 8 Number of Instructions 26 50 5 14 7 3 1 2 1 8.2. Programming and Debugging Support In-system programming of the Flash program memory and communication with on-chip debug support logic is accomplished via the Silicon Labs 2-Wire Development Interface (C2). The on-chip debug support logic facilitates full speed in-circuit debugging, allowing the setting of hardware breakpoints, starting, stopping and single stepping through program execution (including interrupt service routines), examination of the program's call stack, and reading/writing the contents of registers and memory. This method of on-chip debugging is completely non-intrusive, requiring no RAM, Stack, timers, or other on-chip resources. C2 details can be found in Section “29. C2 Interface” on page 379. The CIP-51 is supported by development tools from Silicon Labs and third party vendors. Silicon Labs provides an integrated development environment (IDE) including editor, debugger and programmer. The IDE's debugger and programmer interface to the CIP-51 via the C2 interface to provide fast and efficient in-system device programming and debugging. Third party macro assemblers and C compilers are also available. 8.3. Instruction Set The instruction set of the CIP-51 System Controller is fully compatible with the standard MCS-51™ instruction set. Standard 8051 development tools can be used to develop software for the CIP-51. All CIP-51 instructions are the binary and functional equivalent of their MCS-51™ counterparts, including opcodes, addressing modes and effect on PSW flags. However, instruction timing is different than that of the standard 8051. 8.3.1. Instruction and CPU Timing In many 8051 implementations, a distinction is made between machine cycles and clock cycles, with machine cycles varying from 2 to 12 clock cycles in length. However, the CIP-51 implementation is based solely on clock cycle timing. All instruction timings are specified in terms of clock cycles. Due to the pipelined architecture of the CIP-51, most instructions execute in the same number of clock cycles as there are program bytes in the instruction. Conditional branch instructions take one less clock cycle to complete when the branch is not taken as opposed to when the branch is taken. Table 8.1 is the CIP-51 Instruction Set Summary, which includes the mnemonic, number of bytes, and number of clock cycles for each instruction. Rev. 1.0 115 Si1010/1/2/3/4/5 Table 8.1. CIP-51 Instruction Set Summary Mnemonic Description Bytes Clock Cycles Add register to A Add direct byte to A Add indirect RAM to A Add immediate to A Add register to A with carry Add direct byte to A with carry Add indirect RAM to A with carry Add immediate to A with carry Subtract register from A with borrow Subtract direct byte from A with borrow Subtract indirect RAM from A with borrow Subtract immediate from A with borrow Increment A Increment register Increment direct byte Increment indirect RAM Decrement A Decrement register Decrement direct byte Decrement indirect RAM Increment Data Pointer Multiply A and B Divide A by B Decimal adjust A 1 2 1 2 1 2 1 2 1 2 1 2 1 1 2 1 1 1 2 1 1 1 1 1 1 2 2 2 1 2 2 2 1 2 2 2 1 1 2 2 1 1 2 2 1 4 8 1 AND Register to A AND direct byte to A AND indirect RAM to A AND immediate to A AND A to direct byte AND immediate to direct byte OR Register to A OR direct byte to A OR indirect RAM to A OR immediate to A OR A to direct byte OR immediate to direct byte Exclusive-OR Register to A Exclusive-OR direct byte to A Exclusive-OR indirect RAM to A Exclusive-OR immediate to A Exclusive-OR A to direct byte 1 2 1 2 2 3 1 2 1 2 2 3 1 2 1 2 2 1 2 2 2 2 3 1 2 2 2 2 3 1 2 2 2 2 Arithmetic Operations ADD A, Rn ADD A, direct ADD A, @Ri ADD A, #data ADDC A, Rn ADDC A, direct ADDC A, @Ri ADDC A, #data SUBB A, Rn SUBB A, direct SUBB A, @Ri SUBB A, #data INC A INC Rn INC direct INC @Ri DEC A DEC Rn DEC direct DEC @Ri INC DPTR MUL AB DIV AB DA A Logical Operations ANL A, Rn ANL A, direct ANL A, @Ri ANL A, #data ANL direct, A ANL direct, #data ORL A, Rn ORL A, direct ORL A, @Ri ORL A, #data ORL direct, A ORL direct, #data XRL A, Rn XRL A, direct XRL A, @Ri XRL A, #data XRL direct, A 116 Rev. 1.0 Si1010/1/2/3/4/5 Table 8.1. CIP-51 Instruction Set Summary (Continued) Mnemonic XRL direct, #data CLR A CPL A RL A RLC A RR A RRC A SWAP A Description Bytes Clock Cycles Exclusive-OR immediate to direct byte Clear A Complement A Rotate A left Rotate A left through Carry Rotate A right Rotate A right through Carry Swap nibbles of A 3 1 1 1 1 1 1 1 3 1 1 1 1 1 1 1 Move Register to A Move direct byte to A Move indirect RAM to A Move immediate to A Move A to Register Move direct byte to Register Move immediate to Register Move A to direct byte Move Register to direct byte Move direct byte to direct byte Move indirect RAM to direct byte Move immediate to direct byte Move A to indirect RAM Move direct byte to indirect RAM Move immediate to indirect RAM Load DPTR with 16-bit constant Move code byte relative DPTR to A Move code byte relative PC to A Move external data (8-bit address) to A Move A to external data (8-bit address) Move external data (16-bit address) to A Move A to external data (16-bit address) Push direct byte onto stack Pop direct byte from stack Exchange Register with A Exchange direct byte with A Exchange indirect RAM with A Exchange low nibble of indirect RAM with A 1 2 1 2 1 2 2 2 2 3 2 3 1 2 2 3 1 1 1 1 1 1 2 2 1 2 1 1 1 2 2 2 1 2 2 2 2 3 2 3 2 2 2 3 3 3 3 3 3 3 2 2 1 2 2 2 Clear Carry Clear direct bit Set Carry Set direct bit Complement Carry Complement direct bit 1 2 1 2 1 2 1 2 1 2 1 2 Data Transfer MOV A, Rn MOV A, direct MOV A, @Ri MOV A, #data MOV Rn, A MOV Rn, direct MOV Rn, #data MOV direct, A MOV direct, Rn MOV direct, direct MOV direct, @Ri MOV direct, #data MOV @Ri, A MOV @Ri, direct MOV @Ri, #data MOV DPTR, #data16 MOVC A, @A+DPTR MOVC A, @A+PC MOVX A, @Ri MOVX @Ri, A MOVX A, @DPTR MOVX @DPTR, A PUSH direct POP direct XCH A, Rn XCH A, direct XCH A, @Ri XCHD A, @Ri Boolean Manipulation CLR C CLR bit SETB C SETB bit CPL C CPL bit Rev. 1.0 117 Si1010/1/2/3/4/5 Table 8.1. CIP-51 Instruction Set Summary (Continued) Mnemonic ANL C, bit ANL C, /bit ORL C, bit ORL C, /bit MOV C, bit MOV bit, C JC rel JNC rel JB bit, rel JNB bit, rel JBC bit, rel Description Bytes Clock Cycles AND direct bit to Carry AND complement of direct bit to Carry OR direct bit to carry OR complement of direct bit to Carry Move direct bit to Carry Move Carry to direct bit Jump if Carry is set Jump if Carry is not set Jump if direct bit is set Jump if direct bit is not set Jump if direct bit is set and clear bit 2 2 2 2 2 2 2 2 3 3 3 2 2 2 2 2 2 2/3 2/3 3/4 3/4 3/4 Absolute subroutine call Long subroutine call Return from subroutine Return from interrupt Absolute jump Long jump Short jump (relative address) Jump indirect relative to DPTR Jump if A equals zero Jump if A does not equal zero Compare direct byte to A and jump if not equal Compare immediate to A and jump if not equal Compare immediate to Register and jump if not equal Compare immediate to indirect and jump if not equal Decrement Register and jump if not zero Decrement direct byte and jump if not zero No operation 2 3 1 1 2 3 2 1 2 2 3 3 3 3 4 5 5 3 4 3 3 2/3 2/3 3/4 3/4 3/4 3 4/5 2 3 1 2/3 3/4 1 Program Branching ACALL addr11 LCALL addr16 RET RETI AJMP addr11 LJMP addr16 SJMP rel JMP @A+DPTR JZ rel JNZ rel CJNE A, direct, rel CJNE A, #data, rel CJNE Rn, #data, rel CJNE @Ri, #data, rel DJNZ Rn, rel DJNZ direct, rel NOP 118 Rev. 1.0 Si1010/1/2/3/4/5 Notes on Registers, Operands and Addressing Modes: Rn—Register R0–R7 of the currently selected register bank. @Ri—Data RAM location addressed indirectly through R0 or R1. rel—8-bit, signed (twos complement) offset relative to the first byte of the following instruction. Used by SJMP and all conditional jumps. direct—8-bit internal data location’s address. This could be a direct-access Data RAM location (0x00–0x7F) or an SFR (0x80–0xFF). #data—8-bit constant #data16—16-bit constant bit—Direct-accessed bit in Data RAM or SFR addr11—11-bit destination address used by ACALL and AJMP. The destination must be within the same 2 kB page of program memory as the first byte of the following instruction. addr16—16-bit destination address used by LCALL and LJMP. The destination may be anywhere within the 8 kB program memory space. There is one unused opcode (0xA5) that performs the same function as NOP. All mnemonics copyrighted © Intel Corporation 1980. 8.4. CIP-51 Register Descriptions Following are descriptions of SFRs related to the operation of the CIP-51 System Controller. Reserved bits should not be set to logic l. Future product versions may use these bits to implement new features in which case the reset value of the bit will be logic 0, selecting the feature's default state. Detailed descriptions of the remaining SFRs are included in the sections of the data sheet associated with their corresponding system function. Rev. 1.0 119 Si1010/1/2/3/4/5 SFR Definition 8.1. DPL: Data Pointer Low Byte Bit 7 6 5 4 Name DPL[7:0] Type R/W Reset 0 0 0 0 SFR Page = All Pages; SFR Address = 0x82 Bit Name 7:0 DPL[7:0] 3 2 1 0 0 0 0 0 Function Data Pointer Low. The DPL register is the low byte of the 16-bit DPTR. DPTR is used to access indirectly addressed Flash memory or XRAM. SFR Definition 8.2. DPH: Data Pointer High Byte Bit 7 6 5 4 Name DPH[7:0] Type R/W Reset 0 0 0 0 SFR Page = All Pages; SFR Address = 0x83 Bit Name 7:0 DPH[7:0] 3 2 1 0 0 0 0 0 Function Data Pointer High. The DPH register is the high byte of the 16-bit DPTR. DPTR is used to access indirectly addressed Flash memory or XRAM. 120 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 8.3. SP: Stack Pointer Bit 7 6 5 4 Name SP[7:0] Type R/W Reset 0 0 0 0 SFR Page = All Pages; SFR Address = 0x81 Bit Name 7:0 SP[7:0] 3 2 1 0 0 1 1 1 Function Stack Pointer. The Stack Pointer holds the location of the top of the stack. The stack pointer is incremented before every PUSH operation. The SP register defaults to 0x07 after reset. SFR Definition 8.4. ACC: Accumulator Bit 7 6 5 4 Name ACC[7:0] Type R/W Reset 0 0 0 0 3 2 1 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xE0; Bit-Addressable Bit Name Function 7:0 ACC[7:0] Accumulator. This register is the accumulator for arithmetic operations. SFR Definition 8.5. B: B Register Bit 7 6 5 4 Name B[7:0] Type R/W Reset 0 0 0 0 3 2 1 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xF0; Bit-Addressable Bit Name Function 7:0 B[7:0] B Register. This register serves as a second accumulator for certain arithmetic operations. Rev. 1.0 121 Si1010/1/2/3/4/5 SFR Definition 8.6. PSW: Program Status Word Bit 7 6 5 Name CY AC F0 Type R/W R/W R/W Reset 0 0 0 4 3 2 1 0 RS[1:0] OV F1 PARITY R/W R/W R/W R 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xD0; Bit-Addressable Bit Name Function 7 CY Carry Flag. This bit is set when the last arithmetic operation resulted in a carry (addition) or a borrow (subtraction). It is cleared to logic 0 by all other arithmetic operations. 6 AC Auxiliary Carry Flag. This bit is set when the last arithmetic operation resulted in a carry into (addition) or a borrow from (subtraction) the high order nibble. It is cleared to logic 0 by all other arithmetic operations. 5 F0 User Flag 0. This is a bit-addressable, general purpose flag for use under software control. 4:3 RS[1:0] Register Bank Select. These bits select which register bank is used during register accesses. 00: Bank 0, Addresses 0x00-0x07 01: Bank 1, Addresses 0x08-0x0F 10: Bank 2, Addresses 0x10-0x17 11: Bank 3, Addresses 0x18-0x1F 2 OV Overflow Flag. This bit is set to 1 under the following circumstances: An ADD, ADDC, or SUBB instruction causes a sign-change overflow. A MUL instruction results in an overflow (result is greater than 255). A DIV instruction causes a divide-by-zero condition. The OV bit is cleared to 0 by the ADD, ADDC, SUBB, MUL, and DIV instructions in all other cases. 1 F1 User Flag 1. This is a bit-addressable, general purpose flag for use under software control. 0 PARITY Parity Flag. This bit is set to logic 1 if the sum of the eight bits in the accumulator is odd and cleared if the sum is even. 122 Rev. 1.0 Si1010/1/2/3/4/5 9. Memory Organization The memory organization of the CIP-51 System Controller is similar to that of a standard 8051. There are two separate memory spaces: program memory and data memory. Program and data memory share the same address space but are accessed via different instruction types. The memory organization of the Si1010/1/2/3/4/5 device family is shown in Figure 9.1 DATA MEMORY (RAM) INTERNAL DATA ADDRESS SPACE PROGRAM/DATA MEMORY (FLASH) Si1010/2/4 0x01FF 0x0000 0x3FFF 0x3C00 0x3BFF Scrachpad Memory (DATA only) Upper 128 RAM Special Function Registers (Indirect Addressing Only) (Direct Addressing Only) RESERVED (Direct and Indirect Addressing) 16KB FLASH Bit Addressable (In-System Programmable in 512 Byte Sectors) General Purpose Registers F Lower 128 RAM (Direct and Indirect Addressing) EXTERNAL DATA ADDRESS SPACE 0x0000 Si1011/3/5 0x01FF 0x0000 0x1FFF 0 0x1FFF Scrachpad Memory (DATA only) Unpopulated Address Space 8KB FLASH (In-System Programmable in 512 Byte Sectors) 0x0200 0x01FF XRAM - 512 Bytes 0x0000 (accessable using MOVX instruction) 0x0000 Figure 9.1. Si1010/1/2/3/4/5 Memory Map 9.1. Program Memory The CIP-51 core has a 64 kB program memory space. The Si1010/1/2/3/4/5 devices implement 16 kB (Si1010/2/4) or 8 kB (Si1011/3/5) of this program memory space as in-system, re-programmable Flash memory, organized in a contiguous block from addresses 0x0000 to 0x3BFF (Si1010/2/4) or 0x1FFF (Si1011/3/5). The last byte of this contiguous block of addresses serves as the security lock byte for the device. Any addresses above the lock byte are reserved. Rev. 1.0 123 Si1010/1/2/3/4/5 Si1010/2/4 (SFLE=0) Si1011/3/5 (SFLE=0) 0xFFFF 0xFFFF Reserved Area 0x3BFF 0x3BFE Lock Byte Page Unpopulated Address Space (Reserved) 0x3A00 0x39FF 0x8000 Lock Byte Si1010/2/4 Si1011/3/5 (SFLE=1) 0x1FFE Lock Byte Page Flash Memory Space 0x1E00 0x1BFF 0x01FF Scratchpad (Data Only) 0x1FFF FLASH memory organized in 512-byte pages 0x3C00 Lock Byte Flash Memory Space 0x0000 0x0000 0x0000 Figure 9.2. Flash Program Memory Map 9.1.1. MOVX Instruction and Program Memory The MOVX instruction in an 8051 device is typically used to access external data memory. On the Si1010/1/2/3/4/5 devices, the MOVX instruction is normally used to read and write on-chip XRAM, but can be re-configured to write and erase on-chip Flash memory space. MOVC instructions are always used to read Flash memory, while MOVX write instructions are used to erase and write Flash. This Flash access feature provides a mechanism for the Si1010/1/2/3/4/5 to update program code and use the program memory space for non-volatile data storage. Refer to Section “13. Flash Memory” on page 146 for further details. 9.2. Data Memory The Si1010/1/2/3/4/5 device family include 768 bytes of RAM data memory. 256 bytes of this memory is mapped into the internal RAM space of the 8051. The remainder of this memory is on-chip “external” memory. The data memory map is shown in Figure 9.1 for reference. 9.2.1. Internal RAM There are 256 bytes of internal RAM mapped into the data memory space from 0x00 through 0xFF. The lower 128 bytes of data memory are used for general purpose registers and scratch pad memory. Either direct or indirect addressing may be used to access the lower 128 bytes of data memory. Locations 0x00 through 0x1F are addressable as four banks of general purpose registers, each bank consisting of eight byte-wide registers. The next 16 bytes, locations 0x20 through 0x2F, may either be addressed as bytes or as 128 bit locations accessible with the direct addressing mode. The upper 128 bytes of data memory are accessible only by indirect addressing. This region occupies the same address space as the Special Function Registers (SFR) but is physically separate from the SFR space. The addressing mode used by an instruction when accessing locations above 0x7F determines whether the CPU accesses the upper 128 bytes of data memory space or the SFRs. Instructions that use direct addressing will access the SFR space. Instructions using indirect addressing above 0x7F access the upper 128 bytes of data memory. Figure 9.1 illustrates the data memory organization of the Si1010/1/2/3/4/5. 124 Rev. 1.0 Si1010/1/2/3/4/5 9.2.1.1. General Purpose Registers The lower 32 bytes of data memory, locations 0x00 through 0x1F, may be addressed as four banks of general-purpose registers. Each bank consists of eight byte-wide registers designated R0 through R7. Only one of these banks may be enabled at a time. Two bits in the program status word, RS0 (PSW.3) and RS1 (PSW.4), select the active register bank (see description of the PSW in SFR Definition 8.6). This allows fast context switching when entering subroutines and interrupt service routines. Indirect addressing modes use registers R0 and R1 as index registers. 9.2.1.2. Bit Addressable Locations In addition to direct access to data memory organized as bytes, the sixteen data memory locations at 0x20 through 0x2F are also accessible as 128 individually addressable bits. Each bit has a bit address from 0x00 to 0x7F. Bit 0 of the byte at 0x20 has bit address 0x00 while bit7 of the byte at 0x20 has bit address 0x07. Bit 7 of the byte at 0x2F has bit address 0x7F. A bit access is distinguished from a full byte access by the type of instruction used (bit source or destination operands as opposed to a byte source or destination). The MCS-51™ assembly language allows an alternate notation for bit addressing of the form XX.B where XX is the byte address and B is the bit position within the byte. For example, the instruction: MOV C, 22.3h moves the Boolean value at 0x13 (bit 3 of the byte at location 0x22) into the Carry flag. 9.2.1.3. Stack A programmer's stack can be located anywhere in the 256-byte data memory. The stack area is designated using the Stack Pointer (SP) SFR. The SP will point to the last location used. The next value pushed on the stack is placed at SP+1 and then SP is incremented. A reset initializes the stack pointer to location 0x07. Therefore, the first value pushed on the stack is placed at location 0x08, which is also the first register (R0) of register bank 1. Thus, if more than one register bank is to be used, the SP should be initialized to a location in the data memory not being used for data storage. The stack depth can extend up to 256 bytes. 9.2.2. External RAM There are 512 bytes of on-chip RAM mapped into the external data memory space. All of these address locations may be accessed using the external move instruction (MOVX) and the data pointer (DPTR), or using MOVX indirect addressing mode (such as @R1) in combination with the EMI0CN register. Rev. 1.0 125 Si1010/1/2/3/4/5 10. On-Chip XRAM The Si1010/1/2/3/4/5 MCUs include on-chip RAM mapped into the external data memory space (XRAM). The external memory space may be accessed using the external move instruction (MOVX) with the target address specified in either the data pointer (DPTR), or with the target address low byte in R0 or R1 and the target address high byte in the External Memory Interface Control Register (EMI0CN, shown in SFR Definition 10.1). When using the MOVX instruction to access on-chip RAM, no additional initialization is required and the MOVX instruction execution time is as specified in the CIP-51 chapter. Important Note: MOVX write operations can be configured to target Flash memory, instead of XRAM. See Section “13. Flash Memory” on page 146 for more details. The MOVX instruction accesses XRAM by default. 10.1. Accessing XRAM The XRAM memory space is accessed using the MOVX instruction. The MOVX instruction has two forms, both of which use an indirect addressing method. The first method uses the Data Pointer, DPTR, a 16-bit register which contains the effective address of the XRAM location to be read from or written to. The second method uses R0 or R1 in combination with the EMI0CN register to generate the effective XRAM address. Examples of both of these methods are given below. 10.1.1. 16-Bit MOVX Example The 16-bit form of the MOVX instruction accesses the memory location pointed to by the contents of the DPTR register. The following series of instructions reads the value of the byte at address 0x1234 into the accumulator A: MOV MOVX DPTR, #1234h A, @DPTR ; load DPTR with 16-bit address to read (0x1234) ; load contents of 0x1234 into accumulator A The above example uses the 16-bit immediate MOV instruction to set the contents of DPTR. Alternately, the DPTR can be accessed through the SFR registers DPH, which contains the upper 8-bits of DPTR, and DPL, which contains the lower 8-bits of DPTR. 10.1.2. 8-Bit MOVX Example The 8-bit form of the MOVX instruction uses the contents of the EMI0CN SFR to determine the upper 8-bits of the effective address to be accessed and the contents of R0 or R1 to determine the lower 8-bits of the effective address to be accessed. The following series of instructions read the contents of the byte at address 0x1234 into the accumulator A. MOV MOV MOVX EMI0CN, #12h R0, #34h a, @R0 ; load high byte of address into EMI0CN ; load low byte of address into R0 (or R1) ; load contents of 0x1234 into accumulator A 10.2. Special Function Registers The special function register used for configuring XRAM access is EMI0CN. 126 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 10.1. EMI0CN: External Memory Interface Control Bit 7 6 5 4 3 2 1 0 PGSEL Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xAA Bit Name Function 7:1 Unused Read = 0000000b; Write = Don’t Care 0 PGSEL XRAM Page Select. The EMI0CN register provides the high byte of the 16-bit external data memory address when using an 8-bit MOVX command, effectively selecting a 256-byte page of RAM. Since the upper (unused) bits of the register are always zero, the PGSEL determines which page of XRAM is accessed. For Example: If EMI0CN = 0x01, addresses 0x0100 through 0x01FF will be accessed. If EMI0CN = 0x00, addresses 0x0000 through 0x00FF will be accessed. Rev. 1.0 127 Si1010/1/2/3/4/5 11. Special Function Registers The direct-access data memory locations from 0x80 to 0xFF constitute the special function registers (SFRs). The SFRs provide control and data exchange with the Si1010/1/2/3/4/5's resources and peripherals. The CIP-51 controller core duplicates the SFRs found in a typical 8051 implementation as well as implementing additional SFRs used to configure and access the sub-systems unique to the Si1010/1/2/3/4/5. This allows the addition of new functionality while retaining compatibility with the MCS51™ instruction set. Table 11.1 and Table 11.2 list the SFRs implemented in the Si1010/1/2/3/4/5 device family. The SFR registers are accessed anytime the direct addressing mode is used to access memory locations from 0x80 to 0xFF. SFRs with addresses ending in 0x0 or 0x8 (e.g., P0, TCON, SCON0, IE, etc.) are bitaddressable as well as byte-addressable. All other SFRs are byte-addressable only. Unoccupied addresses in the SFR space are reserved for future use. Accessing these areas will have an indeterminate effect and should be avoided. Refer to the corresponding pages of the data sheet, as indicated in Table 11.3, for a detailed description of each register. Table 11.1. Special Function Register (SFR) Memory Map (Page 0x0) F8 F0 E8 E0 D8 D0 C8 C0 B8 B0 A8 A0 98 90 88 80 128 SPI0CN PCA0L PCA0H PCA0CPL0 PCA0CPH0 B P0MDIN P1MDIN SMB0ADR ADC0CN PCA0CPL1 PCA0CPH1 PCA0CPL2 PCA0CPH2 ACC XBR0 XBR1 XBR2 IT01CF PCA0CN PCA0MD PCA0CPM0 PCA0CPM1 PCA0CPM2 PSW REF0CN PCA0CPL5 PCA0CPH5 P0SKIP TMR2CN REG0CN TMR2RLL TMR2RLH TMR2L SMB0CN SMB0CF SMB0DAT ADC0GTL ADC0GTH IP IREF0CN ADC0AC ADC0MX ADC0CF SPI1CN OSCXCN OSCICN OSCICL IE CLKSEL EMI0CN RTC0ADR P2 SPI0CFG SPI0CKR SPI0DAT P0MDOUT SCON0 SBUF0 CPT1CN CPT0CN CPT1MD P1 TMR3CN TMR3RLL TMR3RLH TMR3L TCON TMOD TL0 TL1 TH0 P0 SP DPL DPH SPI1CFG 0(8) 1(9) 2(A) 3(B) 4(C) (bit addressable) Rev. 1.0 PCA0CPL4 SMB0ADM PCA0CPL3 FLWR PCA0CPM3 P1SKIP TMR2H ADC0LTL ADC0L PMU0CF RTC0DAT P1MDOUT CPT0MD TMR3H TH1 SPI1CKR 5(D) PCA0CPH4 VDM0CN EIP1 EIP2 PCA0CPH3 RSTSRC EIE1 EIE2 PCA0CPM4 PCA0PWM P0MAT PCA0CPM5 P1MAT ADC0LTH P0MASK ADC0H P1MASK FLSCL FLKEY RTC0KEY P2MDOUT SFRPAGE CPT1MX CPT0MX DC0CF DC0CN CKCON PSCTL SPI1DAT PCON 6(E) 7(F) Si1010/1/2/3/4/5 11.1. SFR Paging To accommodate more than 128 SFRs in the 0x80 to 0xFF address space, SFR paging has been implemented. By default, all SFR accesses target SFR Page 0x0 to allow access to the registers listed in Table 11.1. During device initialization, some SFRs located on SFR Page 0xF may need to be accessed. Table 11.2 lists the SFRs accessible from SFR Page 0x0F. Some SFRs are accessible from both pages, including the SFRPAGE register. SFRs only accessible from Page 0xF are in bold. The following procedure should be used when accessing SFRs on Page 0xF: 1. Save the current interrupt state (EA_save = EA). 2. Disable Interrupts (EA = 0). 3. Set SFRPAGE = 0xF. 4. Access the SFRs located on SFR Page 0xF. 5. Set SFRPAGE = 0x0. 6. Restore interrupt state (EA = EA_save). Table 11.2. Special Function Register (SFR) Memory Map (Page 0xF) F8 F0 E8 E0 D8 D0 C8 C0 B8 B0 A8 A0 98 90 88 80 B ACC FLWR EIP1 EIP2 EIE1 EIE2 P2DRV SFRPAGE PSW IREF0CF ADC0PWR IE P2 CLKSEL P1 CRC0DAT P0 SP 0(8) 1(9) (bit addressable) ADC0TK PMU0MD P0DRV P1DRV CRC0CN CRC0IN DC0MD CRC0FLIP DPL 2(A) DPH 3(B) 4(C) TOFFL 5(D) Rev. 1.0 CRC0AUTO CRC0CNT TOFFH 6(E) PCON 7(F) 129 Si1010/1/2/3/4/5 SFR Definition 11.1. SFR Page: SFR Page Bit 7 6 5 4 3 Name SFRPAGE[7:0] Type R/W Reset 0 0 0 0 SFR Page = All Pages; SFR Address = 0xA7 Bit Name 0 2 1 0 0 0 0 Function 7:0 SFRPAGE[7:0] SFR Page. Specifies the SFR Page used when reading, writing, or modifying special function registers. Table 11.3. Special Function Registers SFRs are listed in alphabetical order. All undefined SFR locations are reserved. SFRs highlighted in blue are only available on ‘F912 and ‘F902 devices. Register ACC ADC0AC ADC0CF ADC0CN ADC0GTH ADC0GTL ADC0H ADC0L ADC0LTH ADC0LTL ADC0MX ADC0PWR ADC0TK B CKCON CLKSEL CPT0CN CPT0MD CPT0MX CPT1CN CPT1MD CPT1MX CRC0AUTO CRC0CN CRC0CNT CRC0DAT 130 Address SFR Page 0xE0 0xBA 0xBC 0xE8 0xC4 0xC3 0xBE 0xBD 0xC6 0xC5 0xBB 0xBA 0xBD 0xF0 0x8E 0xA9 0x9B 0x9D 0x9F 0x9A 0x9C 0x9E 0x96 0x92 0x97 0x91 All 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0xF 0xF All 0x0 All 0x0 0x0 0x0 0x0 0x0 0x0 0xF 0xF 0xF 0xF Description Accumulator ADC0 Accumulator Configuration ADC0 Configuration ADC0 Control ADC0 Greater-Than Compare High ADC0 Greater-Than Compare Low ADC0 High ADC0 Low ADC0 Less-Than Compare Word High ADC0 Less-Than Compare Word Low AMUX0 Channel Select ADC0 Burst Mode Power-Up Time ADC0 Tracking Control B Register Clock Control Clock Select Comparator0 Control Comparator0 Mode Selection Comparator0 Mux Selection Comparator1 Control Comparator1 Mode Selection Comparator1 Mux Selection CRC0 Automatic Control CRC0 Control CRC0 Automatic Flash Sector Count CRC0 Data Rev. 1.0 Page 121 87 86 85 91 91 90 90 92 92 95 88 89 121 339 200 108 108 112 109 110 113 171 169 172 170 Si1010/1/2/3/4/5 Table 11.3. Special Function Registers (Continued) SFRs are listed in alphabetical order. All undefined SFR locations are reserved. SFRs highlighted in blue are only available on ‘F912 and ‘F902 devices. Register CRC0FLIP CRC0IN DC0CF DC0CN DC0MD DPH DPL EIE1 EIE2 EIP1 EIP2 EMI0CN FLKEY FLSCL IE IP IREF0CN IREF0CF IT01CF OSCICL OSCICN OSCXCN P0 P0DRV P0MASK P0MAT P0MDIN P0MDOUT P0SKIP P1 P1DRV P1MASK P1MAT P1MDIN P1MDOUT P1SKIP P2 P2DRV P2MDOUT PCA0CN PCA0CPH0 PCA0CPH1 PCA0CPH2 Address SFR Page 0x95 0x93 0x96 0x97 0x94 0x83 0x82 0xE6 0xE7 0xF6 0xF7 0xAA 0xB7 0xB6 0xA8 0xB8 0xB9 0xB9 0xE4 0xB3 0xB2 0xB1 0x80 0xA4 0xC7 0xD7 0xF1 0xA4 0xD4 0x90 0xA5 0xBF 0xCF 0xF2 0xA5 0xD5 0xA0 0xA6 0xA6 0xD8 0xFC 0xEA 0xEC 0xF 0xF 0x0 0x0 0xF All All All All 0x0 0x0 0x0 0x0 0x0 All 0x0 0x0 0xF 0x0 0x0 0x0 0x0 All 0xF 0x0 0x0 0x0 0x0 0x0 All 0xF 0x0 0x0 0x0 0x0 0x0 All 0xF 0x0 0x0 0x0 0x0 0x0 Description CRC0 Flip CRC0 Input DC0 (DC-DC Converter) Configuration DC0 (DC-DC Converter) Control DC0 (DC-DC Converter) Mode Data Pointer High Data Pointer Low Extended Interrupt Enable 1 Extended Interrupt Enable 2 Extended Interrupt Priority 1 Extended Interrupt Priority 2 EMIF Control Flash Lock And Key Flash Scale Interrupt Enable Interrupt Priority Current Reference IREF Control Current Reference IREF Configuration INT0/INT1 Configuration Internal Oscillator Calibration Internal Oscillator Control External Oscillator Control Port 0 Latch Port 0 Drive Strength Port 0 Mask Port 0 Match Port 0 Input Mode Configuration Port 0 Output Mode Configuration Port 0 Skip Port 1 Latch Port 1 Drive Strength Port 1 Mask Port 1 Match Port 1 Input Mode Configuration Port 1 Output Mode Configuration Port 1 Skip Port 2 Latch Port 2 Drive Strength Port 2 Output Mode Configuration PCA0 Control PCA0 Capture 0 High PCA0 Capture 1 High PCA0 Capture 2 High Rev. 1.0 Page 173 170 182 181 183 120 120 140 142 141 143 127 155 155 138 139 102 103 145 201 201 202 232 234 229 229 233 233 232 235 237 230 230 236 236 235 237 238 238 373 378 378 378 131 Si1010/1/2/3/4/5 Table 11.3. Special Function Registers (Continued) SFRs are listed in alphabetical order. All undefined SFR locations are reserved. SFRs highlighted in blue are only available on ‘F912 and ‘F902 devices. Register PCA0CPH3 PCA0CPH4 PCA0CPH5 PCA0CPL0 PCA0CPL1 PCA0CPL2 PCA0CPL3 PCA0CPL4 PCA0CPL5 PCA0CPM0 PCA0CPM1 PCA0CPM2 PCA0CPM3 PCA0CPM4 PCA0CPM5 PCA0H PCA0L PCA0MD PCA0PWM PCON PMU0CF PMU0MD PSCTL PSW REF0CN REG0CN RSTSRC RTC0ADR RTC0DAT RTC0KEY SBUF0 SCON0 SFRPAGE SMB0ADM SMB0ADR SMB0CF SMB0CN SMB0DAT SP SPI0CFG SPI0CKR SPI0CN SPI0DAT 132 Address SFR Page 0xEE 0xFE 0xD3 0xFB 0xE9 0xEB 0xED 0xFD 0xD2 0xDA 0xDB 0xDC 0xDD 0xDE 0xCE 0xFA 0xF9 0xD9 0xDF 0x87 0xB5 0xB5 0x8F 0xD0 0xD1 0xC9 0xEF 0xAC 0xAD 0xAE 0x99 0x98 0xA7 0xF5 0xF4 0xC1 0xC0 0xC2 0x81 0xA1 0xA2 0xF8 0xA3 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0xF 0x0 All 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 All 0x0 0x0 0x0 0x0 0x0 All 0x0 0x0 0x0 0x0 Description PCA0 Capture 3 High PCA0 Capture 4 High PCA0 Capture 5 High PCA0 Capture 0 Low PCA0 Capture 1 Low PCA0 Capture 2 Low PCA0 Capture 3 Low PCA0 Capture 4 Low PCA0 Capture 5 Low PCA0 Module 0 Mode Register PCA0 Module 1 Mode Register PCA0 Module 2 Mode Register PCA0 Module 3 Mode Register PCA0 Module 4 Mode Register PCA0 Module 5 Mode Register PCA0 Counter High PCA0 Counter Low PCA0 Mode PCA0 PWM Configuration Power Control PMU0 Configuration PMU0 Mode Program Store R/W Control Program Status Word Voltage Reference Control Voltage Regulator (VREG0) Control Reset Source Configuration/Status RTC0 Address RTC0 Data RTC0 Key UART0 Data Buffer UART0 Control SFR Page SMBus Slave Address Mask SMBus Slave Address SMBus Configuration SMBus Control SMBus Data Stack Pointer SPI0 Configuration SPI0 Clock Rate Control SPI0 Control SPI0 Data Rev. 1.0 Page 378 378 378 378 378 378 378 378 378 376 376 376 376 376 376 377 377 374 375 165 163 164 154 122 101 184 193 208 209 207 323 322 130 308 308 303 305 309 121 332 334 333 334 Si1010/1/2/3/4/5 Table 11.3. Special Function Registers (Continued) SFRs are listed in alphabetical order. All undefined SFR locations are reserved. SFRs highlighted in blue are only available on ‘F912 and ‘F902 devices. Register SPI1CFG SPI1CKR SPI1CN SPI1DAT TCON TH0 TH1 TL0 TL1 TMOD TMR2CN TMR2H TMR2L TMR2RLH TMR2RLL TMR3CN TMR3H TMR3L TMR3RLH TMR3RLL TOFFH TOFFL VDM0CN XBR0 XBR1 XBR2 Address SFR Page 0x84 0x85 0xB0 0x86 0x88 0x8C 0x8D 0x8A 0x8B 0x89 0xC8 0xCD 0xCC 0xCB 0xCA 0x91 0x95 0x94 0x93 0x92 0x86 0x85 0xFF 0xE1 0xE2 0xE3 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0xF 0xF 0x0 0x0 0x0 0x0 Description SPI1 Configuration SPI1 Clock Rate Control SPI1 Control SPI1 Data Timer/Counter Control Timer/Counter 0 High Timer/Counter 1 High Timer/Counter 0 Low Timer/Counter 1 Low Timer/Counter Mode Timer/Counter 2 Control Timer/Counter 2 High Timer/Counter 2 Low Timer/Counter 2 Reload High Timer/Counter 2 Reload Low Timer/Counter 3 Control Timer/Counter 3 High Timer/Counter 3 Low Timer/Counter 3 Reload High Timer/Counter 3 Reload Low Temperature Offset High Temperature Offset Low VDD Monitor Control Port I/O Crossbar Control 0 Port I/O Crossbar Control 1 Port I/O Crossbar Control 2 Rev. 1.0 Page 332 334 333 334 344 347 347 346 346 345 351 353 353 352 352 357 359 359 358 358 98 98 190 226 227 228 133 Si1010/1/2/3/4/5 12. Interrupt Handler The Si1010/1/2/3/4/5 microcontroller family includes an extended interrupt system supporting multiple interrupt sources and two priority levels. The allocation of interrupt sources between on-chip peripherals and external input pins varies according to the specific version of the device. Refer to Table 12.1, “Interrupt Summary,” on page 136 for a detailed listing of all interrupt sources supported by the device. Refer to the data sheet section associated with a particular on-chip peripheral for information regarding valid interrupt conditions for the peripheral and the behavior of its interrupt-pending flag(s). Each interrupt source has one or more associated interrupt-pending flag(s) located in an SFR or an indirect register. When a peripheral or external source meets a valid interrupt condition, the associated interrupt-pending flag is set to logic 1. If both global interrupts and the specific interrupt source is enabled, a CPU interrupt request is generated when the interrupt-pending flag is set. As soon as execution of the current instruction is complete, the CPU generates an LCALL to a predetermined address to begin execution of an interrupt service routine (ISR). Each ISR must end with an RETI instruction, which returns program execution to the next instruction that would have been executed if the interrupt request had not occurred. If interrupts are not enabled, the interrupt-pending flag is ignored by the hardware and program execution continues as normal. (The interrupt-pending flag is set to logic 1 regardless of the interrupt's enable/disable state.) Some interrupt-pending flags are automatically cleared by hardware when the CPU vectors to the ISR. However, most are not cleared by the hardware and must be cleared by software before returning from the ISR. If an interrupt-pending flag remains set after the CPU completes the return-from-interrupt (RETI) instruction, a new interrupt request will be generated immediately and the CPU will re-enter the ISR after the completion of the next instruction. 12.1. Enabling Interrupt Sources Each interrupt source can be individually enabled or disabled through the use of an associated interrupt enable bit in the Interrupt Enable and Extended Interrupt Enable SFRs. However, interrupts must first be globally enabled by setting the EA bit (IE.7) to logic 1 before the individual interrupt enables are recognized. Setting the EA bit to logic 0 disables all interrupt sources regardless of the individual interruptenable settings. Note that interrupts which occur when the EA bit is set to logic 0 will be held in a pending state, and will not be serviced until the EA bit is set back to logic 1. 12.2. MCU Interrupt Sources and Vectors The CPU services interrupts by generating an LCALL to a predetermined address (the interrupt vector address) to begin execution of an interrupt service routine (ISR). The interrupt vector addresses associated with each interrupt source are listed in Table 12.1 on page 136. Software should ensure that the interrupt vector for each enabled interrupt source contains a valid interrupt service routine. Software can simulate an interrupt by setting any interrupt-pending flag to logic 1. If interrupts are enabled for the flag, an interrupt request will be generated and the CPU will vector to the ISR address associated with the interrupt-pending flag. 134 Rev. 1.0 Si1010/1/2/3/4/5 12.3. Interrupt Priorities Each interrupt source can be individually programmed to one of two priority levels: low or high. A low priority interrupt service routine can be preempted by a high priority interrupt. A high priority interrupt cannot be preempted. If a high priority interrupt preempts a low priority interrupt, the low priority interrupt will finish execution after the high priority interrupt completes. Each interrupt has an associated interrupt priority bit in in the Interrupt Priority and Extended Interrupt Priority registers used to configure its priority level. Low priority is the default. If two interrupts are recognized simultaneously, the interrupt with the higher priority is serviced first. If both interrupts have the same priority level, a fixed priority order is used to arbitrate. See Table 12.1 on page 136 to determine the fixed priority order used to arbitrate between simultaneously recognized interrupts. 12.4. Interrupt Latency Interrupt response time depends on the state of the CPU when the interrupt occurs. Pending interrupts are sampled and priority decoded each system clock cycle. Therefore, the fastest possible response time is 7 system clock cycles: 1 clock cycle to detect the interrupt, 1 clock cycle to execute a single instruction, and 5 clock cycles to complete the LCALL to the ISR. If an interrupt is pending when a RETI is executed, a single instruction is executed before an LCALL is made to service the pending interrupt. Therefore, the maximum response time for an interrupt (when no other interrupt is currently being serviced or the new interrupt is of greater priority) occurs when the CPU is performing an RETI instruction followed by a DIV as the next instruction. In this case, the response time is 19 system clock cycles: 1 clock cycle to detect the interrupt, 5 clock cycles to execute the RETI, 8 clock cycles to complete the DIV instruction and 5 clock cycles to execute the LCALL to the ISR. If the CPU is executing an ISR for an interrupt with equal or higher priority, the new interrupt will not be serviced until the current ISR completes, including the RETI and following instruction. Rev. 1.0 135 Si1010/1/2/3/4/5 Table 12.1. Interrupt Summary Pending Flag Cleared Interrupt Priority Vector Order Bit Interrupt Source N/A N/A Enable Flag Priority Control Always Highest PX0 (IP.0) PT0 (IP.1) PX1 (IP.2) PT1 (IP.3) PS0 (IP.4) PT2 (IP.5) Reset 0x0000 Top None External Interrupt 0 (INT0) Timer 0 Overflow External Interrupt 1 (INT1) Timer 1 Overflow UART0 0x0003 0x000B 0x0013 0x001B 0x0023 0 1 2 3 4 Y Y Y Y Y Y Y Y Y N Timer 2 Overflow 0x002B 5 Y N ET2 (IE.5) SPI0 0x0033 6 Y N SMB0 0x003B 7 IE0 (TCON.1) TF0 (TCON.5) IE1 (TCON.3) TF1 (TCON.7) RI0 (SCON0.0) TI0 (SCON0.1) TF2H (TMR2CN.7) TF2L (TMR2CN.6) SPIF (SPI0CN.7) WCOL (SPI0CN.6) MODF (SPI0CN.5) RXOVRN (SPI0CN.4) SI (SMB0CN.0) Always Enabled EX0 (IE.0) ET0 (IE.1) EX1 (IE.2) ET1 (IE.3) ES0 (IE.4) Y N SmaRTClock Alarm 0x0043 8 ALRM (RTC0CN.2)2 N N ADC0 Window Comparator ADC0 End of Conversion Programmable Counter Array Comparator0 0x004B 9 AD0WINT (ADC0CN.3) Y N 0x0053 10 AD0INT (ADC0STA.5) Y N 0x005B 11 Y N 0x0063 12 N N Comparator1 0x006B 13 N N Timer 3 Overflow 0x0073 14 N N Supply Monitor Early Warning Port Match 0x007B 15 0x0083 16 CF (PCA0CN.7) CCFn (PCA0CN.n) CP0FIF (CPT0CN.4) CP0RIF (CPT0CN.5) CP1FIF (CPT1CN.4) CP1RIF (CPT1CN.5) TF3H (TMR3CN.7) TF3L (TMR3CN.6) VDDOK (VDM0CN.5)1 VBATOK (VDM0CN.4)1, 3 None SmaRTClock Oscillator Fail 0x008B 17 OSCFAIL (RTC0CN.5)2 N N EZRadioPRO Serial Interface (SPI1) 0x0093 18 SPIF (SPI1CN.7) WCOL (SPI1CN.6) MODF (SPI1CN.5) RXOVRN (SPI1CN.4) N N ESPI0 (IE.6) PSPI0 (IP.6) ESMB0 (EIE1.0) EARTC0 (EIE1.1) EWADC0 (EIE1.2) EADC0 (EIE1.3) EPCA0 (EIE1.4) ECP0 (EIE1.5) ECP1 (EIE1.6) ET3 (EIE1.7) EWARN (EIE2.0) EMAT (EIE2.1) ERTC0F (EIE2.2) ESPI1 (EIE2.3) PSMB0 (EIP1.0) PARTC0 (EIP1.1) PWADC0 (EIP1.2) PADC0 (EIP1.3) PPCA0 (EIP1.4) PCP0 (EIP1.5) PCP1 (EIP1.6) PT3 (EIP1.7) PWARN (EIP2.0) PMAT (EIP2.1) PFRTC0F (EIP2.2) PSPI1 (EIP2.3) Notes: 1. Indicates a read-only interrupt pending flag. The interrupt enable may be used to prevent software from vectoring to the associated interrupt service routine. 2. Indicates a register located in an indirect memory space. 3. Blue text Indicates a bit only available on ‘F912 and ‘F902 devices. 136 Rev. 1.0 Si1010/1/2/3/4/5 12.5. Interrupt Register Descriptions The SFRs used to enable the interrupt sources and set their priority level are described in the following register descriptions. Refer to the data sheet section associated with a particular on-chip peripheral for information regarding valid interrupt conditions for the peripheral and the behavior of its interrupt-pending flag(s). Rev. 1.0 137 Si1010/1/2/3/4/5 SFR Definition 12.1. IE: Interrupt Enable Bit 7 6 5 4 3 2 1 0 Name EA ESPI0 ET2 ES0 ET1 EX1 ET0 EX0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xA8; Bit-Addressable Bit Name Function 7 EA 6 ESPI0 5 ET2 Enable Timer 2 Interrupt. This bit sets the masking of the Timer 2 interrupt. 0: Disable Timer 2 interrupt. 1: Enable interrupt requests generated by the TF2L or TF2H flags. 4 ES0 Enable UART0 Interrupt. This bit sets the masking of the UART0 interrupt. 0: Disable UART0 interrupt. 1: Enable UART0 interrupt. 3 ET1 Enable Timer 1 Interrupt. This bit sets the masking of the Timer 1 interrupt. 0: Disable all Timer 1 interrupt. 1: Enable interrupt requests generated by the TF1 flag. 2 EX1 Enable External Interrupt 1. This bit sets the masking of External Interrupt 1. 0: Disable external interrupt 1. 1: Enable interrupt requests generated by the INT1 input. 1 ET0 Enable Timer 0 Interrupt. This bit sets the masking of the Timer 0 interrupt. 0: Disable all Timer 0 interrupt. 1: Enable interrupt requests generated by the TF0 flag. 0 EX0 Enable External Interrupt 0. This bit sets the masking of External Interrupt 0. 0: Disable external interrupt 0. 1: Enable interrupt requests generated by the INT0 input. 138 Enable All Interrupts. Globally enables/disables all interrupts. It overrides individual interrupt mask settings. 0: Disable all interrupt sources. 1: Enable each interrupt according to its individual mask setting. Enable Serial Peripheral Interface (SPI0) Interrupt. This bit sets the masking of the SPI0 interrupts. 0: Disable all SPI0 interrupts. 1: Enable interrupt requests generated by SPI0. Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 12.2. IP: Interrupt Priority Bit 7 Name 6 5 4 3 2 1 0 PSPI0 PT2 PS0 PT1 PX1 PT0 PX0 Type R R/W R/W R/W R/W R/W R/W R/W Reset 1 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xB8; Bit-Addressable Bit Name Function 7 Unused Read = 1b, Write = don't care. 6 PSPI0 5 PT2 Timer 2 Interrupt Priority Control. This bit sets the priority of the Timer 2 interrupt. 0: Timer 2 interrupt set to low priority level. 1: Timer 2 interrupt set to high priority level. 4 PS0 UART0 Interrupt Priority Control. This bit sets the priority of the UART0 interrupt. 0: UART0 interrupt set to low priority level. 1: UART0 interrupt set to high priority level. 3 PT1 Timer 1 Interrupt Priority Control. This bit sets the priority of the Timer 1 interrupt. 0: Timer 1 interrupt set to low priority level. 1: Timer 1 interrupt set to high priority level. 2 PX1 External Interrupt 1 Priority Control. This bit sets the priority of the External Interrupt 1 interrupt. 0: External Interrupt 1 set to low priority level. 1: External Interrupt 1 set to high priority level. 1 PT0 Timer 0 Interrupt Priority Control. This bit sets the priority of the Timer 0 interrupt. 0: Timer 0 interrupt set to low priority level. 1: Timer 0 interrupt set to high priority level. 0 PX0 External Interrupt 0 Priority Control. This bit sets the priority of the External Interrupt 0 interrupt. 0: External Interrupt 0 set to low priority level. 1: External Interrupt 0 set to high priority level. Serial Peripheral Interface (SPI0) Interrupt Priority Control. This bit sets the priority of the SPI0 interrupt. 0: SPI0 interrupt set to low priority level. 1: SPI0 interrupt set to high priority level. Rev. 1.0 139 Si1010/1/2/3/4/5 SFR Definition 12.3. EIE1: Extended Interrupt Enable 1 Bit 7 6 5 4 3 2 1 0 Name ET3 ECP1 ECP0 EPCA0 EADC0 EWADC0 ERTC0A ESMB0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xE6 Bit Name Function 7 ET3 6 ECP1 Enable Comparator1 (CP1) Interrupt. This bit sets the masking of the CP1 interrupt. 0: Disable CP1 interrupts. 1: Enable interrupt requests generated by the CP1RIF or CP1FIF flags. 5 ECP0 Enable Comparator0 (CP0) Interrupt. This bit sets the masking of the CP0 interrupt. 0: Disable CP0 interrupts. 1: Enable interrupt requests generated by the CP0RIF or CP0FIF flags. 4 EPCA0 Enable Programmable Counter Array (PCA0) Interrupt. This bit sets the masking of the PCA0 interrupts. 0: Disable all PCA0 interrupts. 1: Enable interrupt requests generated by PCA0. 3 EADC0 Enable ADC0 Conversion Complete Interrupt. This bit sets the masking of the ADC0 Conversion Complete interrupt. 0: Disable ADC0 Conversion Complete interrupt. 1: Enable interrupt requests generated by the AD0INT flag. Enable Timer 3 Interrupt. This bit sets the masking of the Timer 3 interrupt. 0: Disable Timer 3 interrupts. 1: Enable interrupt requests generated by the TF3L or TF3H flags. 2 EWADC0 Enable Window Comparison ADC0 Interrupt. This bit sets the masking of ADC0 Window Comparison interrupt. 0: Disable ADC0 Window Comparison interrupt. 1: Enable interrupt requests generated by ADC0 Window Compare flag (AD0WINT). 1 ERTC0A Enable SmaRTClock Alarm Interrupts. This bit sets the masking of the SmaRTClock Alarm interrupt. 0: Disable SmaRTClock Alarm interrupts. 1: Enable interrupt requests generated by a SmaRTClock Alarm. 0 ESMB0 Enable SMBus (SMB0) Interrupt. This bit sets the masking of the SMB0 interrupt. 0: Disable all SMB0 interrupts. 1: Enable interrupt requests generated by SMB0. 140 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 12.4. EIP1: Extended Interrupt Priority 1 Bit 7 6 5 4 3 2 1 0 Name PT3 PCP1 PCP0 PPCA0 PADC0 PWADC0 PRTC0A PSMB0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xF6 Bit Name Function 7 PT3 Timer 3 Interrupt Priority Control. This bit sets the priority of the Timer 3 interrupt. 0: Timer 3 interrupts set to low priority level. 1: Timer 3 interrupts set to high priority level. 6 PCP1 Comparator1 (CP1) Interrupt Priority Control. This bit sets the priority of the CP1 interrupt. 0: CP1 interrupt set to low priority level. 1: CP1 interrupt set to high priority level. 5 PCP0 Comparator0 (CP0) Interrupt Priority Control. This bit sets the priority of the CP0 interrupt. 0: CP0 interrupt set to low priority level. 1: CP0 interrupt set to high priority level. 4 PPCA0 Programmable Counter Array (PCA0) Interrupt Priority Control. This bit sets the priority of the PCA0 interrupt. 0: PCA0 interrupt set to low priority level. 1: PCA0 interrupt set to high priority level. 3 PADC0 ADC0 Conversion Complete Interrupt Priority Control. This bit sets the priority of the ADC0 Conversion Complete interrupt. 0: ADC0 Conversion Complete interrupt set to low priority level. 1: ADC0 Conversion Complete interrupt set to high priority level. 2 PWADC0 ADC0 Window Comparator Interrupt Priority Control. This bit sets the priority of the ADC0 Window interrupt. 0: ADC0 Window interrupt set to low priority level. 1: ADC0 Window interrupt set to high priority level. 1 PRTC0A SmaRTClock Alarm Interrupt Priority Control. This bit sets the priority of the SmaRTClock Alarm interrupt. 0: SmaRTClock Alarm interrupt set to low priority level. 1: SmaRTClock Alarm interrupt set to high priority level. 0 PSMB0 SMBus (SMB0) Interrupt Priority Control. This bit sets the priority of the SMB0 interrupt. 0: SMB0 interrupt set to low priority level. 1: SMB0 interrupt set to high priority level. Rev. 1.0 141 Si1010/1/2/3/4/5 SFR Definition 12.5. EIE2: Extended Interrupt Enable 2 Bit 7 6 5 4 Name 3 2 1 0 ESPI1 ERTC0F EMAT EWARN Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = All Pages;SFR Address = 0xE7 Bit Name Function 7:4 Unused Read = 0000b. Write = Don’t care. 3 ESPI1 Enable EZRadioPRO Serial Interface (SPI1) Interrupt. This bit sets the masking of the SPI1 interrupts. 0: Disable all SPI1 interrupts. 1: Enable interrupt requests generated by SPI1. 2 ERTC0F Enable SmaRTClock Oscillator Fail Interrupt. This bit sets the masking of the SmaRTClock Alarm interrupt. 0: Disable SmaRTClock Alarm interrupts. 1: Enable interrupt requests generated by SmaRTClock Alarm. 1 0 EMAT Enable Port Match Interrupts. This bit sets the masking of the Port Match Event interrupt. 0: Disable all Port Match interrupts. 1: Enable interrupt requests generated by a Port Match. EWARN Enable Supply Monitor Early Warning Interrupt. This bit sets the masking of the Supply Monitor Early Warning interrupt. 0: Disable the Supply Monitor Early Warning interrupt. 1: Enable interrupt requests generated by the Supply Monitor(s). ‘F912 and ‘F902 devices can provide an early warning for both VBAT and the VDD/DC+ supply. All other devices only provide an early warning for the VDD/DC+ supply. 142 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 12.6. EIP2: Extended Interrupt Priority 2 Bit 7 6 5 4 Name 3 2 1 0 PSPI1 PRTC0F PMAT PWARN Type R R R R R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xF7 Bit Name Function 7:4 Unused Read = 0000b. Write = Don’t care. 3 PSPI1 EZRadioPRO Serial Interface (SPI1) Interrupt Priority Control. This bit sets the priority of the SPI1 interrupt. 0: SP1 interrupt set to low priority level. 1: SPI1 interrupt set to high priority level. 2 1 0 PRTC0F SmaRTClock Oscillator Fail Interrupt Priority Control. This bit sets the priority of the SmaRTClock Alarm interrupt. 0: SmaRTClock Alarm interrupt set to low priority level. 1: SmaRTClock Alarm interrupt set to high priority level. PMAT Port Match Interrupt Priority Control. This bit sets the priority of the Port Match Event interrupt. 0: Port Match interrupt set to low priority level. 1: Port Match interrupt set to high priority level. PWARN Supply Monitor Early Warning Interrupt Priority Control. This bit sets the priority of the VDD/DC+ Supply Monitor Early Warning interrupt. 0: Supply Monitor Early Warning interrupt set to low priority level. 1: Supply Monitor Early Warning interrupt set to high priority level. Rev. 1.0 143 Si1010/1/2/3/4/5 12.6. External Interrupts INT0 and INT1 The INT0 and INT1 external interrupt sources are configurable as active high or low, edge or level sensitive. The IN0PL (INT0 Polarity) and IN1PL (INT1 Polarity) bits in the IT01CF register select active high or active low; the IT0 and IT1 bits in TCON (Section “27.1. Timer 0 and Timer 1” on page 340) select level or edge sensitive. The table below lists the possible configurations. IT0 IN0PL INT0 Interrupt IT1 IN1PL INT1 Interrupt 1 0 Active low, edge sensitive 1 0 Active low, edge sensitive 1 1 Active high, edge sensitive 1 1 Active high, edge sensitive 0 0 Active low, level sensitive 0 0 Active low, level sensitive 0 1 Active high, level sensitive 0 1 Active high, level sensitive INT0 and INT1 are assigned to Port pins as defined in the IT01CF register (see SFR Definition 12.7). Note that INT0 and INT0 Port pin assignments are independent of any Crossbar assignments. INT0 and INT1 will monitor their assigned Port pins without disturbing the peripheral that was assigned the Port pin via the Crossbar. To assign a Port pin only to INT0 and/or INT1, configure the Crossbar to skip the selected pin(s). This is accomplished by setting the associated bit in register XBR0 (see Section “21.3. Priority Crossbar Decoder” on page 223 for complete details on configuring the Crossbar). IE0 (TCON.1) and IE1 (TCON.3) serve as the interrupt-pending flags for the INT0 and INT1 external interrupts, respectively. If an INT0 or INT1 external interrupt is configured as edge-sensitive, the corresponding interrupt-pending flag is automatically cleared by the hardware when the CPU vectors to the ISR. When configured as level sensitive, the interrupt-pending flag remains logic 1 while the input is active as defined by the corresponding polarity bit (IN0PL or IN1PL); the flag remains logic 0 while the input is inactive. The external interrupt source must hold the input active until the interrupt request is recognized. It must then deactivate the interrupt request before execution of the ISR completes or another interrupt request will be generated. 144 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 12.7. IT01CF: INT0/INT1 Configuration Bit 7 6 Name IN1PL IN1SL[2:0] IN0PL IN0SL[2:0] Type R/W R/W R/W R/W Reset 0 0 5 0 4 0 SFR Page = 0x0; SFR Address = 0xE4 Bit Name 7 6:4 3 2:0 IN1PL 3 0 2 0 1 0 0 1 Function INT1 Polarity. 0: INT1 input is active low. 1: INT1 input is active high. IN1SL[2:0] INT1 Port Pin Selection Bits. These bits select which Port pin is assigned to INT1. Note that this pin assignment is independent of the Crossbar; INT1 will monitor the assigned Port pin without disturbing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar will not assign the Port pin to a peripheral if it is configured to skip the selected pin. 000: Select P0.0 001: Select P0.1 010: Select P0.2 011: Select P0.3 100: Select P0.4 101: Select P0.5 110: Select P0.6 111: Select P0.7 IN0PL INT0 Polarity. 0: INT0 input is active low. 1: INT0 input is active high. IN0SL[2:0] INT0 Port Pin Selection Bits. These bits select which Port pin is assigned to INT0. Note that this pin assignment is independent of the Crossbar; INT0 will monitor the assigned Port pin without disturbing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar will not assign the Port pin to a peripheral if it is configured to skip the selected pin. 000: Select P0.0 001: Select P0.1 010: Select P0.2 011: Select P0.3 100: Select P0.4 101: Select P0.5 110: Select P0.6 111: Select P0.7 Rev. 1.0 145 Si1010/1/2/3/4/5 13. Flash Memory On-chip, re-programmable Flash memory is included for program code and non-volatile data storage. The Flash memory can be programmed in-system through the C2 interface or by software using the MOVX write instruction. Once cleared to logic 0, a Flash bit must be erased to set it back to logic 1. Flash bytes would typically be erased (set to 0xFF) before being reprogrammed. The write and erase operations are automatically timed by hardware for proper execution; data polling to determine the end of the write/erase operations is not required. Code execution is stalled during Flash write/erase operations. Refer to Table 4.6 for complete Flash memory electrical characteristics. 13.1. Programming the Flash Memory The simplest means of programming the Flash memory is through the C2 interface using programming tools provided by Silicon Laboratories or a third party vendor. This is the only means for programming a non-initialized device. For details on the C2 commands to program Flash memory, see Section “29. C2 Interface” on page 379. The Flash memory can be programmed by software using the MOVX write instruction with the address and data byte to be programmed provided as normal operands. Before programming Flash memory using MOVX, Flash programming operations must be enabled by: (1) setting the PSWE Program Store Write Enable bit (PSCTL.0) to logic 1 (this directs the MOVX writes to target Flash memory); and (2) Writing the Flash key codes in sequence to the Flash Lock register (FLKEY). The PSWE bit remains set until cleared by software. For detailed guidelines on programming Flash from firmware, please see Section “13.5. Flash Write and Erase Guidelines” on page 151. To ensure the integrity of the Flash contents, the on-chip VDD Monitor must be enabled and enabled as a reset source in any system that includes code that writes and/or erases Flash memory from software. Furthermore, there should be no delay between enabling the VDD Monitor and enabling the VDD Monitor as a reset source. Any attempt to write or erase Flash memory while the VDD Monitor is disabled, or not enabled as a reset source, will cause a Flash Error device reset. 13.1.1. Flash Lock and Key Functions Flash writes and erases by user software are protected with a lock and key function. The Flash Lock and Key Register (FLKEY) must be written with the correct key codes, in sequence, before Flash operations may be performed. The key codes are: 0xA5, 0xF1. The timing does not matter, but the codes must be written in order. If the key codes are written out of order, or the wrong codes are written, Flash writes and erases will be disabled until the next system reset. Flash writes and erases will also be disabled if a Flash write or erase is attempted before the key codes have been written properly. The Flash lock resets after each write or erase; the key codes must be written again before a following Flash operation can be performed. The FLKEY register is detailed in SFR Definition 13.2. 146 Rev. 1.0 Si1010/1/2/3/4/5 13.1.2. Flash Erase Procedure The Flash memory is organized in 512-byte pages. The erase operation applies to an entire page (setting all bytes in the page to 0xFF). To erase an entire Flash page, perform the following steps: 1. Save current interrupt state and disable interrupts. 2. Set the PSEE bit (register PSCTL). 3. Set the PSWE bit (register PSCTL). 4. Write the first key code to FLKEY: 0xA5. 5. Write the second key code to FLKEY: 0xF1. 6. Using the MOVX instruction, write a data byte to any location within the page to be erased. 7. Clear the PSWE and PSEE bits. 8. Restore previous interrupt state. Steps 4–6 must be repeated for each 512-byte page to be erased. Notes: 1. Flash security settings may prevent erasure of some Flash pages, such as the reserved area and the page containing the lock bytes. For a summary of Flash security settings and restrictions affecting Flash erase operations, please see Section “13.3. Security Options” on page 148. 2. 8-bit MOVX instructions cannot be used to erase or write to Flash memory at addresses higher than 0x00FF. 13.1.3. Flash Write Procedure A write to Flash memory can clear bits to logic 0 but cannot set them; only an erase operation can set bits to logic 1 in Flash. A byte location to be programmed should be erased before a new value is written. The recommended procedure for writing a single byte in Flash is as follows: 1. Save current interrupt state and disable interrupts. 2. Ensure that the Flash byte has been erased (has a value of 0xFF). 3. Set the PSWE bit (register PSCTL). 4. Clear the PSEE bit (register PSCTL). 5. Write the first key code to FLKEY: 0xA5. 6. Write the second key code to FLKEY: 0xF1. 7. Using the MOVX instruction, write a single data byte to the desired location within the 512-byte sector. 8. Clear the PSWE bit. 9. Restore previous interrupt state. Steps 5–7 must be repeated for each byte to be written. Notes: 1. Flash security settings may prevent writes to some areas of Flash, such as the reserved area. For a summary of Flash security settings and restrictions affecting Flash write operations, please see Section “13.3. Security Options” on page 148. 2. 8-bit MOVX instructions cannot be used to erase or write to Flash memory at addresses higher than 0x00FF. 13.2. Non-Volatile Data Storage The Flash memory can be used for non-volatile data storage as well as program code. This allows data such as calibration coefficients to be calculated and stored at run time. Data is written using the MOVX write instruction and read using the MOVC instruction. MOVX read instructions always target XRAM. An additional 512-byte scratchpad is available for non-volatile data storage. It is accessible at addresses 0x0000 to 0x01FF when SFLE is set to 1. The scratchpad area cannot be used for code execution. Rev. 1.0 147 Si1010/1/2/3/4/5 13.3. Security Options The CIP-51 provides security options to protect the Flash memory from inadvertent modification by software as well as to prevent the viewing of proprietary program code and constants. The Program Store Write Enable (bit PSWE in register PSCTL) and the Program Store Erase Enable (bit PSEE in register PSCTL) bits protect the Flash memory from accidental modification by software. PSWE must be explicitly set to 1 before software can modify the Flash memory; both PSWE and PSEE must be set to 1 before software can erase Flash memory. Additional security features prevent proprietary program code and data constants from being read or altered across the C2 interface. A Security Lock Byte located at the last byte of Flash user space offers protection of the Flash program memory from access (reads, writes, or erases) by unprotected code or the C2 interface. The Flash security mechanism allows the user to lock n 512-byte Flash pages, starting at page 0 (addresses 0x0000 to 0x01FF), where n is the 1s complement number represented by the Security Lock Byte. Note that the page containing the Flash Security Lock Byte is unlocked when no other Flash pages are locked (all bits of the Lock Byte are 1) and locked when any other Flash pages are locked (any bit of the Lock Byte is 0). Security Lock Byte: ones Complement: Flash pages locked: 1111 1011b 0000 0100b 5 (First four Flash pages + Lock Byte Page) Addresses locked: 0x0000 to 0x07FF (first four Flash pages) and 0x3A00 to 0x3BFF (Lock Byte Page) 16KB Flash Device (SFLE = 0) 8KB Flash Device (SFLE = 0) 0xFFFF 0xFFFF Reserved 0x3C00 0x3BFF Reserved Lock Byte 0x3BFE Lock Byte Page 0x3A00 Locked when any other Flash pages are locked 0x2000 Lock Byte Lock Byte Page Flash memory organized in 512-byte pages 0x1FFF 0x1FFE 0x1E00 Unlocked Flash Pages 16/8 KB Flash Device (SFLE = 1) Unlocked Flash Pages 0x0000 Access limit set according to the Flash security lock byte 0x01FF Scratchpad Area (Data Only) 0x0000 0x0000 Figure 13.1. Flash Program Memory Map (16 kB and 8 kB devices) The level of Flash security depends on the Flash access method. The three Flash access methods that can be restricted are reads, writes, and erases from the C2 debug interface, user firmware executing on unlocked pages, and user firmware executing on locked pages. Table 13.1 summarizes the Flash security features of the Si1010/1/2/3/4/5 devices. 148 Rev. 1.0 Si1010/1/2/3/4/5 Table 13.1. Flash Security Summary Action C2 Debug Interface User Firmware executing from: an unlocked page a locked page Permitted Permitted Permitted Not Permitted FEDR Permitted Read or Write page containing Lock Byte (if no pages are locked) Permitted Permitted Permitted Read or Write page containing Lock Byte (if any page is locked) Not Permitted FEDR Permitted Read contents of Lock Byte (if no pages are locked) Permitted Permitted Permitted Read contents of Lock Byte (if any page is locked) Not Permitted FEDR Permitted Permitted FEDR FEDR Erase page containing Lock Byte - Unlock all pages (if any page is locked) Only by C2DE FEDR FEDR Lock additional pages (change 1s to 0s in the Lock Byte) Not Permitted FEDR FEDR Unlock individual pages (change 0s to 1s in the Lock Byte) Not Permitted FEDR FEDR Read, Write or Erase Reserved Area Not Permitted FEDR FEDR Read, Write or Erase unlocked pages (except page with Lock Byte) Read, Write or Erase locked pages (except page with Lock Byte) Erase page containing Lock Byte (if no pages are locked) C2DE—C2 Device Erase (Erases all Flash pages including the page containing the Lock Byte) FEDR—Not permitted; Causes Flash Error Device Reset (FERROR bit in RSTSRC is 1 after reset) All prohibited operations that are performed via the C2 interface are ignored (do not cause device reset). Locking any Flash page also locks the page containing the Lock Byte. Once written to, the Lock Byte cannot be modified except by performing a C2 Device Erase. If user code writes to the Lock Byte, the Lock does not take effect until the next device reset. The scratchpad is locked when all other Flash pages are locked. The scratchpad is erased when a Flash Device Erase command is performed. Rev. 1.0 149 Si1010/1/2/3/4/5 13.4. Determining the Device Part Number at Run Time In many applications, user software may need to determine the MCU part number at run time in order to determine the hardware capabilities. The part number can be determined by reading the value of the Flash byte at address 0x3FFE. The value of the Flash byte at address 0x3FFE can be decoded as follows: 0xD4—Si1010 0xD5—Si1011 0xD6—Si1012 0xD7—Si1013 0xD8—Si1014 0xD9—Si1015 150 Rev. 1.0 Si1010/1/2/3/4/5 13.5. Flash Write and Erase Guidelines Any system which contains routines which write or erase Flash memory from software involves some risk that the write or erase routines will execute unintentionally if the CPU is operating outside its specified operating range of VDD, system clock frequency, or temperature. This accidental execution of Flash modifying code can result in alteration of Flash memory contents causing a system failure that is only recoverable by re-Flashing the code in the device. To help prevent the accidental modification of Flash by firmware, the VDD Monitor must be enabled and enabled as a reset source on Si1010/1/2/3/4/5 devices for the Flash to be successfully modified. If either the VDD Monitor or the VDD Monitor reset source is not enabled, a Flash Error Device Reset will be generated when the firmware attempts to modify the Flash. The following guidelines are recommended for any system that contains routines which write or erase Flash from code. 13.5.1. VDD Maintenance and the VDD Monitor 1. If the system power supply is subject to voltage or current "spikes," add sufficient transient protection devices to the power supply to ensure that the supply voltages listed in the Absolute Maximum Ratings table are not exceeded. 2. Make certain that the minimum VDD rise time specification of 1 ms is met. If the system cannot meet this rise time specification, then add an external VDD brownout circuit to the RST pin of the device that holds the device in reset until VDD reaches the minimum device operating voltage and re-asserts RST if VDD drops below the minimum device operating voltage. 3. Keep the on-chip VDD Monitor enabled and enable the VDD Monitor as a reset source as early in code as possible. This should be the first set of instructions executed after the Reset Vector. For C-based systems, this will involve modifying the startup code added by the C compiler. See your compiler documentation for more details. Make certain that there are no delays in software between enabling the VDD Monitor and enabling the VDD Monitor as a reset source. Code examples showing this can be found in “AN201: Writing to Flash from Firmware," available from the Silicon Laboratories website. Notes: On Si1010/1/2/3/4/5 devices, both the VDD Monitor and the VDD Monitor reset source must be enabled to write or erase Flash without generating a Flash Error Device Reset. On Si1010/1/2/3/4/5 devices, both the VDD Monitor and the VDD Monitor reset source are enabled by hardware after a power-on reset. 4. As an added precaution, explicitly enable the VDD Monitor and enable the VDD Monitor as a reset source inside the functions that write and erase Flash memory. The VDD Monitor enable instructions should be placed just after the instruction to set PSWE to a 1, but before the Flash write or erase operation instruction. 5. Make certain that all writes to the RSTSRC (Reset Sources) register use direct assignment operators and explicitly DO NOT use the bit-wise operators (such as AND or OR). For example, "RSTSRC = 0x02" is correct, but "RSTSRC |= 0x02" is incorrect. 6. Make certain that all writes to the RSTSRC register explicitly set the PORSF bit to a 1. Areas to check are initialization code which enables other reset sources, such as the Missing Clock Detector or Comparator, for example, and instructions which force a Software Reset. A global search on "RSTSRC" can quickly verify this. 13.5.2. PSWE Maintenance 7. Reduce the number of places in code where the PSWE bit (b0 in PSCTL) is set to a 1. There should be exactly one routine in code that sets PSWE to a 1 to write Flash bytes and one routine in code that sets both PSWE and PSEE both to a 1 to erase Flash pages. 8. Minimize the number of variable accesses while PSWE is set to a 1. Handle pointer address updates Rev. 1.0 151 Si1010/1/2/3/4/5 and loop maintenance outside the "PSWE = 1;... PSWE = 0;" area. Code examples showing this can be found in AN201, "Writing to Flash from Firmware", available from the Silicon Laboratories web site. 9. Disable interrupts prior to setting PSWE to a 1 and leave them disabled until after PSWE has been reset to 0. Any interrupts posted during the Flash write or erase operation will be serviced in priority order after the Flash operation has been completed and interrupts have been re-enabled by software. 10.Make certain that the Flash write and erase pointer variables are not located in XRAM. See your compiler documentation for instructions regarding how to explicitly locate variables in different memory areas. 11. Add address bounds checking to the routines that write or erase Flash memory to ensure that a routine called with an illegal address does not result in modification of the Flash. 13.5.3. System Clock 12.If operating from an external crystal, be advised that crystal performance is susceptible to electrical interference and is sensitive to layout and to changes in temperature. If the system is operating in an electrically noisy environment, use the internal oscillator or use an external CMOS clock. 13.If operating from the external oscillator, switch to the internal oscillator during Flash write or erase operations. The external oscillator can continue to run, and the CPU can switch back to the external oscillator after the Flash operation has completed. Additional Flash recommendations and example code can be found in “AN201: Writing to Flash from Firmware", available from the Silicon Laboratories website. 152 Rev. 1.0 Si1010/1/2/3/4/5 13.6. Minimizing Flash Read Current The Flash memory in the Si1010/1/2/3/4/5 devices is responsible for a substantial portion of the total digital supply current when the device is executing code. Below are suggestions to minimize Flash read current. 1. Use idle, suspend, or sleep modes while waiting for an interrupt, rather than polling the interrupt flag. Idle Mode is particularly well-suited for use in implementing short pauses, since the wake-up time is no more than three system clock cycles. See the Power Management chapter for details on the various low-power operating modes. 2. Si1010/1/2/3/4/5 devices have a one-shot timer that saves power when operating at system clock frequencies of 14 MHz or less. The one-shot timer generates a minimum-duration enable signal for the Flash sense amps on each clock cycle in which the Flash memory is accessed. This allows the Flash to remain in a low power state for the remainder of the long clock cycle. At clock frequencies above 14 MHz, the system clock cycle becomes short enough that the one-shot timer no longer provides a power benefit. Disabling the one-shot timer at higher frequencies reduces power consumption. The one-shot is enabled by default, and it can be disabled (bypassed) by setting the BYPASS bit (FLSCL.6) to logic 1. To re-enable the one-shot, clear the BYPASS bit to logic 0. 3. Flash read current depends on the number of address lines that toggle between sequential Flash read operations. In most cases, the difference in power is relatively small (on the order of 5%). 4. The Flash memory is organized in rows of 64 bytes. A substantial current increase can be detected when the read address jumps from one row in the Flash memory to another. Consider a 3-cycle loop (e.g., SJMP $, or while(1);) which straddles a Flash row boundary. The Flash address jumps from one row to another on two of every three clock cycles. This can result in a current increase of up 30% when compared to the same 3-cycle loop contained entirely within a single row. 5. To minimize the power consumption of small loops, it is best to locate them within a single row, if possible. To check if a loop is contained within a Flash row, divide the starting address of the first instruction in the loop by 64. If the remainder (result of modulo operation) plus the length of the loop is less than 63, then the loop fits inside a single Flash row. Otherwise, the loop will be straddling two adjacent Flash rows. If a loop executes in 20 or more clock cycles, then the transitions from one row to another will occur on relatively few clock cycles, and any resulting increase in operating current will be negligible. 6. To write software that is compatible with all devices in the ‘F93x-’F92x and ‘F91x-’F90x product families, the Flash row size should be considered 64 bytes. Rev. 1.0 153 Si1010/1/2/3/4/5 SFR Definition 13.1. PSCTL: Program Store R/W Control Bit 7 6 5 4 3 Name 2 1 0 SFLE PSEE PSWE Type R R R R R R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page =0x0; SFR Address = 0x8F Bit Name 7:3 Unused 2 SFLE Function Read = 00000b, Write = don’t care. Scratchpad Flash Memory Access Enable. When this bit is set, Flash MOVC reads and MOVX writes from user software are directed to the Scratchpad Flash sector. Flash accesses outside the address range 0x0000-0x01FF should not be attempted and may yield undefined results when SFLE is set to 1. 0: Flash access from user software directed to the Program/Data Flash sector. 1: Flash access from user software directed to the Scratchpad Sector. 1 PSEE Program Store Erase Enable. Setting this bit (in combination with PSWE) allows an entire page of Flash program memory to be erased. If this bit is logic 1 and Flash writes are enabled (PSWE is logic 1), a write to Flash memory using the MOVX instruction will erase the entire page that contains the location addressed by the MOVX instruction. The value of the data byte written does not matter. 0: Flash program memory erasure disabled. 1: Flash program memory erasure enabled. 0 PSWE Program Store Write Enable. Setting this bit allows writing a byte of data to the Flash program memory using the MOVX write instruction. The Flash location should be erased before writing data. 0: Writes to Flash program memory disabled. 1: Writes to Flash program memory enabled; the MOVX write instruction targets Flash memory. 154 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 13.2. FLKEY: Flash Lock and Key Bit 7 6 5 4 3 Name FLKEY[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xB6 Bit Name 7:0 0 2 1 0 0 0 0 Function FLKEY[7:0] Flash Lock and Key Register. Write: This register provides a lock and key function for Flash erasures and writes. Flash writes and erases are enabled by writing 0xA5 followed by 0xF1 to the FLKEY register. Flash writes and erases are automatically disabled after the next write or erase is complete. If any writes to FLKEY are performed incorrectly, or if a Flash write or erase operation is attempted while these operations are disabled, the Flash will be permanently locked from writes or erasures until the next device reset. If an application never writes to Flash, it can intentionally lock the Flash by writing a non-0xA5 value to FLKEY from software. Read: When read, bits 1–0 indicate the current Flash lock state. 00: Flash is write/erase locked. 01: The first key code has been written (0xA5). 10: Flash is unlocked (writes/erases allowed). 11: Flash writes/erases disabled until the next reset. Rev. 1.0 155 Si1010/1/2/3/4/5 SFR Definition 13.3. FLSCL: Flash Scale Bit 7 6 5 4 3 2 1 0 BYPASS Name Type R R/W R R R R R R Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xB6 Bit Name Function 7 Reserved Always Write to 0. 6 BYPASS Flash Read Timing One-Shot Bypass. 0: The one-shot determines the Flash read time. This setting should be used for operating frequencies less than 10 MHz. 1: The system clock determines the Flash read time. This setting should be used for frequencies greater than 10 MHz. 5:0 Reserved Always Write to 000000. Note: Operations which clear the BYPASS bit do not need to be immediately followed by a benign 3-byte instruction. For code compatibility with C8051F930/31/20/21 or Si1000/1/2/3/4/5 devices, a benign 3-byte instruction whose third byte is a don't care should follow the clear operation. See the C8051F93x-C8051F92x data sheet for more details. SFR Definition 13.4. FLWR: Flash Write Only Bit 7 6 5 4 Name FLWR[7:0] Type W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xE5 Bit Name 7:0 3 2 1 0 0 0 0 0 Function FLWR[7:0] Flash Write Only. All writes to this register have no effect on system operation. 156 Rev. 1.0 Si1010/1/2/3/4/5 14. Power Management Si1010/1/2/3/4/5 devices support 5 power modes: Normal, Idle, Stop, Suspend, and Sleep. The power management unit (PMU0) allows the device to enter and wake-up from the available power modes. A brief description of each power mode is provided in Table 14.1. Detailed descriptions of each mode can be found in the following sections. Table 14.1. Power Modes Power Mode Normal Description Wake-Up Sources Power Savings N/A Excellent MIPS/mW Device fully functional Idle All peripherals fully functional. Very easy to wake up. Any Interrupt. Good No Code Execution Stop Legacy 8051 low power mode. A reset is required to wake up. Any Reset. Good No Code Execution Precision Oscillator Disabled Suspend Similar to Stop Mode, but very fast wake-up time and code resumes execution at the next instruction. SmaRTClock, Port Match, Comparator0, RST pin. Very Good No Code Execution All Internal Oscillators Disabled System Clock Gated Sleep Ultra Low Power and flexible wake-up sources. Code resumes execution at the next instruction. Comparator0 only functional in two-cell mode. SmaRTClock, Port Match, Comparator0, RST pin. Excellent Power Supply Gated All Oscillators except SmaRTClock Disabled In battery powered systems, the system should spend as much time as possible in sleep mode in order to preserve battery life. When a task with a fixed number of clock cycles needs to be performed, the device should switch to normal mode, finish the task as quickly as possible, and return to sleep mode. Idle mode and suspend modes provide a very fast wake-up time; however, the power savings in these modes will not be as much as in sleep mode. Stop mode is included for legacy reasons; the system will be more power efficient and easier to wake up when idle, suspend, or sleep mode are used. Although switching power modes is an integral part of power management, enabling/disabling individual peripherals as needed will help lower power consumption in all power modes. Each analog peripheral can be disabled when not in use or placed in a low power mode. Digital peripherals such as timers or serial busses draw little power whenever they are not in use. Digital peripherals draw no power in Sleep Mode. Rev. 1.0 157 Si1010/1/2/3/4/5 14.1. Normal Mode The MCU is fully functional in Normal Mode. Figure 14.1 shows the on-chip power distribution to various peripherals. There are three supply voltages powering various sections of the chip: VBAT, VDD_MCU/DC+, and the 1.8 V internal core supply. VREG0, PMU0 and the SmaRTClock are always powered directly from the VBAT pin. All analog peripherals are directly powered from the VDD_MCU/DC+ pin, which is an output in one-cell mode and an input in two-cell mode. All digital peripherals and the CIP-51 core are powered from the 1.8 V internal core supply. The RAM is also powered from the core supply in Normal mode. VBAT One-cell: 0.9 to 3.6 V Two-cell: 1.8 to 3.6 V DC0 VDD_MCU/ DC+ One-cell or Two-cell: 1.8 to 3.6 V Note: VDD_MCU/DC+ must be > VBAT GPIO 1.9 V typical Analog Peripherals One-Cell Active/ Idle/Stop/Suspend One-Cell Sleep VREF VREG0 A M U X IREF0 ADC + TEMP SENSOR Sleep Active/Idle/ Stop/Suspend 1.8 V + - VOLTAGE COMPARATORS Digital Peripherals UART PMU0 CIP-51 Core SmaRTClock RAM Flash SPI Timers SMBus Figure 14.1. Si1010/1/2/3/4/5 Power Distribution 14.2. Idle Mode Setting the Idle Mode Select bit (PCON.0) causes the CIP-51 to halt the CPU and enter Idle mode as soon as the instruction that sets the bit completes execution. All internal registers and memory maintain their original data. All analog and digital peripherals can remain active during Idle mode. Note: To ensure the MCU enters a low power state upon entry into Idle Mode, the one-shot circuit should be enabled by clearing the BYPASS bit (FLSCL.6). Idle mode is terminated when an enabled interrupt is asserted or a reset occurs. The assertion of an enabled interrupt will cause the Idle Mode Selection bit (PCON.0) to be cleared and the CPU to resume operation. The pending interrupt will be serviced and the next instruction to be executed after the return from interrupt (RETI) will be the instruction immediately following the one that set the Idle Mode Select bit. If Idle mode is terminated by an internal or external reset, the CIP-51 performs a normal reset sequence and begins program execution at address 0x0000. 158 Rev. 1.0 Si1010/1/2/3/4/5 If enabled, the Watchdog Timer (WDT) will eventually cause an internal watchdog reset and thereby terminate the Idle mode. This feature protects the system from an unintended permanent shutdown in the event of an inadvertent write to the PCON register. If this behavior is not desired, the WDT may be disabled by software prior to entering the idle mode if the WDT was initially configured to allow this operation. This provides the opportunity for additional power savings, allowing the system to remain in the idle mode indefinitely, waiting for an external stimulus to wake up the system. Refer to Section “18.6. PCA Watchdog Timer Reset” on page 191 for more information on the use and configuration of the WDT. 14.3. Stop Mode Setting the Stop Mode Select bit (PCON.1) causes the CIP-51 to enter stop mode as soon as the instruction that sets the bit completes execution. In stop mode the precision internal oscillator and CPU are stopped; the state of the low power oscillator and the external oscillator circuit is not affected. Each analog peripheral (including the external oscillator circuit) may be shut down individually prior to entering stop mode. Stop mode can only be terminated by an internal or external reset. On reset, the CIP-51 performs the normal reset sequence and begins program execution at address 0x0000. If enabled, the Missing Clock Detector will cause an internal reset and thereby terminate the Stop mode. The Missing Clock Detector should be disabled if the CPU is to be put to in STOP mode for longer than the MCD timeout. Stop mode is a legacy 8051 power mode; it will not result in optimal power savings. Sleep or suspend mode will provide more power savings if the MCU needs to be inactive for a long period of time. Note: To ensure the MCU enters a low power state upon entry into Stop Mode, the one-shot circuit should be enabled by clearing the BYPASS bit (FLSCL.6). Rev. 1.0 159 Si1010/1/2/3/4/5 14.4. Suspend Mode Setting the Suspend Mode Select bit (PMU0CF.6) causes the system clock to be gated off and all internal oscillators disabled. The system clock source must be set to the low power internal oscillator or the precision oscillator prior to entering suspend mode. All digital logic (timers, communication peripherals, interrupts, CPU, etc.) stops functioning until one of the enabled wake-up sources occurs. The following wake-up sources can be configured to wake the device from Suspend Mode: SmaRTClock Oscillator Fail Alarm Port Match Event Comparator0 Rising Edge SmaRTClock Note: Upon wake-up from suspend mode, PMU0 requires two system clocks in order to update the PMU0CF wake-up flags. All flags will read back a value of '0' during the first two system clocks following a wakeup from suspend mode. One of the two internal oscillators must be selected as the system clock when entering Suspend Mode. In addition, a noise glitch on RST that is not long enough to reset the device will cause the device to exit suspend. In order for the MCU to respond to the pin reset event, software must not place the device back into suspend mode for a period of 15 µs. The PMU0CF register may be checked to determine if the wakeup was due to a falling edge on the /RST pin. If the wake-up source is not due to a falling edge on RST, there is no time restriction on how soon software may place the device back into suspend mode. A 4.7 kW pullup resistor to VDD_MCU/DC+ is recommend for RST to prevent noise glitches from waking the device. 160 Rev. 1.0 Si1010/1/2/3/4/5 14.5. Sleep Mode Setting the Sleep Mode Select bit (PMU0CF.6) turns off the internal 1.8 V regulator (VREG0) and switches the power supply of all on-chip RAM to the VBAT pin (see Figure 14.1). Power to most digital logic on the chip is disconnected; only PMU0 and the SmaRTClock remain powered. Analog peripherals remain powered in two-cell mode and lose their supply in one-cell mode because the dc-dc converter is disabled. In two-cell mode, only the Comparators remain functional when the device enters sleep mode. All other analog peripherals (ADC0, IREF0, External Oscillator, etc.) should be disabled prior to entering sleep mode. The system clock source must be set to the low power internal oscillator or the precision oscillator prior to entering sleep mode. Note: When exiting Sleep Mode, 4 NOP instructions should be located immediately after the write to PMU0CF that placed the device in sleep mode. One of the two internal oscillators must be selected as the system clock when entering Sleep Mode. Note: If the average active time (between successive entries into Sleep Mode) is less than 1 ms, peripherals that may cause a wake-up from Sleep Mode (SmaRTClock, Port Match, and Comparator0) or are enabled or configured in a way which may cause the wake-up flag to be set should be selected as wake-up sources. If these peripherals are not selected as wake-up sources, then it is recommended to bypass the Flash one-shot (FLSCL.6=1) before entering into Sleep Mode. GPIO pins configured as digital outputs will retain their output state during sleep mode. In two-cell mode, they will maintain the same current drive capability in sleep mode as they have in normal mode. In one-cell mode, the VDD_MCU/DC+ supply will drop to the level of VBAT, which will reduce the output high-voltage level and the source and sink current drive capability. GPIO pins configured as digital inputs can be used during sleep mode as wakeup sources using the port match feature. In two-cell mode, they will maintain the same input level specs in sleep mode as they have in normal mode. In one-cell mode, the VDD supply will drop to the level of VBAT, which will lower the switching threshold and increase the propagation delay. As part of the C8051F9xx Plus feature set, a wakeup request for external devices may be generated. Upon exit from sleep mode, the wake-up request signal is driven high, allowing other devices in the system to wake up from their low power modes. An example of a system that may benefit from this function is one that uses a high-power dc-dc converter (>65 mW of output power). The dc-dc converter may be disabled when the system is asleep, and can be awoken by the wake-up request signal from the MCU. The wakeup request signal is high when the MCU is awake and low when the MCU is asleep. Note: By default, the VDD_MCU/DC+ supply is connected to VBAT upon entry into Sleep Mode (one-cell mode). If the VDDSLP bit (DC0CF.1) is set to logic 1, the VDD_MCU/DC+ supply will float in Sleep Mode. This allows the decoupling capacitance on the VDD_MCU/DC+ supply to maintain the supply rail until the capacitors are discharged. For relatively short sleep intervals, this can result in substantial power savings because the decoupling capacitance is not continuously charged and discharged. RAM and SFR register contents are preserved in sleep mode as long as the voltage on VBAT does not fall below VPOR. The PC counter and all other volatile state information is preserved allowing the device to resume code execution upon waking up from Sleep mode. The following wake-up sources can be configured to wake the device from sleep mode: SmaRTClock Oscillator Fail Alarm Port Match Event Comparator0 Rising Edge. SmaRTClock The Comparator0 Rising Edge wakeup is only valid in two-cell mode. The comparator requires a supply voltage of at least 1.8 V to operate properly. On ‘F912 and ‘F902 devices, the VBAT supply monitor can be Rev. 1.0 161 Si1010/1/2/3/4/5 disabled to save power by writing 1 to the MONDIS (PMU0MD.5) bit. When the VBAT supply monitor is disabled, all reset sources will trigger a full POR and will re-enable the VBAT supply monitor. In addition, any falling edge on RST (due to a pin reset or a noise glitch) will cause the device to exit sleep mode. In order for the MCU to respond to the pin reset event, software must not place the device back into sleep mode for a period of 15 µs. The PMU0CF register may be checked to determine if the wake-up was due to a falling edge on the RST pin. If the wake-up source is not due to a falling edge on RST, there is no time restriction on how soon software may place the device back into sleep mode. A 4.7 k pullup resistor to VDD_MCU/DC+ is recommend for RST to prevent noise glitches from waking the device. 14.6. Configuring Wakeup Sources Before placing the device in a low power mode, one or more wakeup sources should be enabled so that the device does not remain in the low power mode indefinitely. For Idle Mode, this includes enabling any interrupt. For Stop Mode, this includes enabling any reset source or relying on the RST pin to reset the device. Wake-up sources for suspend and sleep modes are configured through the PMU0CF register. Wake-up sources are enabled by writing 1 to the corresponding wake-up source enable bit. Wake-up sources must be re-enabled each time the device is placed in suspend or sleep mode, in the same write that places the device in the low power mode. The reset pin is always enabled as a wake-up source. On the falling edge of RST, the device will be awaken from sleep mode. The device must remain awake for more than 15 µs in order for the reset to take place. 14.7. Determining the Event that Caused the Last Wakeup When waking from idle mode, the CPU will vector to the interrupt which caused it to wake up. When waking from stop mode, the RSTSRC register may be read to determine the cause of the last reset. Upon exit from suspend or sleep mode, the wake-up flags in the PMU0CF register can be read to determine the event which caused the device to wake up. After waking up, the wake-up flags will continue to be updated if any of the wake-up events occur. Wake-up flags are always updated, even if they are not enabled as wake-up sources. All wake-up flags enabled as wake-up sources in PMU0CF must be cleared before the device can enter suspend or sleep mode. After clearing the wake-up flags, each of the enabled wake-up events should be checked in the individual peripherals to ensure that a wake-up event did not occur while the wake-up flags were being cleared. 162 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 14.1. PMU0CF: Power Management Unit Configuration1,2 Bit 7 6 5 4 3 2 1 0 Name SLEEP SUSPEND CLEAR RSTWK RTCFWK RTCAWK PMATWK CPT0WK Type W W W R R/W R/W R/W R/W Reset 0 0 0 Varies Varies Varies Varies Varies SFR Page = 0x0; SFR Address = 0xB5 Bit Name Description 7 SLEEP 6 SUSPEND 5 Write Read Sleep Mode Select Writing 1 places the device in Sleep Mode. N/A Suspend Mode Select Writing 1 places the device in Suspend Mode. N/A CLEAR Wake-up Flag Clear Writing 1 clears all wakeup flags. N/A 4 RSTWK Reset Pin Wake-up Flag N/A Set to 1 if a falling edge has been detected on RST. 3 RTCFWK SmaRTClock Oscillator Fail Wake-up Source Enable and Flag 0: Disable wake-up on SmaRTClock Osc. Fail. 1: Enable wake-up on SmaRTClock Osc. Fail. Set to 1 if the SmaRTClock Oscillator has failed. 2 RTCAWK SmaRTClock Alarm Wake-up Source Enable and Flag 0: Disable wake-up on SmaRTClock Alarm. 1: Enable wake-up on SmaRTClock Alarm. Set to 1 if a SmaRTClock Alarm has occurred. 1 PMATWK Port Match Wake-up Source Enable and Flag 0: Disable wake-up on Port Match Event. 1: Enable wake-up on Port Match Event. Set to 1 if a Port Match Event has occurred. 0 CPT0WK Comparator0 Wake-up Source Enable and Flag 0: Disable wake-up on Comparator0 rising edge. 1: Enable wake-up on Comparator0 rising edge. Set to 1 if Comparator0 rising edge has occurred. Notes: 1. Read-modify-write operations (ORL, ANL, etc.) should not be used on this register. Wake-up sources must be re-enabled each time the SLEEP or SUSPEND bits are written to 1. 2. The Low Power Internal Oscillator cannot be disabled and the MCU cannot be placed in Suspend or Sleep Mode if any wake-up flags are set to 1. Software should clear all wake-up sources after each reset and after each wake-up from Suspend or Sleep Modes. 3. PMU0 requires two system clocks to update the wake-up source flags after waking from Suspend mode. The wake-up source flags will read ‘0’ during the first two system clocks following the wake from Suspend mode. Rev. 1.0 163 Si1010/1/2/3/4/5 SFR Definition 14.2. PMU0MD: Power Management Unit Mode Bit 7 Name RTCOE 6 5 WAKEOE MONDIS 4 3 2 1 0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0xF; SFR Address = 0xB5 Bit Name 7 RTCOE Function Buffered SmaRTClock Output Enable. Enables the buffered SmaRTClock oscillator output on P0.2. 0: Buffered SmaRTClock output not enabled. 1: Buffered SmaRTClock output not enabled. 6 WAKEOE Wakeup Request Output Enable. Enables the Sleep Mode wake-up request signal on P0.3. 0: Wake-up request signal is not enabled. 1: Wake-up request signal is enabled. 5 MONDIS VBAT Supply Monitor Disable. Writing a 1 to this bit disables the VBAT supply monitor. 4:0 164 Unused Read = 00000b. Write = Don’t Care. Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 14.3. PCON: Power Management Control Register Bit 7 6 5 4 3 2 1 0 Name GF[5:0] STOP IDLE Type R/W W W 0 0 Reset 0 0 0 0 SFR Page = All Pages; SFR Address = 0x87 Bit Name Description 7:2 GF[5:0] 1 0 0 0 Write Read General Purpose Flags Sets the logic value. Returns the logic value. STOP Stop Mode Select Writing 1 places the device in Stop Mode. N/A IDLE Idle Mode Select Writing 1 places the device in Idle Mode. N/A 14.8. Power Management Specifications See Table 4.5 on page 61 for detailed Power Management Specifications. Rev. 1.0 165 Si1010/1/2/3/4/5 15. Cyclic Redundancy Check Unit (CRC0) Si1010/1/2/3/4/5 devices include a cyclic redundancy check unit (CRC0) that can perform a CRC using a 16-bit or 32-bit polynomial. CRC0 accepts a stream of 8-bit data written to the CRC0IN register. CRC0 posts the 16-bit or 32-bit result to an internal register. The internal result register may be accessed indirectly using the CRC0PNT bits and CRC0DAT register, as shown in Figure 15.1. CRC0 also has a bit reverse register for quick data manipulation. 8 CRC0CN CRC0IN Automatic CRC Controller Flash Memory CRC0AUTO CRC0SEL CRC0INIT CRC0VAL CRC0PNT1 CRC0PNT0 CRC0FLIP Write 8 CRC Engine CRC0CNT 32 RESULT 8 8 8 8 4 to 1 MUX 8 CRC0DAT CRC0FLIP Read Figure 15.1. CRC0 Block Diagram 15.1. CRC Algorithm The Si1010/1/2/3/4/5 CRC unit generates a CRC result equivalent to the following algorithm: 1. XOR the input with the most-significant bits of the current CRC result. If this is the first iteration of the CRC unit, the current CRC result will be the set initial value (0x00000000 or 0xFFFFFFFF). 2. If the MSB of the CRC result is set, shift the CRC result and XOR the result with the selected polynomial. 3. If the MSB of the CRC result is not set, shift the CRC result. The algorithm is also described in the following example. 166 Rev. 1.0 Si1010/1/2/3/4/5 The 16-bit Si1010/1/2/3/4/5 CRC algorithm can be described by the following code: unsigned short UpdateCRC (unsigned short CRC_acc, unsigned char CRC_input) { unsigned char i; // loop counter #define POLY 0x1021 // Create the CRC "dividend" for polynomial arithmetic (binary arithmetic // with no carries) CRC_acc = CRC_acc ^ (CRC_input << 8); // "Divide" the poly into the dividend using CRC XOR subtraction // CRC_acc holds the "remainder" of each divide // // Only complete this division for 8 bits since input is 1 byte for (i = 0; i < 8; i++) { // Check if the MSB is set (if MSB is 1, then the POLY can "divide" // into the "dividend") if ((CRC_acc & 0x8000) == 0x8000) { // if so, shift the CRC value, and XOR "subtract" the poly CRC_acc = CRC_acc << 1; CRC_acc ^= POLY; } else { // if not, just shift the CRC value CRC_acc = CRC_acc << 1; } } // Return the final remainder (CRC value) return CRC_acc; } Table 15.1 lists several input values and the associated outputs using the 16-bit Si1010/1/2/3/4/5 CRC algorithm: Table 15.1. Example 16-Bit CRC Outputs Input Output 0x63 0x8C 0x7D 0xAA, 0xBB, 0xCC 0x00, 0x00, 0xAA, 0xBB, 0xCC 0xBD35 0xB1F4 0x4ECA 0x6CF6 0xB166 Rev. 1.0 167 Si1010/1/2/3/4/5 15.2. Preparing for a CRC Calculation To prepare CRC0 for a CRC calculation, software should select the desired polynomial and set the initial value of the result. Two polynomials are available: 0x1021 (16-bit) and 0x04C11DB7 (32-bit). The CRC0 result may be initialized to one of two values: 0x00000000 or 0xFFFFFFFF. The following steps can be used to initialize CRC0. 1. Select a polynomial (Set CRC0SEL to 0 for 32-bit or 1 for 16-bit). 2. Select the initial result value (Set CRC0VAL to 0 for 0x00000000 or 1 for 0xFFFFFFFF). 3. Set the result to its initial value (Write 1 to CRC0INIT). 15.3. Performing a CRC Calculation Once CRC0 is initialized, the input data stream is sequentially written to CRC0IN, one byte at a time. The CRC0 result is automatically updated after each byte is written. The CRC engine may also be configured to automatically perform a CRC on one or more Flash sectors. The following steps can be used to automatically perform a CRC on Flash memory. 1. Prepare CRC0 for a CRC calculation as shown above. 2. Write the index of the starting page to CRC0AUTO. 3. Set the AUTOEN bit in CRC0AUTO. 4. Write the number of Flash sectors to perform in the CRC calculation to CRC0CNT. Note: Each Flash sector is 512 bytes on ‘F91x and ‘F90x devices. 5. Write any value to CRC0CN (or OR its contents with 0x00) to initiate the CRC calculation. The CPU will not execute code any additional code until the CRC operation completes. See the note in SFR Definition 15.1. CRC0CN: CRC0 Control for more information on how to properly initiate a CRC calculation. 6. Clear the AUTOEN bit in CRC0AUTO. 7. Read the CRC result using the procedure below. 15.4. Accessing the CRC0 Result The internal CRC0 result is 32-bits (CRC0SEL = 0b) or 16-bits (CRC0SEL = 1b). The CRC0PNT bits select the byte that is targeted by read and write operations on CRC0DAT and increment after each read or write. The calculation result will remain in the internal CR0 result register until it is set, overwritten, or additional data is written to CRC0IN. 168 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 15.1. CRC0CN: CRC0 Control Bit 7 6 5 4 3 2 CRC0SEL CRC0INIT CRC0VAL Name Type R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 SFR Page = 0xF; SFR Address = 0x92 Bit Name 7:5 Unused 4 CRC0SEL 1 0 CRC0PNT[1:0] R/W 0 0 Function Read = 000b; Write = Don’t Care. CRC0 Polynomial Select Bit. This bit selects the CRC0 polynomial and result length (32-bit or 16-bit). 0: CRC0 uses the 32-bit polynomial 0x04C11DB7 for calculating the CRC result. 1: CRC0 uses the 16-bit polynomial 0x1021 for calculating the CRC result. 3 CRC0INIT CRC0 Result Initialization Bit. Writing a 1 to this bit initializes the entire CRC result based on CRC0VAL. 2 CRC0VAL CRC0 Set Value Initialization Bit. This bit selects the set value of the CRC result. 0: CRC result is set to 0x00000000 on write of 1 to CRC0INIT. 1: CRC result is set to 0xFFFFFFFF on write of 1 to CRC0INIT. 1:0 CRC0PNT[1:0] CRC0 Result Pointer. Specifies the byte of the CRC result to be read/written on the next access to CRC0DAT. The value of these bits will auto-increment upon each read or write. For CRC0SEL = 0: 00: CRC0DAT accesses bits 7–0 of the 32-bit CRC result. 01: CRC0DAT accesses bits 15–8 of the 32-bit CRC result. 10: CRC0DAT accesses bits 23–16 of the 32-bit CRC result. 11: CRC0DAT accesses bits 31–24 of the 32-bit CRC result. For CRC0SEL = 1: 00: CRC0DAT accesses bits 7–0 of the 16-bit CRC result. 01: CRC0DAT accesses bits 15–8 of the 16-bit CRC result. 10: CRC0DAT accesses bits 7–0 of the 16-bit CRC result. 11: CRC0DAT accesses bits 15–8 of the 16-bit CRC result. Note: Upon initiation of an automatic CRC calculation, the third opcode byte fetched from program memory is indeterminate. Therefore, writes to CRC0CN that initiate a CRC operation must be immediately followed by a benign 3-byte instruction whose third byte is a don’t care. An example of such an instruction is a 3-byte MOV that targets the CRC0FLIP register. When programming in ‘C’, the dummy value written to CRC0FLIP should be a non-zero value to prevent the compiler from generating a 2-byte MOV instruction. Rev. 1.0 169 Si1010/1/2/3/4/5 SFR Definition 15.2. CRC0IN: CRC0 Data Input Bit 7 6 5 4 3 Name CRC0IN[7:0] Type R/W Reset 0 0 0 0 0 SFR Page = 0xF; SFR Address = 0x93 Bit Name 7:0 CRC0IN[7:0] 2 1 0 0 0 0 Function CRC0 Data Input. Each write to CRC0IN results in the written data being computed into the existing CRC result according to the CRC algorithm described in Section 15.1 SFR Definition 15.3. CRC0DAT: CRC0 Data Output Bit 7 6 5 4 3 Name CRC0DAT[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0xF; SFR Address = 0x91 Bit Name 0 2 1 0 0 0 0 Function 7:0 CRC0DAT[7:0] CRC0 Data Output. Each read or write performed on CRC0DAT targets the CRC result bits pointed to by the CRC0 Result Pointer (CRC0PNT bits in CRC0CN). 170 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 15.4. CRC0AUTO: CRC0 Automatic Control Bit 7 6 5 Name AUTOEN CRCDONE Type R/W R/W R/W Reset 0 1 0 4 AUTOEN 2 1 0 0 0 CRC0ST[4:0] R/W 0 SFR Page = 0xF; SFR Address = 0x96 Bit Name 7 3 0 0 Function Automatic CRC Calculation Enable. When AUTOEN is set to 1, any write to CRC0CN will initiate an automatic CRC starting at Flash sector CRC0ST and continuing for CRC0CNT sectors. 6 CRCDONE CRCDONE Automatic CRC Calculation Complete. Set to 0 when a CRC calculation is in progress. Code execution is stopped during a CRC calculation; therefore, reads from firmware will always return 1. 5 Unused 4:0 CRC0ST[4:0] Read = 00b; Write = Don’t Care. Automatic CRC Calculation Starting Flash Sector. These bits specify the Flash sector to start the automatic CRC calculation. The starting address of the first Flash sector included in the automatic CRC calculation is CRC0ST x Page Size. Note: The Page Size is 512 bytes. Rev. 1.0 171 Si1010/1/2/3/4/5 SFR Definition 15.5. CRC0CNT: CRC0 Automatic Flash Sector Count Bit 7 6 5 4 3 Type R/W R/W R/W Reset 0 0 0 0 0 0 R/W 0 SFR Page = 0xF; SFR Address = 0x97 Bit Name 4:0 1 CRC0CNT[4:0] Name 7:5 2 Unused 0 0 Function Read = 000b; Write = Don’t Care. CRC0CNT[4:0] Automatic CRC Calculation Flash Sector Count. These bits specify the number of Flash sectors to include in an automatic CRC calculation. The starting address of the last Flash sector included in the automatic CRC calculation is (CRC0ST+CRC0CNT) x Page Size. Note: The Page Size is 512 bytes. 172 Rev. 1.0 Si1010/1/2/3/4/5 15.5. CRC0 Bit Reverse Feature CRC0 includes hardware to reverse the bit order of each bit in a byte as shown in Figure 15.2. Each byte of data written to CRC0FLIP is read back bit reversed. For example, if 0xC0 is written to CRC0FLIP, the data read back is 0x03. Bit reversal is a useful mathematical function used in algorithms such as the FFT. CRC0FLIP Write CRC0FLIP Read Figure 15.2. Bit Reverse Register SFR Definition 15.6. CRC0FLIP: CRC0 Bit Flip Bit 7 6 5 4 3 Name CRC0FLIP[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0xF; SFR Address = 0x95 Bit Name 7:0 CRC0FLIP[7:0] 0 2 1 0 0 0 0 Function CRC0 Bit Flip. Any byte written to CRC0FLIP is read back in a bit-reversed order, i.e., the written LSB becomes the MSB. For example: If 0xC0 is written to CRC0FLIP, the data read back will be 0x03. If 0x05 is written to CRC0FLIP, the data read back will be 0xA0. Rev. 1.0 173 Si1010/1/2/3/4/5 16. On-Chip DC-DC Converter (DC0) Si1014/5 devices include an on-chip dc-dc converter to allow operation from a single cell battery with a supply voltage as low as 0.9 V. The dc-dc converter is a switching boost converter with an input voltage range of 0.9V to 3.6 V and a programmable output voltage range of 1.8 to 3.3 V. The default output voltage is 1.9 V when the input is less than 1.9 V. Since the dc-dc converter uses a boost architecture, the output voltage will always be greater than or equal to the input voltage. The dc-dc converter can supply the system with up to 65 mW of regulated power (or up to 100 mW in some applications) and can be used for powering other devices in the system. This allows the most flexibility when interfacing to sensors and other analog signals which typically require a higher supply voltage than a single-cell battery can provide. Figure 16.1 shows a block diagram of the dc-dc converter. During normal operation in the first half of the switching cycle, the Duty Cycle Control switch is closed and the Diode Bypass switch is open. Since the output voltage is higher than the voltage at the DCEN pin, no current flows through the diode and the load is powered from the output capacitor. During this stage, the DCEN pin is connected to ground through the Duty Cycle Control switch, generating a positive voltage across the inductor and forcing its current to ramp up. In the second half of the switching cycle, the Duty Cycle control switch is opened and the Diode Bypass switch is closed. This connects DCEN directly to VDD_MCU/DC+ and forces the inductor current to charge the output capacitor. Once the inductor transfers its stored energy to the output capacitor, the Duty Cycle Control switch is closed, the Diode Bypass switch is opened, and the cycle repeats. The dc-dc converter has a built in voltage reference and oscillator, and will automatically limit or turn off the switching activity in case the peak inductor current rises beyond a safe limit or the output voltage rises above the programmed target value. This allows the dc-dc converter output to be safely overdriven by a secondary power source (when available) in order to preserve battery life. The dc-dc converter’s settings can be modified using SFR registers which provide the ability to change the target output voltage, oscillator frequency or source, Diode Bypass switch resistance, peak inductor current, and minimum duty cycle. DC/DC Converter VBAT VDD_MCU/DC+ 0.68 uH DCEN Diode Bypass 4.7 uF Duty Cycle Control Control Logic DC0CN Voltage Reference DC0CF DC/DC Oscillator 1uF Iload DC0MD GND/VBAT- Lparasitic Lparasitic GND_MCU/DC- Figure 16.1. DC-DC Converter Block Diagram 174 Rev. 1.0 Cload Si1010/1/2/3/4/5 16.1. Startup Behavior On initial power-on, the dc-dc converter outputs a constant 50% duty cycle until there is sufficient voltage on the output capacitor to maintain regulation. The size of the output capacitor and the amount of load current present during startup will determine the length of time it takes to charge the output capacitor. During initial power-on reset, the maximum peak inductor current threshold, which triggers the overcurrent protection circuit, is set to approximately 125 mA. This generates a “soft-start” to limit the output voltage slew rate and prevent excessive in-rush current at the output capacitor. In order to ensure reliable startup of the dc-dc converter, the following restrictions have been imposed: The maximum dc load current allowed during startup is given in Table 4.16 on page 68. If the dc-dc converter is powering external sensors or devices through the VDD_MCU/DC+ pin or through GPIO pins, then the current supplied to these sensors or devices is counted towards this limit. The in-rush current into capacitors does not count towards this limit. The maximum total output capacitance is given in Table 4.16 on page 68. This value includes the required 1 µF ceramic output capacitor and any additional capacitance connected to the VDD_MCU/DC+ pin. Once initial power-on is complete, the peak inductor current limit can be increased by software as shown in Table 16.1. Limiting the peak inductor current can allow the device to start up near the battery’s end of life. . Table 16.1. IPeak Inductor Current Limit Settings SWSEL ILIMIT Peak Current (mA) Normal Power Mode Peak Current (mA) Low Power Mode 1 0 100 75 1 1 125 100 0 0 250 125 0 1 500 250 The peak inductor current is dependent on several factors including the dc load current and can be estimated using following equation: I PK = 2 I LOAD VDD/DC+ – VBAT -----------------------------------------------------------------------------------------efficiency inductance frequency efficiency = 0.80 inductance = 0.68 µH frequency = 2.4 MHz Rev. 1.0 175 Si1010/1/2/3/4/5 16.2. High Power Applications The dc-dc converter is designed to provide the system with 65 mW of output power, however, it can safely provide up to 100 mW of output power without any risk of damage to the device. For high power applications, the system should be carefully designed to prevent unwanted VBAT and VDD_MCU/DC+ Supply Monitor resets, which are more likely to occur when the dc-dc converter output power exceeds 65mW. In addition, output power above 65 mW causes the dc-dc converter to have relaxed output regulation, high output ripple and more analog noise. At high output power, an inductor with low DC resistance should be chosen in order to minimize power loss and maximize efficiency. The combination of high output power and low input voltage will result in very high peak and average inductor currents. If the power supply has a high internal resistance, the transient voltage on the VBAT terminal could drop below 0.9 V and trigger a VBAT Supply Monitor Reset, even if the open-circuit voltage is well above the 0.9 V threshold. While this problem is most often associated with operation from very small batteries or batteries that are near the end of their useful life, it can also occur when using bench power supplies that have a slow transient response; the supply’s display may indicate a voltage above 0.9 V, but the minimum voltage on the VBAT pin may be lower. A similar problem can occur at the output of the dc-dc converter: using the default low current limit setting (125 mA) can trigger VDD Supply Monitor resets if there is a high transient load current, particularly if the programmed output voltage is at or near 1.8 V. 16.3. Pulse Skipping Mode The dc-dc converter allows the user to set the minimum pulse width such that if the duty cycle needs to decrease below a certain width in order to maintain regulation, an entire "clock pulse" will be skipped. Pulse skipping can provide substantial power savings, particularly at low values of load current. The converter will continue to maintain a minimum output voltage at its programmed value when pulse skipping is employed, though the output voltage ripple can be higher. Another consideration is that the dc-dc will operate with pulse-frequency modulation rather than pulse-width modulation, which makes the switching frequency spectrum less predictable; this could be an issue if the dc-dc converter is used to power a radio. Figure 4.5 and Figure 4.6 on page 53 and 54 show the effect of pulse skipping on power consumption. 16.4. Enabling the DC-DC Converter On power-on reset, the state of the DCEN pin is sampled to determine if the device will power up in onecell or two-cell mode. In two-cell mode, the dc-dc converter always remains disabled. In one-cell mode, the dc-dc converter remains disabled in Sleep Mode, and enabled in all other power modes. See Section “14. Power Management” on page 157 for complete details on available power modes. The dc-dc converter is enabled (one-cell mode) in hardware by placing a 0.68 µH inductor between DCEN and VBAT. The dc-dc converter is disabled (two-cell mode) by shorting DCEN directly to GND. The DCEN pin should never be left floating. The device can only switch between one-cell and two-cell mode during a power-on reset. See Section “18. Reset Sources” on page 185 for more information regarding reset behavior. Figure 16.2 shows the two dc-dc converter configuration options. 176 Rev. 1.0 Si1010/1/2/3/4/5 0.68 uH DC-DC Converter Enabled 0.9 to 1.8 V Supply Voltage VBAT GND/VBAT- DCEN (one-cell mode) DC-DC Converter Disabled 1 uF 4.7 uF VBAT GND/VBAT- DCEN 1.8 to 3.6 V Supply Voltage GND_MCU/ VDD_MCU/ DCDC+ GND_MCU/ DCVDD_MCU/ DC+ (two-cell mode) Figure 16.2. DC-DC Converter Configuration Options When the dc-dc converter “Enabled” configuration (one-cell mode) is chosen, the following guidelines apply: In most cases, the GND/VBAT– pin should not be externally connected to GND. The 0.68 µH inductor should be placed as close as possible to the DCEN pin for maximum efficiency. The 4.7 µF capacitor should be placed as close as possible to the inductor. The current loop including GND/VBAT–, the 4.7 µF capacitor, the 0.68 µH inductor and the DCEN pin should be made as short as possible to minimize capacitance. The PCB traces connecting VDD_MCU/DC+ to the output capacitor and the output capacitor to GND_MCU/DC– should be as short and as thick as possible in order to minimize parasitic inductance. Rev. 1.0 177 Si1010/1/2/3/4/5 16.5. Minimizing Power Supply Noise To minimize noise on the power supply lines, the GND/VBAT- and GND_MCU/DC- pins should be kept separate, as shown in Figure 16.2; GND_MCU/DC- should be connected to the pc board ground plane. The large decoupling capacitors in the input and output circuits ensure that each supply is relatively quiet with respect to its own ground. However, connecting a circuit element "diagonally" (e.g., connecting an external chip between VDD_MCU/DC+ and GND/VBAT-, or between VBAT and GND_MCU/DC-) can result in high supply noise across that circuit element. To accommodate situations in which ADC0 is sampling a signal that is referenced to one of the external grounds, we recommend using the Analog Ground Reference (P0.1/AGND) option described in Section 5.12. This option prevents any voltage differences between the internal chip ground and the external grounds from modulating the ADC input signal. If this option is enabled, the P0.1 pin should be tied to the ground reference of the external analog input signal. When using the ADC with the dc-dc converter, we also recommend enabling the SYNC bit in the DC0CN register to minimize interference. These general guidelines provide the best performance in most applications, though some situations may benefit from experimentation to eliminate any residual noise issues. Examples might include tying the grounds together, using additional low-inductance decoupling caps in parallel with the recommended ones, investigating the effects of different dc-dc converter settings, etc. 16.6. Selecting the Optimum Switch Size The dc-dc converter has two built-in switches (the diode bypass switch and duty cycle control switch). To maximize efficiency, one of two switch sizes may be selected. The large switches are ideal for carrying high currents and the small switches are ideal for low current applications. The ideal switchover point to switch from the small switches to the large switches varies with the programmed output voltage. At an output voltage of 2 V, the ideal switchover point is at approximately 4 mA total output current. At an output voltage of 3 V, the ideal switchover point is at approximately 8 mA total output current. 16.7. DC-DC Converter Clocking Options The dc-dc converter may be clocked from its internal oscillator, or from any system clock source, selectable by the CLKSEL bit (DC0CF.0). The dc-dc converter internal oscillator frequency is approximately 2.4 MHz. For a more accurate clock source, the system clock, or a divided version of the system clock may be used as the dc-dc clock source. The dc-dc converter has a built in clock divider (configured using DC0CF[6:5]) which allows any system clock frequency over 1.6 MHz to generate a valid clock in the range of 1.6 to 3.2 MHz. When the precision internal oscillator is selected as the system clock source, the OSCICL register may be used to fine tune the oscillator frequency and the dc-dc converter clock. The oscillator frequency should only be decreased since it is factory calibrated at its maximum frequency. The minimum frequency which can be reached by the oscillator after taking into account process variations is approximately 16 MHz. The system clock routed to the dc-dc converter clock divider also may be inverted by setting the CLKINV bit (DC0CF.3) to logic 1. These options can be used to minimize interference in noise sensitive applications. 178 Rev. 1.0 Si1010/1/2/3/4/5 16.8. DC-DC Converter Behavior in Sleep Mode When the Si1014/5 devices are placed in Sleep mode, the dc-dc converter is disabled, and the VDD_MCU/DC+ output is internally connected to VBAT by default. This behavior ensures that the GPIO pins are powered from a low-impedance source during sleep mode. If the GPIO pins are not used as inputs or outputs during sleep mode, then the VDD_MCU/DC+ output can be made to float during Sleep mode by setting the VDDSLP bit in the DC0CF register to 1. Setting this bit can provide power savings in two ways. First, if the sleep interval is relatively short and the VDD_MCU/DC+ load current (include leakage currents) is negligible, then the capacitor on VDD_MCU/DC+ will maintain the output voltage near the programmed value, which means that the VDD_MCU/DC+ capacitor will not need to be recharged upon every wake up event. The second power advantage is that internal or external low-power circuits that require more than 1.8 V can continue to function during Sleep mode without operating the dc-dc converter, powered by the energy stored in the 1 µF output decoupling capacitor. For example, the Si1014/5 comparators require about 0.4 µA when operating in their lowest power mode. If the dc-dc converter output were increased to 3.3 V just before putting the device into Sleep mode, then the comparator could be powered for more than 3 seconds before the output voltage dropped to 1.8 V. In this example, the overall energy consumption would be much lower than if the dc-dc converter were kept running to power the comparator. If the load current on VDD_MCU/DC+ is high enough to discharge the VDD_MCU/DC+ capacitance to a voltage lower than VBAT during the sleep interval, an internal diode will prevent VDD_MCU/DC+ from dropping more than a few hundred millivolts below VBAT. There may be some additional leakage current from VBAT to ground when the VDD_MCU/DC+ level falls below VBAT, but this leakage current should be small compared to the current from VDD_MCU/DC+. The amount of time that it takes for a device configured in one-cell mode to wake up from Sleep mode depends on a number of factors, including the dc-dc converter clock speed, the settings of the SWSEL, ILIMIT, and LPEN bits, the battery internal resistance, the load current, and the difference between the VBAT voltage level and the programmed output voltage. The wake up time can be as short as 2 µs, though it is more commonly in the range of 5 to 10 µs, and it can exceed 50 µs under extreme conditions. See Section “14. Power Management” on page 157 for more information about sleep mode. 16.9. Bypass Mode During normal operation, if the dc-dc converter input voltage exceeds the programmed output voltage, the converter will stop switching and the Diode Bypass switch will remain in the “on” state. The output voltage will be equal to the input voltage minus any resistive loss in the switch and all of the converter’s analog circuits will remain biased. The bypass feature automatically shuts off the dc-dc converter when the input voltage is greater than the programmed output voltage by 150 mV. In bypass, the Diode Bypass switch and dc-dc converter bias currents are disabled except for the voltage comparison circuitry (~ 3 µA, depending on the configuration settings in the DC0MD register). If the input voltage drops within 50 mV of the programmed output value, then the dc-dc converter automatically starts operating in the normal state. There is 100 mV voltage hysteresis built in the bypass comparator to enhance stability. The bypass mode increases system operating time in systems which have a minimum operating voltage higher than the battery end of life voltage. For instance, if an external chip requires a minimum supply voltage of 2.7 V and a lithium coin cell battery is used as power source (end-of-life voltage is approximately 2 V), then the C8051F912/902’s dc-dc converter could be configured for an output voltage of 2.7 V with bypass mode enabled. The dc-dc converter would be bypassed when the battery was fresh, but as soon as the battery voltage dropped below 2.75 V, the dc-dc converter would turn on to ensure that the external chip was provided with a minimum of 2.7 V for the remainder of the battery life. Rev. 1.0 179 Si1010/1/2/3/4/5 16.10. Low Power Mode Setting the LPEN bit in the DC0CF register will enable a Low Power Mode for the dc-dc converter. In Low Power Mode, the bias currents are substantially reduced, which can lead to an efficiency improvement with light load currents (generally less than a few mA). The drawback to this mode is that the response time of the converter’s analog blocks is increased; larger delay in the circuits controlling the Diode Bypass switch can lead to loss of efficiency at medium and high load currents due to reverse leakage in the switch. The Low power mode also reduces the peak inductor current limit as shown in Table 16.1. 16.11. Passive Diode Mode Setting the EXTDEN bit in DC0MD enables the Passive Diode Mode. In this mode, the control circuits for the Diode Bypass switch are disabled, which reduces the converter’s quiescent operating current. An external Schottky diode may be connected between the DCEN (anode) and VDD_MCU/DC+ (cathode) pins. Under light load conditions, an external diode is typically not required. There are two situations in which this mode can prove beneficial. First is with very light load currents, where the efficiency is dominated by the converter’s quiescent current. The converter will use an internal p-n junction diode to transfer current from the inductor to the output capacitor; although there is a larger voltage drop (and power loss) across a passive diode, the overall efficiency may be improved due to the reduction in quiescent current. The second situation is when output power is very high. In that case, efficiency can suffer because some reverse current can flow in the Diode Bypass switch before the control circuitry turns the switch off. Putting the device in Passive Diode Mode and optionally connecting an external Schottky diode between the DCEN and VDD_MCU/DC+ pins (parallel to the internal diode) may provide higher efficiency in some applications than using the internal Diode Bypass switch. 180 Rev. 1.0 Si1010/1/2/3/4/5 16.12. DC-DC Converter Register Descriptions The SFRs used to configure the dc-dc converter are described in the following register descriptions. The reset values for these registers can be used as-is in most systems; therefore, no software intervention or initialization is required. SFR Definition 16.1. DC0CN: DC-DC Converter Control Bit 7 6 5 4 3 2 1 Name MINPW SWSEL Reserved SYNC VSEL Type R/W R/W R/W R/W R/W 1 0 0 Reset 0 0 SFR Page = 0x0; SFR Address = 0x97 Bit Name 7:6 0 0 0 1 Function MINPW[1:0] DC-DC Converter Minimum Pulse Width. Specifies the minimum pulse width. 00: No minimum duty cycle. 01: Minimum pulse width is 20 ns. 10: Minimum pulse width is 40 ns. 11: Minimum pulse width is 80 ns. 5 SWSEL DC-DC Converter Switch Select. Selects one of two possible converter switch sizes to maximize efficiency. 0: The large switches are selected (best efficiency for high output currents). 1: The small switches are selected (best efficiency for low output currents). 4 Reserved 3 SYNC Reserved. Always Write to 0. ADC0 Synchronization Enable. When synchronization is enabled, the ADC0SC[4:0] bits in the ADC0CF register must be set to 00000b. 0: The ADC is not synchronized to the dc-dc converter. 1: The ADC is synchronized to the dc-dc converter. ADC0 tracking is performed during the longest quiet time of the dc-dc converter switching cycle and ADC0 SAR clock is also synchronized to the dc-dc converter switching cycle. 2:0 VSEL[2:0] DC-DC Converter Output Voltage Select. Specifies the target output voltage. 000: Target output voltage is 1.8 V. 001: Target output voltage is 1.9 V. 010: Target output voltage is 2.0 V. 011: Target output voltage is 2.1 V. 100: Target output voltage is 2.4 V. 101: Target output voltage is 2.7 V. 110: Target output voltage is 3.0 V. 111: Target output voltage is 3.3 V. Rev. 1.0 181 Si1010/1/2/3/4/5 SFR Definition 16.2. DC0CF: DC-DC Converter Configuration Bit 7 6 Name LPEN Type R/W R/W Reset 0 0 5 4 3 2 1 0 AD0CKINV CLKINV ILIMIT VDDSLP CLKSEL R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 CLKDIV[1:0] SFR Page = 0x0; SFR Address = 0x96 Bit Name 7 LPEN Function Low Power Mode Enable. Enables the dc-dc low power mode which reduces bias currents, reduces peak inductor current, and increases efficiency for low load currents. Only available on ‘F912 and ‘F902 devices. 0: Low Power Mode Disabled. 1: Low Power Mode Enabled. 6:5 CLKDIV[1:0] DC-DC Clock Divider. Divides the dc-dc converter clock when the system clock is selected as the clock source for dc-dc converter. These bits are ignored when the dc-dc converter is clocked from its local oscillator. 00: The dc-dc converter clock is system clock divided by 1. 01: The dc-dc converter clock is system clock divided by 2. 10: The dc-dc converter clock is system clock divided by 4. 11: The dc-dc converter clock is system clock divided by 8. 4 AD0CKINV ADC0 Clock Inversion (Clock Invert During Sync). Inverts the ADC0 SAR clock derived from the dc-dc converter clock when the SYNC bit (DC0CN.3) is enabled. This bit is ignored when the SYNC bit is set to zero. 0: ADC0 SAR clock is inverted. 1: ADC0 SAR clock is not inverted. 3 CLKINV DC-DC Converter Clock Invert. Inverts the system clock used as the input to the dc-dc clock divider. 0: The dc-dc converter clock is not inverted. 1: The dc-dc converter clock is inverted. 2 ILIMIT Peak Current Limit Threshold. Sets the threshold for the maximum allowed peak inductor current according to Table 16.1. 1 VDDSLP VDD-DC+ Sleep Mode Connection. Specifies the power source for VDD_MCU/DC+ in Sleep Mode when the dc-dc converter is enabled. 0: VDD-DC+ connected to VBAT in Sleep Mode. 1: VDD-DC+ is floating in Sleep Mode. 0 CLKSEL DC-DC Converter Clock Source Select. Specifies the dc-dc converter clock source. 0: The dc-dc converter is clocked from its local oscillator. 1: The dc-dc converter is clocked from the system clock. 182 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 16.3. DC0MD: DC-DC Mode Bit 7 6 5 4 3 BYPFLG Name Type R/W R/W R/W R/W R Reset 0 0 0 0 Varies SFR Page = 0xF; SFR Address = 0x94 Bit Name 2 1 0 BYPSEL[1:0] PASDEN R/W R/W 0 0 0 Function 7:4 Unused Read = 0000b, Write = don’t care. 3 BYPFLG Bypass Indicator. Indicates when the dc-dc converter is operating in bypass mode. 0: DC0 is not operating in bypass mode. 1: DC0 is operating in bypass mode. 2:1 BYPSEL[1:0] Bypass Mode Select. Selects the bypass settings. 00: Bypass mode disabled (highest supply current when the input voltage exceeds the programmed output voltage). 01: Bypass enabled (auto switch), dc-dc oscillator enabled (fast response time) 10: Bypass enabled (auto switch), dc-dc oscillator disabled (reduced supply current) 11: The dc-dc converter is forced into bypass mode (lowest supply current when the input voltage exceeds the programmed output voltage). 0 PASDEN Passive Diode Mode Enable. Passive external diode mode. 0: Passive diode mode disabled. 1: Passive diode mode enabled. 16.13. DC-DC Converter Specifications See Table 4.16 on page 68 for a detailed listing of dc-dc converter specifications. Rev. 1.0 183 Si1010/1/2/3/4/5 17. Voltage Regulator (VREG0) Si1010/1/2/3/4/5 devices include an internal voltage regulator (VREG0) to regulate the internal core supply to 1.8 V from a VDD_MCU/DC+ supply of 1.8 to 3.6 V. Electrical characteristics for the on-chip regulator are specified in the Electrical Specifications chapter. The REG0CN register allows the Precision Oscillator Bias to be disabled, reducing supply current in all non-Sleep power modes. This bias should only be disabled when the precision oscillator is not being used. The internal regulator (VREG0) is disabled when the device enters Sleep Mode and remains enabled when the device enters Suspend Mode. See Section “14. Power Management” on page 157 for complete details about low power modes. SFR Definition 17.1. REG0CN: Voltage Regulator Control Bit 7 Name 6 5 4 Reserved Reserved OSCBIAS 3 2 1 0 Reserved Type R R/W R/W R/W R R R R/W Reset 0 0 0 1 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC9 Bit Name 7 Unused Function Read = 0b. Write = Don’t care. 6:5 Reserved Read = 0b. Must Write 0b. 4 OSCBIAS Precision Oscillator Bias. When set to 1, the bias used by the precision oscillator is forced on. If the precision oscillator is not being used, this bit may be cleared to 0 to save approximately 80 µA of supply current in all non-Sleep power modes. If disabled then re-enabled, the precision oscillator bias requires 4 µs of settling time. 3:1 0 Unused Read = 000b. Write = Don’t care. Reserved Read = 0b. Must Write 0b. 17.1. Voltage Regulator Electrical Specifications See Table 4.15 on page 67 for detailed Voltage Regulator Electrical Specifications. 184 Rev. 1.0 Si1010/1/2/3/4/5 18. Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: CIP-51 halts program execution Special Function Registers (SFRs) are initialized to their defined reset values External Port pins are forced to a known state Interrupts and timers are disabled All SFRs are reset to the predefined values noted in the SFR descriptions. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. Since the stack pointer SFR is reset, the stack is effectively lost, even though the data on the stack is not altered. The Port I/O latches are reset to 0xFF (all logic ones) in open-drain mode. Weak pullups are enabled during and after the reset. For VDD Monitor and power-on resets, the RST pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. Refer to Section “19. Clocking Sources” on page 194 for information on selecting and configuring the system clock source. The Watchdog Timer is enabled with the system clock divided by 12 as its clock source (Section “28.4. Watchdog Timer Mode” on page 370 details the use of the Watchdog Timer). Program execution begins at location 0x0000. Rev. 1.0 185 Si1010/1/2/3/4/5 VBAT VDD_MCU/DC+ Comparator 0 Px.x + - Px.x SmaRTClock Power On Reset Supply Monitor + - C0RSEF *On Si1010/1/2/3 devices, VBAT is internally connected to VDD_MCU. (wired-OR) RST '0' Enable RTC0RE Missing Clock Detector (oneshot) EN Reset Funnel PCA WDT (Software Reset) SWRSF System Clock Illegal Flash Operation WDT Enable MCD Enable EN CIP-51 Microcontroller Core System Reset System Reset Power Management Block (PMU0) Power-On Reset Reset Extended Interrupt Handler Figure 18.1. Reset Sources 18.1. Power-On (VBAT Supply Monitor) Reset During power-up, the device is held in a reset state and the RST pin is driven low until VBAT settles above VPOR. An additional delay occurs before the device is released from reset; the delay decreases as the VBAT ramp time increases (VBAT ramp time is defined as how fast VBAT ramps from 0 V to VPOR). Figure 18.3 plots the power-on and VDD monitor reset timing. For valid ramp times (less than 3 ms), the power-on reset delay (TPORDelay) is typically 3 ms (VBAT = 0.9 V), 7 ms (VBAT = 1.8 V), or 15 ms (VBAT = 3.6 V). Note: The maximum VDD ramp time is 3 ms; slower ramp times may cause the device to be released from reset before VBAT reaches the VPOR level. On exit from a power-on reset, the PORSF flag (RSTSRC.1) is set by hardware to logic 1. When PORSF is set, all of the other reset flags in the RSTSRC Register are indeterminate (PORSF is cleared by all other resets). Since all resets cause program execution to begin at the same location (0x0000), software can read the PORSF flag to determine if a power-up was the cause of reset. The contents of internal data memory should be assumed to be undefined after a power-on reset. The VBAT supply monitor can be disabled to save power by writing ‘1’ to the MONDIS (PMU0MD.5) bit. When the VBAT supply monitor is disabled, all reset sources will trigger a full POR and will re-enable the VBAT supply monitor. Note: Si1010/1/2/3 have the VBAT signal internally connected to VDD_MCU. 186 Rev. 1.0 volts Si1010/1/2/3/4/5 VBAT ~0.8 VPOR VB AT 0.6 ~0.5 See specification table for min/max voltages. t Logic HIGH Logic LOW RST TPORDelay Power-On Reset TPORDelay Power-On Reset Figure 18.2. Power-Fail Reset Timing Diagram Rev. 1.0 187 Si1010/1/2/3/4/5 18.2. Power-Fail (VDD_MCU/DC+ Supply Monitor) Reset Si1010/1/2/3/4/5 devices have a VDD_MCU/DC+ Supply Monitor that is enabled and selected as a reset source after each power-on or power-fail reset. When enabled and selected as a reset source, any power down transition or power irregularity that causes VDD_MCU/DC+ to drop below VRST will cause the RST pin to be driven low and the CIP-51 will be held in a reset state (see Figure 18.3). When VDD_MCU/DC+ returns to a level above VRST, the CIP-51 will be released from the reset state. After a power-fail reset, the PORSF flag reads 1, the contents of RAM invalid, and the VDD_MCU/DC+ supply monitor is enabled and selected as a reset source. The enable state of the VDD_MCU/DC+ supply monitor and its selection as a reset source is only altered by power-on and power-fail resets. For example, if the VDD_MCU/DC+ supply monitor is de-selected as a reset source and disabled by software, then a software reset is performed, the VDD_MCU/DC+ supply monitor will remain disabled and de-selected after the reset. In battery-operated systems, the contents of RAM can be preserved near the end of the battery’s usable life if the device is placed in Sleep Mode prior to a power-fail reset occurring. When the device is in Sleep Mode, the power-fail reset is automatically disabled and the contents of RAM are preserved as long as the VBAT supply does not fall below VPOR. A large capacitor can be used to hold the power supply voltage above VPOR while the user is replacing the battery. Upon waking from Sleep mode, the enable and reset source select state of the VDD_MCU/DC+ supply monitor are restored to the value last set by the user. To allow software early notification that a power failure is about to occur, the VDDOK bit is cleared when the VDD_MCU/DC+ supply falls below the VWARN threshold. The VDDOK bit can be configured to generate an interrupt. See Section “12. Interrupt Handler” on page 134 for more details. volts Important Note: To protect the integrity of Flash contents, the VDD_MCU/DC+ supply monitor must be enabled and selected as a reset source if software contains routines which erase or write Flash memory. If the VDD_MCU/DC+ supply monitor is not enabled, any erase or write performed on Flash memory will cause a Flash Error device reset. VDD/DC+ VDDWARN VRST VBAT VBATWARN VPOR t VDDOK SLEEP RST Active Mode Power-Fail Reset Sleep Mode RAM Retained - No Reset Note: Wakeup signal required after new battery insertion Figure 18.3. Power-Fail Reset Timing Diagram 188 Rev. 1.0 Si1010/1/2/3/4/5 Important Notes: The Power-on Reset (POR) delay is not incurred after a VDD_MCU/DC+ supply monitor reset. See Section “4. Electrical Characteristics” on page 44 for complete electrical characteristics of the VDD_MCU/DC+ monitor. Software should take care not to inadvertently disable the VDD Monitor as a reset source when writing to RSTSRC to enable other reset sources or to trigger a software reset. All writes to RSTSRC should explicitly set PORSF to 1 to keep the VDD Monitor enabled as a reset source. The VDD_MCU/DC+ supply monitor must be enabled before selecting it as a reset source. Selecting the VDD_MCU/DC+ supply monitor as a reset source before it has stabilized may generate a system reset. In systems where this reset would be undesirable, a delay should be introduced between enabling the VDD_MCU/DC+ supply monitor and selecting it as a reset source. See Section “4. Electrical Characteristics” on page 44 for minimum VDD_MCU/DC+ Supply Monitor turn-on time. No delay should be introduced in systems where software contains routines that erase or write Flash memory. The procedure for enabling the VDD_MCU/DC+ supply monitor and selecting it as a reset source is shown below: 1. Enable the VDD_MCU/DC+ Supply Monitor (VDMEN bit in VDM0CN = 1). 2. Wait for the VDD_MCU/DC+ Supply Monitor to stabilize (optional). 3. Select the VDD_MCU/DC+ Supply Monitor as a reset source (PORSF bit in RSTSRC = 1). Rev. 1.0 189 Si1010/1/2/3/4/5 SFR Definition 18.1. VDM0CN: VDD_MCU/DC+ Supply Monitor Control Bit 7 6 5 4 Name VDMEN VDDSTAT VDDOK VBATOK Type R/W R R R R/W Reset 1 Varies Varies Varies 1 SFR Page = 0x0; SFR Address = 0xFF Bit Name 7 VDMEN 3 2 1 0 R/W R/W R/W 0 0 0 VDDOKIE VBATOKIE Function VDD_MCU/DC+ Supply Monitor Enable. This bit turns the VDD_MCU/DC+ supply monitor circuit on/off. The VDD_MCU/DC+ Supply Monitor cannot generate system resets until it is also selected as a reset source in register RSTSRC (SFR Definition 18.2). 0: VDD_MCU/DC+ Supply Monitor Disabled. 1: VDD_MCU/DC+ Supply Monitor Enabled. 6 VDDSTAT VDD_MCU/DC+ Supply Status. This bit indicates the current power supply status. 0: VDD_MCU/DC+ is at or below the VRST threshold. 1: VDD_MCU/DC+ is above the VRST threshold. 5 VDDOK VDD_MCU/DC+ Supply Status (Early Warning). This bit indicates the current VDD_MCU/DC+ power supply status. 0: VDD_MCU/DC+ is at or below the VDDWARN threshold. 1: VDD_MCU/DC+ is above the VDDWARN threshold. 4 VBATOK VBAT Supply Status (Early Warning). This bit indicates the current VBAT power supply status. This bit is only present on ‘F912 and ‘F902 devices. 0: VBAT is at or below the VBATWARN threshold. 1: VBAT is above the VBATWARN threshold. 3 VDDOKIE VDD_MCU/DC+ Early Warning Interrupt Enable. Enables the VDD_MCU/DC+ Early Warning Interrupt. This bit only has an effect on ‘F912 and ‘F902 devices. All other devices behave as if this bit is set to 1. 0: VDD_MCU/DC+ Early Warning Interrupt is disabled. 1: VDD_MCU/DC+ Early Warning Interrupt is enabled. 2 VBATOKIE VBAT Early Warning Interrupt Enable. Enables the VBAT Early Warning Interrupt. This bit only has an effect on ‘F912 and ‘F902 devices. All other devices behave as if this bit is set to 0. 0: VBAT Early Warning Interrupt is disabled. 1: VBAT Early Warning Interrupt is enabled. 1:0 190 Unused Read = 00b. Write = Don’t Care. Rev. 1.0 Si1010/1/2/3/4/5 18.3. External Reset The external RST pin provides a means for external circuitry to force the device into a reset state. Asserting an active-low signal on the RST pin generates a reset; an external pullup and/or decoupling of the RST pin may be necessary to avoid erroneous noise-induced resets. See Table 4.4 for complete RST pin specifications. The external reset remains functional even when the device is in the low power suspend and sleep modes. The PINRSF flag (RSTSRC.0) is set on exit from an external reset. 18.4. Missing Clock Detector Reset The Missing Clock Detector (MCD) is a one-shot circuit that is triggered by the system clock. If the system clock remains high or low for more than 100 µs, the one-shot will time out and generate a reset. After a MCD reset, the MCDRSF flag (RSTSRC.2) will read 1, signifying the MCD as the reset source; otherwise, this bit reads 0. Writing a 1 to the MCDRSF bit enables the Missing Clock Detector; writing a 0 disables it. The missing clock detector reset is automatically disabled when the device is in the low power suspend or sleep mode. Upon exit from either low power state, the enabled/disabled state of this reset source is restored to its previous value. The state of the RST pin is unaffected by this reset. 18.5. Comparator0 Reset Comparator0 can be configured as a reset source by writing a 1 to the C0RSEF flag (RSTSRC.5). Comparator0 should be enabled and allowed to settle prior to writing to C0RSEF to prevent any turn-on chatter on the output from generating an unwanted reset. The Comparator0 reset is active-low: if the noninverting input voltage (on CP0+) is less than the inverting input voltage (on CP0–), the device is put into the reset state. After a Comparator0 reset, the C0RSEF flag (RSTSRC.5) will read 1 signifying Comparator0 as the reset source; otherwise, this bit reads 0. The Comparator0 reset source remains functional even when the device is in the low power suspend and sleep states as long as Comparator0 is also enabled as a wake-up source. The state of the RST pin is unaffected by this reset. 18.6. PCA Watchdog Timer Reset The programmable Watchdog Timer (WDT) function of the Programmable Counter Array (PCA) can be used to prevent software from running out of control during a system malfunction. The PCA WDT function can be enabled or disabled by software as described in Section “28.4. Watchdog Timer Mode” on page 370; the WDT is enabled and clocked by SYSCLK / 12 following any reset. If a system malfunction prevents user software from updating the WDT, a reset is generated and the WDTRSF bit (RSTSRC.5) is set to 1. The PCA Watchdog Timer reset source is automatically disabled when the device is in the low power suspend or sleep mode. Upon exit from either low power state, the enabled/disabled state of this reset source is restored to its previous value.The state of the RST pin is unaffected by this reset. 18.7. Flash Error Reset If a Flash read/write/erase or program read targets an illegal address, a system reset is generated. This may occur due to any of the following: A Flash write or erase is attempted above user code space. This occurs when PSWE is set to 1 and a MOVX write operation targets an address above the Lock Byte address. A Flash read is attempted above user code space. This occurs when a MOVC operation targets an address above the Lock Byte address. A Program read is attempted above user code space. This occurs when user code attempts to branch to an address above the Lock Byte address. A Flash read, write or erase attempt is restricted due to a Flash security setting (see Section “13.3. Security Options” on page 148). A Flash write or erase is attempted while the VDD Monitor is disabled. Rev. 1.0 191 Si1010/1/2/3/4/5 The FERROR bit (RSTSRC.6) is set following a Flash error reset. The state of the RST pin is unaffected by this reset. 18.8. SmaRTClock (Real Time Clock) Reset The SmaRTClock can generate a system reset on two events: SmaRTClock Oscillator Fail or SmaRTClock Alarm. The SmaRTClock Oscillator Fail event occurs when the SmaRTClock Missing Clock Detector is enabled and the SmaRTClock clock is below approximately 20 kHz. A SmaRTClock alarm event occurs when the SmaRTClock Alarm is enabled and the SmaRTClock timer value matches the ALARMn registers. The SmaRTClock can be configured as a reset source by writing a 1 to the RTC0RE flag (RSTSRC.7). The SmaRTClock reset remains functional even when the device is in the low power Suspend or Sleep mode. The state of the RST pin is unaffected by this reset. 18.9. Software Reset Software may force a reset by writing a 1 to the SWRSF bit (RSTSRC.4). The SWRSF bit will read 1 following a software forced reset. The state of the RST pin is unaffected by this reset. 192 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 18.2. RSTSRC: Reset Source Bit 7 6 5 4 3 2 1 0 Name RTC0RE FERROR C0RSEF SWRSF WDTRSF MCDRSF PORSF PINRSF Type R/W R R/W R/W R R/W R/W R Reset Varies Varies Varies Varies Varies Varies Varies Varies SFR Page = 0x0; SFR Address = 0xEF. Bit Name Description Write Set to 1 if SmaRTClock alarm or oscillator fail caused the last reset. 7 RTC0RE SmaRTClock Reset Enable and Flag 6 FERROR Flash Error Reset Flag. N/A Set to 1 if Flash read/write/erase error caused the last reset. 5 C0RSEF Comparator0 Reset Enable and Flag. 0: Disable Comparator0 as a reset source. 1: Enable Comparator0 as a reset source. Set to 1 if Comparator0 caused the last reset. 4 SWRSF Writing a 1 forces a system reset. Set to 1 if last reset was caused by a write to SWRSF. Software Reset Force and Flag. 0: Disable SmaRTClock as a reset source. 1: Enable SmaRTClock as a reset source. Read 3 WDTRSF Watchdog Timer Reset N/A Flag. Set to 1 if Watchdog Timer overflow caused the last reset. 2 MCDRSF Missing Clock Detector 0: Disable the MCD. (MCD) Enable and Flag. 1: Enable the MCD. The MCD triggers a reset if a missing clock condition is detected. Set to 1 if Missing Clock Detector timeout caused the last reset. 1 PORSF Power-On / Power-Fail 0: Disable the VDD_MCU/DC+ Set to 1 anytime a power-on Reset Flag, and Power- Supply Monitor as a reset or VDD monitor reset Fail Reset Enable. source. occurs.2 1: Enable the VDD_MCU/DC+ Supply Monitor as a reset source.3 0 PINRSF HW Pin Reset Flag. N/A Set to 1 if RST pin caused the last reset. Notes: 1. It is safe to use read-modify-write operations (ORL, ANL, etc.) to enable or disable specific interrupt sources. 2. If PORSF read back 1, the value read from all other bits in this register are indeterminate. 3. Writing a 1 to PORSF before the VDD_MCU/DC+ Supply Monitor is stabilized may generate a system reset. Rev. 1.0 193 Si1010/1/2/3/4/5 19. Clocking Sources Si1010/1/2/3/4/5 devices include a programmable precision internal oscillator, an external oscillator drive circuit, a low power internal oscillator, and a SmaRTClock real time clock oscillator. The precision internal oscillator can be enabled/disabled and calibrated using the OSCICN and OSCICL registers, as shown in Figure 19.1. The external oscillator can be configured using the OSCXCN register. The low power internal oscillator is automatically enabled and disabled when selected and deselected as a clock source. SmaRTClock operation is described in the SmaRTClock oscillator chapter. The system clock (SYSCLK) can be derived from the precision internal oscillator, external oscillator, low power internal oscillator, or SmaRTClock oscillator. The global clock divider can generate a system clock that is 1, 2, 4, 8, 16, 32, 64, or 128 times slower that the selected input clock source. Oscillator electrical specifications can be found in the Electrical Specifications Section. OSCICL OSCICN CLKSEL XTAL2 CLKSL1 CLKSL0 CLKRDY CLKDIV2 CLKDIV1 CLKDIV0 Option 3 IOSCEN IFRDY Option 2 VDD XTAL2 EN Precision Internal Oscillator Option 1 Precision Internal Oscillator XTAL1 External Oscillator External Oscillator Drive Circuit 10M CLKRDY Low Power Internal Oscillator XTAL2 n SYSCLK Clock Divider SmaRTClock Oscillator Option 4 XFCN2 XFCN1 XFCN0 XTLVLD XOSCMD2 XOSCMD1 XOSCMD0 XTAL2 Low Power Internal Oscillator SmaRTClock Oscillator OSCXCN Figure 19.1. Clocking Sources Block Diagram The proper way of changing the system clock when both the clock source and the clock divide value are being changed is as follows: If switching from a fast “undivided” clock to a slower “undivided” clock: 1. Change the clock divide value. 2. Poll for CLKRDY > 1. 3. Change the clock source. If switching from a slow “undivided” clock to a faster “undivided” clock: 1. Change the clock source. 2. Change the clock divide value. 194 Rev. 1.0 Si1010/1/2/3/4/5 3. Poll for CLKRDY > 1. 19.1. Programmable Precision Internal Oscillator All Si1010/1/2/3/4/5 devices include a programmable precision internal oscillator that may be selected as the system clock. OSCICL is factory calibrated to obtain a 24.5 MHz frequency. See Section “4. Electrical Characteristics” on page 44 for complete oscillator specifications. The precision oscillator supports a spread spectrum mode which modulates the output frequency in order to reduce the EMI generated by the system. When enabled (SSE = 1), the oscillator output frequency is modulated by a stepped triangle wave whose frequency is equal to the oscillator frequency divided by 384 (63.8 kHz using the factory calibration). The deviation from the nominal oscillator frequency is +0%, –1.6%, and the step size is typically 0.26% of the nominal frequency. When using this mode, the typical average oscillator frequency is lowered from 24.5 MHz to 24.3 MHz. 19.2. Low Power Internal Oscillator All Si1010/1/2/3/4/5 devices include a low power internal oscillator that defaults as the system clock after a system reset. The low power internal oscillator frequency is 20 MHz ± 10% and is automatically enabled when selected as the system clock and disabled when not in use. See Section “4. Electrical Characteristics” on page 44 for complete oscillator specifications. 19.3. External Oscillator Drive Circuit All Si1010/1/2/3/4/5 devices include an external oscillator circuit that may drive an external crystal, ceramic resonator, capacitor, or RC network. A CMOS clock may also provide a clock input. Figure 19.1 shows a block diagram of the four external oscillator options. The external oscillator is enabled and configured using the OSCXCN register. The external oscillator output may be selected as the system clock or used to clock some of the digital peripherals (e.g., Timers, PCA, etc.). See the data sheet chapters for each digital peripheral for details. See Section “4. Electrical Characteristics” on page 44 for complete oscillator specifications. 19.3.1. External Crystal Mode If a crystal or ceramic resonator is used as the external oscillator, the crystal/resonator and a 10 Mresistor must be wired across the XTAL1 and XTAL2 pins as shown in Figure 19.1, Option 1. Appropriate loading capacitors should be added to XTAL1 and XTAL2, and both pins should be configured for analog I/O with the digital output drivers disabled. Figure 19.2 shows the external oscillator circuit for a 20 MHz quartz crystal with a manufacturer recommended load capacitance of 12.5 pF. Loading capacitors are "in series" as seen by the crystal and "in parallel" with the stray capacitance of the XTAL1 and XTAL2 pins. The total value of the each loading capacitor and the stray capacitance of each XTAL pin should equal 12.5pF x 2 = 25 pF. With a stray capacitance of 10 pF per pin, the 15 pF capacitors yield an equivalent series capacitance of 12.5 pF across the crystal. Note: The recommended load capacitance depends upon the crystal and the manufacturer. Please refer to the crystal data sheet when completing these calculations. Rev. 1.0 195 Si1010/1/2/3/4/5 15 pF XTAL1 10 Mohm 25 MHz XTAL2 15 pF Figure 19.2. 25 MHz External Crystal Example Important Note on External Crystals: Crystal oscillator circuits are quite sensitive to PCB layout. The crystal should be placed as close as possible to the XTAL pins on the device. The traces should be as short as possible and shielded with ground plane from any other traces which could introduce noise or interference. When using an external crystal, the external oscillator drive circuit must be configured by software for Crystal Oscillator Mode or Crystal Oscillator Mode with divide by 2 stage. The divide by 2 stage ensures that the clock derived from the external oscillator has a duty cycle of 50%. The External Oscillator Frequency Control value (XFCN) must also be specified based on the crystal frequency. The selection should be based on Table 19.1. For example, a 25 MHz crystal requires an XFCN setting of 111b. Table 19.1. Recommended XFCN Settings for Crystal Mode XFCN Crystal Frequency Bias Current Typical Supply Current (VDD = 2.4 V) 000 f 20 kHz 0.5 µA 3.0 µA, f = 32.768 kHz 001 20 kHz f 58 kHz 1.5 µA 4.8 µA, f = 32.768 kHz 010 58 kHz f 155 kHz 4.8 µA 9.6 µA, f = 32.768 kHz 011 155 kHz f 415 kHz 14 µA 28 µA, f = 400 kHz 100 415 kHz f 1.1 MHz 40 µA 71 µA, f = 400 kHz 101 1.1 MHz f 3.1 MHz 120 µA 193 µA, f = 400 kHz 110 3.1 MHz f 8.2 MHz 550 µA 940 µA, f = 8 MHz 111 8.2 MHz f 25 MHz 2.6 mA 3.9 mA, f = 25 MHz When the crystal oscillator is first enabled, the external oscillator valid detector allows software to determine when the external system clock has stabilized. Switching to the external oscillator before the crystal oscillator has stabilized can result in unpredictable behavior. The recommended procedure for starting the crystal is as follows: 1. Configure XTAL1 and XTAL2 for analog I/O and disable the digital output drivers. 2. Configure and enable the external oscillator. 3. Poll for XTLVLD => 1. 4. Switch the system clock to the external oscillator. 196 Rev. 1.0 Si1010/1/2/3/4/5 19.3.2. External RC Mode If an RC network is used as the external oscillator, the circuit should be configured as shown in Figure 19.1, Option 2. The RC network should be added to XTAL2, and XTAL2 should be configured for analog I/O with the digital output drivers disabled. XTAL1 is not affected in RC mode. The capacitor should be no greater than 100 pF; however for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. The resistor should be no smaller than 10 k. The oscillation frequency can be determined by the following equation: 3 10 f = 1.23 -----------------------RC where f = frequency of clock in MHzR = pull-up resistor value in k VDD = power supply voltage in VoltsC = capacitor value on the XTAL2 pin in pF To determine the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register, first select the RC network value to produce the desired frequency of oscillation. For example, if the frequency desired is 100 kHz, let R = 246 k and C = 50 pF: 3 3 10 - = 1.23 10 - = 100 kHz f = 1.23 ----------------------------------------------RC 246 50 where f = frequency of clock in MHz VDD = power supply voltage in Volts R = pull-up resistor value in k C = capacitor value on the XTAL2 pin in pF Referencing Table 19.2, the recommended XFCN setting is 010. Table 19.2. Recommended XFCN Settings for RC and C modes XFCN Approximate Frequency Range (RC and C Mode) K Factor (C Mode) Typical Supply Current/ Actual Measured Frequency (C Mode, VDD = 2.4 V) 000 f 25 kHz K Factor = 0.87 3.0 µA, f = 11 kHz, C = 33 pF 001 25 kHz f 50 kHz K Factor = 2.6 5.5 µA, f = 33 kHz, C = 33 pF 010 50 kHz f 100 kHz K Factor = 7.7 13 µA, f = 98 kHz, C = 33 pF 011 100 kHz f 200 kHz K Factor = 22 32 µA, f = 270 kHz, C = 33 pF 100 200 kHz f 400 kHz K Factor = 65 82 µA, f = 310 kHz, C = 46 pF 101 400 kHz f 800 kHz K Factor = 180 242 µA, f = 890 kHz, C = 46 pF 110 800 kHz f 1.6 MHz K Factor = 664 1.0 mA, f = 2.0 MHz, C = 46 pF 111 1.6 MHz f 3.2 MHz K Factor = 1590 4.6 mA, f = 6.8 MHz, C = 46 pF When the RC oscillator is first enabled, the external oscillator valid detector allows software to determine when oscillation has stabilized. The recommended procedure for starting the RC oscillator is as follows: 1. Configure XTAL2 for analog I/O and disable the digital output drivers. 2. Configure and enable the external oscillator. Rev. 1.0 197 Si1010/1/2/3/4/5 3. Poll for XTLVLD => 1. 4. Switch the system clock to the external oscillator. 19.3.3. External Capacitor Mode If a capacitor is used as the external oscillator, the circuit should be configured as shown in Figure 19.1, Option 3. The capacitor should be added to XTAL2, and XTAL2 should be configured for analog I/O with the digital output drivers disabled. XTAL1 is not affected in RC mode. The capacitor should be no greater than 100 pF; however, for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. The oscillation frequency and the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register can be determined by the following equation: KF f = -------------------C V DD where f = frequency of clock in MHzR = pull-up resistor value in k VDD = power supply voltage in VoltsC = capacitor value on the XTAL2 pin in pF Below is an example of selecting the capacitor and finding the frequency of oscillation Assume VDD = 3.0 V and f = 150 kHz: KF f = --------------------C V DD KF 0.150 MHz = ----------------C 3.0 Since a frequency of roughly 150 kHz is desired, select the K Factor from Table 19.2 as KF = 22: 22 0.150 MHz = ---------------------C 3.0 V 22 C = ---------------------------------------------0.150 MHz 3.0 V C = 48.8 pF Therefore, the XFCN value to use in this example is 011 and C is approximately 50 pF. The recommended startup procedure for C mode is the same as RC mode. 19.3.4. External CMOS Clock Mode If an external CMOS clock is used as the external oscillator, the clock should be directly routed into XTAL2. The XTAL2 pin should be configured as a digital input. XTAL1 is not used in external CMOS clock mode. The external oscillator valid detector will always return zero when the external oscillator is configured to External CMOS Clock mode. 198 Rev. 1.0 Si1010/1/2/3/4/5 19.4. Special Function Registers for Selecting and Configuring the System Clock The clocking sources on Si1010/1/2/3/4/5 devices are enabled and configured using the OSCICN, OSCICL, OSCXCN and the SmaRTClock internal registers. See Section “20. SmaRTClock (Real Time Clock)” on page 203 for SmaRTClock register descriptions. The system clock source for the MCU can be selected using the CLKSEL register. To minimize active mode current, the oneshot timer which sets Flash read time should by bypassed when the system clock is greater than 10 MHz. See the FLSCL register description for details. The clock selected as the system clock can be divided by 1, 2, 4, 8, 16, 32, 64, or 128. When switching between two clock divide values, the transition may take up to 128 cycles of the undivided clock source. The CLKRDY flag can be polled to determine when the new clock divide value has been applied. The clock divider must be set to "divide by 1" when entering Suspend or Sleep Mode. The system clock source may also be switched on-the-fly. The switchover takes effect after one clock period of the slower oscillator. Rev. 1.0 199 Si1010/1/2/3/4/5 SFR Definition 19.1. CLKSEL: Clock Select Bit 7 6 5 4 3 2 Name CLKRDY Type R R/W R/W R/W R/W R/W R/W R/W Reset 0 0 1 1 0 1 0 0 CLKDIV[2:0] 1 0 CLKSEL[2:0] SFR Page = All Pages; SFR Address = 0xA9 Bit Name 7 CLKRDY Function System Clock Divider Clock Ready Flag. 0: The selected clock divide setting has not been applied to the system clock. 1: The selected clock divide setting has been applied to the system clock. 6:4 CLKDIV[2:0] System Clock Divider Bits. Selects the clock division to be applied to the undivided system clock source. 000: System clock is divided by 1. 001: System clock is divided by 2. 010: System clock is divided by 4. 011: System clock is divided by 8. 100: System clock is divided by 16. 101: System clock is divided by 32. 110: System clock is divided by 64. 111: System clock is divided by 128. 3 Unused 2:0 CLKSEL[2:0] 200 Read = 0b. Must Write 0b. System Clock Select. Selects the oscillator to be used as the undivided system clock source. 000: Precision Internal Oscillator. 001: External Oscillator. 011: SmaRTClock Oscillator. 100: Low Power Oscillator. All other values reserved. Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 19.2. OSCICN: Internal Oscillator Control Bit 7 6 5 4 3 Name IOSCEN IFRDY Type R/W R R/W R/W R/W Reset 0 0 Varies Varies Varies 2 1 0 R/W R/W R/W Varies Varies Varies Reserved[5:0] SFR Page = 0x0; SFR Address = 0xB2 Bit Name 7 IOSCEN Function Internal Oscillator Enable. 0: Internal oscillator disabled. 1: Internal oscillator enabled. 6 IFRDY Internal Oscillator Frequency Ready Flag. 0: Internal oscillator is not running at its programmed frequency. 1: Internal oscillator is running at its programmed frequency. 5:0 Reserved Must perform read-modify-write. Note: Read-modify-write operations such as ORL and ANL must be used to set or clear the enable bit of this register. SFR Definition 19.3. OSCICL: Internal Oscillator Calibration Bit 7 6 5 4 Name SSE Type R/W R R/W R/W Reset 0 Varies Varies Varies 3 2 1 0 R/W R/W R/W R/W Varies Varies Varies Varies OSCICL[6:0] SFR Page = 0x0; SFR Address = 0xB3 Bit Name 7 SSE Function Spread Spectrum Enable. 0: Spread Spectrum clock dithering disabled. 1: Spread Spectrum clock dithering enabled. 6:0 OSCICL Internal Oscillator Calibration. Factory calibrated to obtain a frequency of 24.5 MHz. Incrementing this register decreases the oscillator frequency and decrementing this register increases the oscillator frequency. The step size is approximately 1% of the calibrated frequency. The recommended calibration frequency range is between 16 and 24.5 MHz. Rev. 1.0 201 Si1010/1/2/3/4/5 SFR Definition 19.4. OSCXCN: External Oscillator Control Bit 7 6 Name XCLKVLD 5 4 XOSCMD[2:0] 3 2 Reserved 1 0 XFCN[2:0] Type R R R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xB1 Bit 7 Name Function XCLKVLD External Oscillator Valid Flag. Provides External Oscillator status and is valid at all times for all modes of operation except External CMOS Clock Mode and External CMOS Clock Mode with divide by 2. In these modes, XCLKVLD always returns 0. 0: External Oscillator is unused or not yet stable. 1: External Oscillator is running and stable. 6:4 XOSCMD External Oscillator Mode Bits. Configures the external oscillator circuit to the selected mode. 00x: External Oscillator circuit disabled. 010: External CMOS Clock Mode. 011: External CMOS Clock Mode with divide by 2 stage. 100: RC Oscillator Mode. 101: Capacitor Oscillator Mode. 110: Crystal Oscillator Mode. 111: Crystal Oscillator Mode with divide by 2 stage. 3 2:0 Reserved Read = 0b. Must Write 0b. XFCN External Oscillator Frequency Control Bits. Controls the external oscillator bias current. 000-111: See Table 19.1 on page 196 (Crystal Mode) or Table 19.2 on page 197 (RC or C Mode) for recommended settings. 202 Rev. 1.0 Si1010/1/2/3/4/5 20. SmaRTClock (Real Time Clock) Si1010/1/2/3/4/5 devices include an ultra low power 32-bit SmaRTClock Peripheral (Real Time Clock) with alarm. The SmaRTClock has a dedicated 32 kHz oscillator that can be configured for use with or without a crystal. No external resistor or loading capacitors are required. The on-chip loading capacitors are programmable to 16 discrete levels allowing compatibility with a wide range of crystals. The SmaRTClock can operate directly from a 0.9–3.6 V battery voltage and remains operational even when the device goes into its lowest power down mode. The SmaRTClock output can be buffered and routed to a GPIO pin to provide an accurate, low frequency clock to other devices while the MCU is in its lowest power down mode (see “PMU0MD: Power Management Unit Mode” on page 164 for more details). Si1010/1/2/3/4/5 devices also support an ultra low power internal LFO that reduces sleep mode current. The SmaRTClock allows a maximum of 36 hour 32-bit independent time-keeping when used with a 32.768 kHz Watch Crystal. The SmaRTClock provides an Alarm and Missing SmaRTClock events, which could be used as reset or wakeup sources. See Section “18. Reset Sources” on page 185 and Section “14. Power Management” on page 157 for details on reset sources and low power mode wake-up sources, respectively. XTAL3 XTAL4 RTCOUT SmaRTClock LFO Programmable Load Capacitors SmaRTClock Oscillator CIP-51 CPU 32-Bit SmaRTClock Timer SmaRTClock State Machine Wake-Up Interrupt Internal Registers CAPTUREn RTC0CN RTC0XCN RTC0XCF RTC0PIN ALARMn Power/ Clock Mgmt Interface Registers RTC0KEY RTC0ADR RTC0DAT Figure 20.1. SmaRTClock Block Diagram 20.1. SmaRTClock Interface The SmaRTClock Interface consists of three registers: RTC0KEY, RTC0ADR, and RTC0DAT. These interface registers are located on the CIP-51’s SFR map and provide access to the SmaRTClock internal registers listed in Table 20.1. The SmaRTClock internal registers can only be accessed indirectly through the SmaRTClock Interface. Rev. 1.0 203 Si1010/1/2/3/4/5 Table 20.1. SmaRTClock Internal Registers SmaRTClock SmaRTClock Address Register Register Name Description 0x00–0x03 CAPTUREn SmaRTClock Capture Registers Four Registers used for setting the 32-bit SmaRTClock timer or reading its current value. 0x04 RTC0CN SmaRTClock Control Register Controls the operation of the SmaRTClock State Machine. 0x05 RTC0XCN SmaRTClock Oscillator Control Register Controls the operation of the SmaRTClock Oscillator. Note: Some bits in this register are only available on ‘F912 and ‘F902 devices. 0x06 RTC0XCF SmaRTClock Oscillator Configuration Register Controls the value of the progammable oscillator load capacitance and enables/disables AutoStep. 0x07 RTC0PIN SmaRTClock Pin Configuration Register Forces XTAL3 and XTAL4 to be internally shorted. Note: This register also contains other reserved bits which should not be modified. 0x08–0x0B ALARMn SmaRTClock Alarm Registers Four registers used for setting or reading the 32-bit SmaRTClock alarm value. 20.1.1. SmaRTClock Lock and Key Functions The SmaRTClock Interface is protected with a lock and key function. The SmaRTClock Lock and Key Register (RTC0KEY) must be written with the correct key codes, in sequence, before writes and reads to RTC0ADR and RTC0DAT may be performed. The key codes are: 0xA5, 0xF1. There are no timing restrictions, but the key codes must be written in order. If the key codes are written out of order, the wrong codes are written, or an indirect register read or write is attempted while the interface is locked, the SmaRTClock interface will be disabled, and the RTC0ADR and RTC0DAT registers will become inaccessible until the next system reset. Once the SmaRTClock interface is unlocked, software may perform any number of accesses to the SmaRTClock registers until the interface is re-locked or the device is reset. Any write to RTC0KEY while the SmaRTClock interface is unlocked will re-lock the interface. Reading the RTC0KEY register at any time will provide the SmaRTClock Interface status and will not interfere with the sequence that is being written. The RTC0KEY register description in SFR Definition 20.1 lists the definition of each status code. 20.1.2. Using RTC0ADR and RTC0DAT to Access SmaRTClock Internal Registers The SmaRTClock internal registers can be read and written using RTC0ADR and RTC0DAT. The RTC0ADR register selects the SmaRTClock internal register that will be targeted by subsequent reads or writes. Recommended instruction timing is provided in this section. If the recommended instruction timing is not followed, then BUSY (RTC0ADR.7) should be checked prior to each read or write operation to make sure the SmaRTClock Interface is not busy performing the previous read or write operation. A SmaRTClock Write operation is initiated by writing to the RTC0DAT register. Below is an example of writing to a SmaRTClock internal register. 1. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommended instruction timing. 2. Write 0x05 to RTC0ADR. This selects the internal RTC0CN register at SmaRTClock Address 0x05. 3. Write 0x00 to RTC0DAT. This operation writes 0x00 to the internal RTC0CN register. A SmaRTClock Read operation is initiated by setting the SmaRTClock Interface Busy bit. This transfers the contents of the internal register selected by RTC0ADR to RTC0DAT. The transferred data will remain in 204 Rev. 1.0 Si1010/1/2/3/4/5 RTC0DAT until the next read or write operation. Below is an example of reading a SmaRTClock internal register. 1. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommended instruction timing. 2. Write 0x05 to RTC0ADR. This selects the internal RTC0CN register at SmaRTClock Address 0x05. 3. Write 1 to BUSY. This initiates the transfer of data from RTC0CN to RTC0DAT. 4. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommend instruction timing. 5. Read data from RTC0DAT. This data is a copy of the RTC0CN register. Note: The RTC0ADR and RTC0DAT registers will retain their state upon a device reset. 20.1.3. RTC0ADR Short Strobe Feature Reads and writes to indirect SmaRTClock registers normally take 7 system clock cycles. To minimize the indirect register access time, the Short Strobe feature decreases the read and write access time to 6 system clocks. The Short Strobe feature is automatically enabled on reset and can be manually enabled/disabled using the SHORT (RTC0ADR.4) control bit. Recommended Instruction Timing for a single register read with short strobe enabled: mov RTC0ADR, #095h nop nop nop mov A, RTC0DAT Recommended Instruction Timing for a single register write with short strobe enabled: mov RTC0ADR, #095h mov RTC0DAT, #000h nop 20.1.4. SmaRTClock Interface Autoread Feature When Autoread is enabled, each read from RTC0DAT initiates the next indirect read operation on the SmaRTClock internal register selected by RTC0ADR. Software should set the BUSY bit once at the beginning of each series of consecutive reads. Software should follow recommended instruction timing or check if the SmaRTClock Interface is busy prior to reading RTC0DAT. Autoread is enabled by setting AUTORD (RTC0ADR.6) to logic 1. Rev. 1.0 205 Si1010/1/2/3/4/5 20.1.5. RTC0ADR Autoincrement Feature For ease of reading and writing the 32-bit CAPTURE and ALARM values, RTC0ADR automatically increments after each read or write to a CAPTUREn or ALARMn register. This speeds up the process of setting an alarm or reading the current SmaRTClock timer value. Autoincrement is always enabled. Recommended Instruction Timing for a multi-byte register read with short strobe and auto read enabled: mov nop nop nop mov nop nop mov nop nop mov nop nop mov RTC0ADR, #0d0h A, RTC0DAT A, RTC0DAT A, RTC0DAT A, RTC0DAT Recommended Instruction Timing for a multi-byte register write with short strobe enabled: mov mov nop mov nop mov nop mov nop 206 RTC0ADR, #010h RTC0DAT, #05h RTC0DAT, #06h RTC0DAT, #07h RTC0DAT, #08h Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 20.1. RTC0KEY: SmaRTClock Lock and Key Bit 7 6 5 4 3 Name RTC0ST[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xAE Bit Name 7:0 RTC0ST 0 2 1 0 0 0 0 Function SmaRTClock Interface Lock/Key and Status. Locks/unlocks the SmaRTClock interface when written. Provides lock status when read. Read: 0x00: SmaRTClock Interface is locked. 0x01: SmaRTClock Interface is locked. First key code (0xA5) has been written, waiting for second key code. 0x02: SmaRTClock Interface is unlocked. First and second key codes (0xA5, 0xF1) have been written. 0x03: SmaRTClock Interface is disabled until the next system reset. Write: When RTC0ST = 0x00 (locked), writing 0xA5 followed by 0xF1 unlocks the SmaRTClock Interface. When RTC0ST = 0x01 (waiting for second key code), writing any value other than the second key code (0xF1) will change RTC0STATE to 0x03 and disable the SmaRTClock Interface until the next system reset. When RTC0ST = 0x02 (unlocked), any write to RTC0KEY will lock the SmaRTClock Interface. When RTC0ST = 0x03 (disabled), writes to RTC0KEY have no effect. Rev. 1.0 207 Si1010/1/2/3/4/5 SFR Definition 20.2. RTC0ADR: SmaRTClock Address Bit 7 6 Name BUSY AUTORD Type R/W R/W Reset 0 0 5 4 BUSY 2 SHORT ADDR[3:0] R R/W R/W 0 0 SFR Page = 0x0; SFR Address = 0xAC Bit Name 7 3 0 0 1 0 0 0 Function SmaRTClock Interface Busy Indicator. Indicates SmaRTClock interface status. Writing 1 to this bit initiates an indirect read. 6 AUTORD SmaRTClock Interface Autoread Enable. Enables/disables Autoread. 0: Autoread Disabled. 1: Autoread Enabled. 5 Unused Read = 0b; Write = Don’t Care. 4 SHORT Short Strobe Enable. Enables/disables the Short Strobe Feature. 0: Short Strobe disabled. 1: Short Strobe enabled. 3:0 ADDR[3:0] SmaRTClock Indirect Register Address. Sets the currently selected SmaRTClock register. See Table 20.1 for a listing of all SmaRTClock indirect registers. Note: The ADDR bits increment after each indirect read/write operation that targets a CAPTUREn or ALARMn internal SmaRTClock register. 208 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 20.3. RTC0DAT: SmaRTClock Data Bit 7 6 5 4 3 Name RTC0DAT[7:0] Type R/W Reset 0 0 0 0 SFR Page= 0x0; SFR Address = 0xAD Bit Name 7:0 0 2 1 0 0 0 0 Function RTC0DAT SmaRTClock Data Bits. Holds data transferred to/from the internal SmaRTClock register selected by RTC0ADR. Note: Read-modify-write instructions (orl, anl, etc.) should not be used on this register. 20.2. SmaRTClock Clocking Sources The SmaRTClock peripheral is clocked from its own timebase, independent of the system clock. The SmaRTClock timebase can be derived from an external CMOS clock, the internal LFO (‘F912 and ‘F902 devices only), or the SmaRTClock oscillator circuit, which has two modes of operation: Crystal Mode, and Self-Oscillate Mode. The oscillation frequency is 32.768 kHz in Crystal Mode and can be programmed in the range of 10 kHz to 40 kHz in Self-Oscillate Mode. The internal LFO frequency is 16.4 kHz ±20%. The frequency of the SmaRTClock oscillator can be measured with respect to another oscillator using an onchip timer. See Section “27. Timers” on page 338 for more information on how this can be accomplished. Note: The SmaRTClock timebase can be selected as the system clock and routed to a port pin. See Section “19. Clocking Sources” on page 194 for information on selecting the system clock source and Section “21. Port Input/Output” on page 219 for information on how to route the system clock to a port pin. On ‘F912 and ‘F902 devices, the SmaRTClock timebase can be routed to a port pin while the device is in its ultra low power sleep mode. See the PMU0MD register description for details. 20.2.1. Using the SmaRTClock Oscillator with a Crystal or External CMOS Clock When using Crystal Mode, a 32.768 kHz crystal should be connected between XTAL3 and XTAL4. No other external components are required. The following steps show how to start the SmaRTClock crystal oscillator in software: 1. Set SmaRTClock to Crystal Mode (XMODE = 1). 2. Disable Automatic Gain Control (AGCEN) and enable Bias Doubling (BIASX2) for fast crystal startup. 3. Set the desired loading capacitance (RTC0XCF). 4. Enable power to the SmaRTClock oscillator circuit (RTC0EN = 1). 5. Wait 20 ms. 6. Poll the SmaRTClock Clock Valid Bit (CLKVLD) until the crystal oscillator stabilizes. 7. Poll the SmaRTClock Load Capacitance Ready Bit (LOADRDY) until the load capacitance reaches its programmed value. 8. Enable Automatic Gain Control (AGCEN) and disable Bias Doubling (BIASX2) for maximum power savings. 9. Enable the SmaRTClock missing clock detector. 10.Wait 2 ms. Rev. 1.0 209 Si1010/1/2/3/4/5 11. Clear the PMU0CF wake-up source flags. In Crystal Mode, the SmaRTClock oscillator may be driven by an external CMOS clock. The CMOS clock should be applied to XTAL3. XTAL4 should be left floating. The input low voltage (VIL) and input high voltage (VIH) for XTAL3 when used with an external CMOS clock are 0.1 and 0.8 V, respectively. The SmaRTClock oscillator should be configured to its lowest bias setting with AGC disabled. The CLKVLD bit is indeterminate when using a CMOS clock, however, the OSCFAIL bit may be checked 2 ms after SmaRTClock oscillator is powered on to ensure that there is a valid clock on XTAL3. 20.2.2. Using the SmaRTClock Oscillator in Self-Oscillate Mode When using Self-Oscillate Mode, the XTAL3 and XTAL4 pins should be shorted together. The RTC0PIN register can be used to internally short XTAL3 and XTAL4. The following steps show how to configure SmaRTClock for use in Self-Oscillate Mode: 1. Set SmaRTClock to Self-Oscillate Mode (XMODE = 0). 2. Set the desired oscillation frequency: For oscillation at about 20 kHz, set BIASX2 = 0. For oscillation at about 40 kHz, set BIASX2 = 1. 3. The oscillator starts oscillating instantaneously. 4. Fine tune the oscillation frequency by adjusting the load capacitance (RTC0XCF). 20.2.3. Using the Low Frequency Oscillator (LFO) The low frequency oscillator provides an ultra low power, on-chip clock source to the SmaRTClock. The typical frequency of oscillation is 16.4 kHz ±20%. No external components are required to use the LFO and the XTAL3 and XTAL4 pins do not need to be shorted together. The LFO is only available on ‘F912 and ‘F902 devices. The following steps show how to configure SmaRTClock for use with the LFO: 1. Enable and select the Low Frequency Oscillator (LFOEN = 1). 2. The LFO starts oscillating instantaneously. When the LFO is enabled, the SmaRTClock oscillator increments bit 1 of the 32-bit timer (instead of bit 0). This effectively multiplies the LFO frequency by 2, making the RTC timebase behave as if a 32.768 kHz crystal is connected at the output. 20.2.4. Programmable Load Capacitance The programmable load capacitance has 16 values to support crystal oscillators with a wide range of recommended load capacitance. If Automatic Load Capacitance Stepping is enabled, the crystal load capacitors start at the smallest setting to allow a fast startup time, then slowly increase the capacitance until the final programmed value is reached. The final programmed loading capacitor value is specified using the LOADCAP bits in the RTC0XCF register. The LOADCAP setting specifies the amount of on-chip load capacitance and does not include any stray PCB capacitance. Once the final programmed loading capacitor value is reached, the LOADRDY flag will be set by hardware to logic 1. When using the SmaRTClock oscillator in Self-Oscillate mode, the programmable load capacitance can be used to fine tune the oscillation frequency. In most cases, increasing the load capacitor value will result in a decrease in oscillation frequency.Table 20.2 shows the crystal load capacitance for various settings of LOADCAP. 210 Rev. 1.0 Si1010/1/2/3/4/5 Table 20.2. SmaRTClock Load Capacitance Settings LOADCAP Crystal Load Capacitance Equivalent Capacitance seen on XTAL3 and XTAL4 0000 4.0 pF 8.0 pF 0001 4.5 pF 9.0 pF 0010 5.0 pF 10.0 pF 0011 5.5 pF 11.0 pF 0100 6.0 pF 12.0 pF 0101 6.5 pF 13.0 pF 0110 7.0 pF 14.0 pF 0111 7.5 pF 15.0 pF 1000 8.0 pF 16.0 pF 1001 8.5 pF 17.0 pF 1010 9.0 pF 18.0 pF 1011 9.5 pF 19.0 pF 1100 10.5 pF 21.0 pF 1101 11.5 pF 23.0 pF 1110 12.5 pF 25.0 pF 1111 13.5 pF 27.0 pF 20.2.5. Automatic Gain Control (Crystal Mode Only) and SmaRTClock Bias Doubling Automatic Gain Control allows the SmaRTClock oscillator to trim the oscillation amplitude of a crystal in order to achieve the lowest possible power consumption. Automatic Gain Control automatically detects when the oscillation amplitude has reached a point where it safe to reduce the drive current, therefore, it may be enabled during crystal startup. It is recommended to enable Automatic Gain Control in most systems which use the SmaRTClock oscillator in Crystal Mode. The following are recommended crystal specifications and operating conditions when Automatic Gain Control is enabled: ESR < 50 k Load Capacitance < 10 pF Supply Voltage < 3.0 V Temperature > –20 °C When using Automatic Gain Control, it is recommended to perform an oscillation robustness test to ensure that the chosen crystal will oscillate under the worst case condition to which the system will be exposed. The worst case condition that should result in the least robust oscillation is at the following system conditions: lowest temperature, highest supply voltage, highest ESR, highest load capacitance, and lowest bias current (AGC enabled, Bias Double Disabled). To perform the oscillation robustness test, the SmaRTClock oscillator should be enabled and selected as the system clock source. Next, the SYSCLK signal should be routed to a port pin configured as a push-pull digital output. The positive duty cycle of the output clock can be used as an indicator of oscillation robustness. As shown in Figure 20.2, duty cycles less than 55% indicate a robust oscillation. As the duty cycle approaches 60%, oscillation becomes less reliable and the risk of clock failure increases. Increasing the bias current (by disabling AGC) will always improve oscillation robustness and will reduce the output Rev. 1.0 211 Si1010/1/2/3/4/5 clock’s duty cycle. This test should be performed at the worst case system conditions, as results at very low temperatures or high supply voltage will vary from results taken at room temperature or low supply voltage. Safe Operating Zone Low Risk of Clock Failure 55% 25% High Risk of Clock Failure Duty Cycle 60% Figure 20.2. Interpreting Oscillation Robustness (Duty Cycle) Test Results As an alternative to performing the oscillation robustness test, Automatic Gain Control may be disabled at the cost of increased power consumption (approximately 200 nA). Disabling Automatic Gain Control will provide the crystal oscillator with higher immunity against external factors which may lead to clock failure. Automatic Gain Control must be disabled if using the SmaRTClock oscillator in self-oscillate mode. Table 20.3 shows a summary of the oscillator bias settings. The SmaRTClock Bias Doubling feature allows the self-oscillation frequency to be increased (almost doubled) and allows a higher crystal drive strength in crystal mode. High crystal drive strength is recommended when the crystal is exposed to poor environmental conditions such as excessive moisture. SmaRTClock Bias Doubling is enabled by setting BIASX2 (RTC0XCN.5) to 1. . Table 20.3. SmaRTClock Bias Settings Mode Setting Power Consumption Crystal Bias Double Off, AGC On Lowest 600 nA Bias Double Off, AGC Off Low 800 nA Bias Double On, AGC On High Bias Double On, AGC Off Highest Bias Double Off Low Bias Double On High Self-Oscillate 20.2.6. Missing SmaRTClock Detector The missing SmaRTClock detector is a one-shot circuit enabled by setting MCLKEN (RTC0CN.6) to 1. When the SmaRTClock Missing Clock Detector is enabled, OSCFAIL (RTC0CN.5) is set by hardware if SmaRTClock oscillator remains high or low for more than 100 µs. A SmaRTClock Missing Clock detector timeout can trigger an interrupt, wake the device from a low power mode, or reset the device. See Section “12. Interrupt Handler” on page 134, Section “14. Power Management” on page 157, and Section “18. Reset Sources” on page 185 for more information. Note: The SmaRTClock Missing Clock Detector should be disabled when making changes to the oscillator settings in RTC0XCN. 212 Rev. 1.0 Si1010/1/2/3/4/5 20.2.7. SmaRTClock Oscillator Crystal Valid Detector The SmaRTClock oscillator crystal valid detector is an oscillation amplitude detector circuit used during crystal startup to determine when oscillation has started and is nearly stable. The output of this detector can be read from the CLKVLD bit (RTX0XCN.4). Notes: The CLKVLD bit has a blanking interval of 2 ms. During the first 2 ms after turning on the crystal oscillator, the output of CLKVLD is not valid. This SmaRTClock crystal valid detector (CLKVLD) is not intended for detecting an oscillator failure. The missing SmaRTClock detector (CLKFAIL) should be used for this purpose. 20.3. SmaRTClock Timer and Alarm Function The SmaRTClock timer is a 32-bit counter that, when running (RTC0TR = 1), is incremented every SmaRTClock oscillator cycle. The timer has an alarm function that can be set to generate an interrupt, wake the device from a low power mode, or reset the device at a specific time. See Section “12. Interrupt Handler” on page 134, Section “14. Power Management” on page 157, and Section “18. Reset Sources” on page 185 for more information. The SmaRTClock timer includes an Auto Reset feature, which automatically resets the timer to zero one SmaRTClock cycle after an alarm occurs. When using Auto Reset, the Alarm match value should always be set to 1 count less than the desired match value. Auto Reset can be enabled by writing a 1 to ALRM (RTC0CN.2). 20.3.1. Setting and Reading the SmaRTClock Timer Value The 32-bit SmaRTClock timer can be set or read using the six CAPTUREn internal registers. Note that the timer does not need to be stopped before reading or setting its value. The following steps can be used to set the timer value: 1. Write the desired 32-bit set value to the CAPTUREn registers. 2. Write 1 to RTC0SET. This will transfer the contents of the CAPTUREn registers to the SmaRTClock timer. 3. Operation is complete when RTC0SET is cleared to 0 by hardware. The following steps can be used to read the current timer value: 1. Write 1 to RTC0CAP. This will transfer the contents of the timer to the CAPTUREn registers. 2. Poll RTC0CAP until it is cleared to 0 by hardware. 3. A snapshot of the timer value can be read from the CAPTUREn registers 20.3.2. Setting a SmaRTClock Alarm The SmaRTClock alarm function compares the 32-bit value of SmaRTClock Timer to the value of the ALARMn registers. An alarm event is triggered if the SmaRTClock timer is equal to the ALARMn registers. If Auto Reset is enabled, the 32-bit timer will be cleared to zero one SmaRTClock cycle after the alarm event. The SmaRTClock alarm event can be configured to reset the MCU, wake it up from a low power mode, or generate an interrupt. See Section “12. Interrupt Handler” on page 134, Section “14. Power Management” on page 157, and Section “18. Reset Sources” on page 185 for more information. The following steps can be used to set up a SmaRTClock Alarm: 1. Disable SmaRTClock Alarm Events (RTC0AEN = 0). 2. Set the ALARMn registers to the desired value. 3. Enable SmaRTClock Alarm Events (RTC0AEN = 1). Rev. 1.0 213 Si1010/1/2/3/4/5 Notes: The ALRM bit, which is used as the SmaRTClock Alarm Event flag, is cleared by disabling SmaRTClock Alarm Events (RTC0AEN = 0). If AutoReset is disabled, disabling (RTC0AEN = 0) then Re-enabling Alarm Events (RTC0AEN = 1) after a SmaRTClock Alarm without modifying ALARMn registers will automatically schedule the next alarm after 2^32 SmaRTClock cycles (approximately 36 hours using a 32.768 kHz crystal). The SmaRTClock Alarm Event flag will remain asserted for a maximum of one SmaRTClock cycle. See Section “14. Power Management” on page 157 for information on how to capture a SmaRTClock Alarm event using a flag which is not automatically cleared by hardware. 20.3.3. Software Considerations for using the SmaRTClock Timer and Alarm The SmaRTClock timer and alarm have two operating modes to suit varying applications. The two modes are described below: Mode 1: The first mode uses the SmaRTClock timer as a perpetual timebase which is never reset to zero. Every 36 hours, the timer is allowed to overflow without being stopped or disrupted. The alarm interval is software managed and is added to the ALRMn registers by software after each alarm. This allows the alarm match value to always stay ahead of the timer by one software managed interval. If software uses 32-bit unsigned addition to increment the alarm match value, then it does not need to handle overflows since both the timer and the alarm match value will overflow in the same manner. This mode is ideal for applications which have a long alarm interval (e.g., 24 or 36 hours) and/or have a need for a perpetual timebase. An example of an application that needs a perpetual timebase is one whose wake-up interval is constantly changing. For these applications, software can keep track of the number of timer overflows in a 16-bit variable, extending the 32-bit (36 hour) timer to a 48-bit (272 year) perpetual timebase. Mode 2: The second mode uses the SmaRTClock timer as a general purpose up counter which is auto reset to zero by hardware after each alarm. The alarm interval is managed by hardware and stored in the ALRMn registers. Software only needs to set the alarm interval once during device initialization. After each alarm, software should keep a count of the number of alarms that have occurred in order to keep track of time. This mode is ideal for applications that require minimal software intervention and/or have a fixed alarm interval. This mode is the most power efficient since it requires less CPU time per alarm. 214 Rev. 1.0 Si1010/1/2/3/4/5 Internal Register Definition 20.4. RTC0CN: SmaRTClock Control Bit 7 6 5 4 3 2 Name RTC0EN MCLKEN OSCFAIL RTC0TR RTC0AEN ALRM Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 Varies 0 0 0 0 0 SmaRTClock Address = 0x04 Bit Name 7 RTC0EN 1 0 RTC0SET RTC0CAP Function SmaRTClock Enable. Enables/disables the SmaRTClock oscillator and associated bias currents. 0: SmaRTClock oscillator disabled. 1: SmaRTClock oscillator enabled. 6 MCLKEN Missing SmaRTClock Detector Enable. Enables/disables the missing SmaRTClock detector. 0: Missing SmaRTClock detector disabled. 1: Missing SmaRTClock detector enabled. 5 OSCFAIL SmaRTClock Oscillator Fail Event Flag. Set by hardware when a missing SmaRTClock detector timeout occurs. Must be cleared by software. The value of this bit is not defined when the SmaRTClock oscillator is disabled. 4 RTC0TR SmaRTClock Timer Run Control. Controls if the SmaRTClock timer is running or stopped (holds current value). 0: SmaRTClock timer is stopped. 1: SmaRTClock timer is running. 3 RTC0AEN SmaRTClock Alarm Enable. Enables/disables the SmaRTClock alarm function. Also clears the ALRM flag. 0: SmaRTClock alarm disabled. 1: SmaRTClock alarm enabled. 2 1 ALRM Read: 0: SmaRTClock alarm event flag is de-asserted. Reads return the state of the 1: SmaRTClock alarm event flag is asserted. alarm event flag. Writes enable/disable the Auto Reset function. SmaRTClock Alarm Event Flag and Auto Reset Enable. Write: 0: Disable Auto Reset. 1: Enable Auto Reset. RTC0SET SmaRTClock Timer Set. Writing 1 initiates a SmaRTClock timer set operation. This bit is cleared to 0 by hardware to indicate that the timer set operation is complete. 0 RTC0CAP SmaRTClock Timer Capture. Writing 1 initiates a SmaRTClock timer capture operation. This bit is cleared to 0 by hardware to indicate that the timer capture operation is complete. Note: The ALRM flag will remain asserted for a maximum of one SmaRTClock cycle. See Section “Power Management” on page 157 for information on how to capture a SmaRTClock Alarm event using a flag which is not automatically cleared by hardware. Rev. 1.0 215 Si1010/1/2/3/4/5 Internal Register Definition 20.5. RTC0XCN: SmaRTClock Oscillator Control Bit 7 6 5 4 3 Name AGCEN XMODE BIASX2 CLKVLD LFOEN Type R/W R/W R/W R Reset 0 0 0 0 SmaRTClock Address = 0x05 Bit Name 7 AGCEN 2 1 0 R R R R 0 0 0 0 Function SmaRTClock Oscillator Automatic Gain Control (AGC) Enable. 0: AGC disabled. 1: AGC enabled. 6 XMODE SmaRTClock Oscillator Mode. Selects Crystal or Self Oscillate Mode. 0: Self-Oscillate Mode selected. 1: Crystal Mode selected. 5 BIASX2 SmaRTClock Oscillator Bias Double Enable. Enables/disables the Bias Double feature. 0: Bias Double disabled. 1: Bias Double enabled. 4 CLKVLD SmaRTClock Oscillator Crystal Valid Indicator. Indicates if oscillation amplitude is sufficient for maintaining oscillation. 0: Oscillation has not started or oscillation amplitude is too low to maintain oscillation. 1: Sufficient oscillation amplitude detected. 3 LFOEN Low Frequency Oscillator Enable and Select. Overrides XMODE and selects the internal low frequency oscillator (LFO) as the SmaRTClock oscillator source. Only available on ‘F912 and ‘F902 devices. 0: XMODE determines SmaRTClock oscillator source. 1: LFO enabled and selected as SmaRTClock oscillator source. 2:0 216 Unused Read = 000b; Write = Don’t Care. Rev. 1.0 Si1010/1/2/3/4/5 Internal Register Definition 20.6. RTC0XCF: SmaRTClock Oscillator Configuration Bit 7 6 Name AUTOSTP 5 4 2 LOADRDY R/W R R R Reset 0 0 0 0 SmaRTClock Address = 0x06 Bit Name AUTOSTP 1 0 LOADCAP Type 7 3 R/W Varies Varies Varies Varies Function Automatic Load Capacitance Stepping Enable. Enables/disables automatic load capacitance stepping. 0: Load capacitance stepping disabled. 1: Load capacitance stepping enabled. 6 LOADRDY Load Capacitance Ready Indicator. Set by hardware when the load capacitance matches the programmed value. 0: Load capacitance is currently stepping. 1: Load capacitance has reached it programmed value. 5:4 Unused Read = 00b; Write = Don’t Care. 3:0 LOADCAP Load Capacitance Programmed Value. Holds the user’s desired value of the load capacitance. See Table 20.2 on page 211. Internal Register Definition 20.7. RTC0PIN: SmaRTClock Pin Configuration Bit 7 6 5 4 3 2 1 0 Name RTC0PIN Type W R/W R/W R/W R/W R/W R/W R/W Reset 0 Varies Varies Varies Varies Varies Varies Varies SmaRTClock Address = 0x07 Bit Name 7 Function RTC0PIN SmaRTClock Pin Configuration. 0: XTAL3 and XTAL4 in their normal configuration. 1: XTAL3 and XTAL4 internally shorted for use with Self Oscillate Mode. 6:0 Reserved Read = Varies. Software should not modify the value of these bits. To change the RTC0PIN setting, the entire register contents should be read, modified, then rewritten. Rev. 1.0 217 Si1010/1/2/3/4/5 Internal Register Definition 20.8. CAPTUREn: SmaRTClock Timer Capture Bit 7 6 5 4 3 2 1 0 CAPTURE[31:0] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SmaRTClock Addresses: CAPTURE0 = 0x00; CAPTURE1 = 0x01; CAPTURE2 =0x02; CAPTURE3: 0x03. Bit Name Function 7:0 CAPTURE[31:0] SmaRTClock Timer Capture. These 4 registers (CAPTURE3–CAPTURE0) are used to read or set the 32-bit SmaRTClock timer. Data is transferred to or from the SmaRTClock timer when the RTC0SET or RTC0CAP bits are set. Note: The least significant bit of the timer capture value is in CAPTURE0.0. Internal Register Definition 20.9. ALARMn: SmaRTClock Alarm Programmed Value Bit 7 6 5 4 3 2 1 0 ALARM[31:0] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SmaRTClock Addresses: ALARM0 = 0x08; ALARM1 = 0x09; ALARM2 = 0x0A; ALARM3 = 0x0B Bit Name Function 7:0 ALARM[31:0] SmaRTClock Alarm Programmed Value. These 4 registers (ALARM3–ALARM0) are used to set an alarm event for the SmaRTClock timer. The SmaRTClock alarm should be disabled (RTC0AEN=0) when updating these registers. Note: The least significant bit of the alarm programmed value is in ALARM0.0. 218 Rev. 1.0 Si1010/1/2/3/4/5 21. Port Input/Output Digital and analog resources are available through 12 I/O pins. Port pins are organized as three byte-wide ports. Port pins P0.0–P1.6 can be defined as digital or analog I/O. Digital I/O pins can be assigned to one of the internal digital resources or used as general purpose I/O (GPIO). Analog I/O pins are used by the internal analog resources. P1.0, P1.1, P1.2, and P1.3 are dedicated for communication with the EZRadioPRO peripheral. P2.7 can be used as GPIO and is shared with the C2 Interface Data signal (C2D). See Section “29. C2 Interface” on page 379 for more details. The designer has complete control over which digital and analog functions are assigned to individual Port pins, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. See Section 21.3 for more information on the Crossbar. All Px.x Port I/Os are 5 V tolerant when used as digital inputs or open-drain outputs. For Port I/Os configured as push-pull outputs, current is sourced from the VDD_MCU/DC+ supply. Port I/Os used for analog functions can operate up to the VDD_MCU/DC+ supply voltage. See Section 21.1 for more information on Port I/O operating modes and the electrical specifications chapter for detailed electrical specifications. XBR0, XBR1, XBR2, PnSKIP Registers Port Match P0MASK, P0MAT P1MASK, P1MAT External Interrupts EX0 and EX1 Priority Decoder Highest Priority UART 4 (Internal Digital Signals) SPI0 SPI1 P0.0 2 SMBus Digital Crossbar CP0 CP1 Outputs 8 4 P0 I/O Cells P0.7 SYSCLK 7 7 PCA Lowest Priority PnMDOUT, PnMDIN Registers 2 P1.4 P1 I/O Cells 2 T0, T1 P1.5 P1.6 8 (Port Latches) P0 1 (P0.0-P0.7) 7 P1 (P1.0-P1.6) 1 P2 (P2.7) P2 I/O Cell To Analog Peripherals (ADC0, CP0, and CP1 inputs, VREF, IREF0, AGND) P2.7 No analog functionality available on P2.7 Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. Figure 21.1. Port I/O Functional Block Diagram Rev. 1.0 219 Si1010/1/2/3/4/5 21.1. Port I/O Modes of Operation Port pins P0.0–P1.6 use the Port I/O cell shown in Figure 21.2. Each Port I/O cell can be configured by software for analog I/O or digital I/O using the PnMDIN registers. On reset, all Port I/O cells default to a digital high impedance state with weak pull-ups enabled. 21.1.1. Port Pins Configured for Analog I/O Any pins to be used as Comparator or ADC input, external oscillator input/output, or AGND, VREF, or Current Reference output should be configured for analog I/O (PnMDIN.n = 0). When a pin is configured for analog I/O, its weak pullup and digital receiver are disabled. In most cases, software should also disable the digital output drivers. Port pins configured for analog I/O will always read back a value of 0 regardless of the actual voltage on the pin. Configuring pins as analog I/O saves power and isolates the Port pin from digital interference. Port pins configured as digital inputs may still be used by analog peripherals; however, this practice is not recommended and may result in measurement errors. 21.1.2. Port Pins Configured For Digital I/O Any pins to be used by digital peripherals (UART, SPI, SMBus, etc.), external digital event capture functions, or as GPIO should be configured as digital I/O (PnMDIN.n = 1). For digital I/O pins, one of two output modes (push-pull or open-drain) must be selected using the PnMDOUT registers. Push-pull outputs (PnMDOUT.n = 1) drive the Port pad to the VDD_MCU/DC+ or GND supply rails based on the output logic value of the Port pin. Open-drain outputs have the high side driver disabled; therefore, they only drive the Port pad to GND when the output logic value is 0 and become high impedance inputs (both high and low drivers turned off) when the output logic value is 1. When a digital I/O cell is placed in the high impedance state, a weak pull-up transistor pulls the Port pad to the VDD_MCU/DC+ supply voltage to ensure the digital input is at a defined logic state. Weak pull-ups are disabled when the I/O cell is driven to GND to minimize power consumption and may be globally disabled by setting WEAKPUD to 1. The user must ensure that digital I/O are always internally or externally pulled or driven to a valid logic state. Port pins configured for digital I/O always read back the logic state of the Port pad, regardless of the output logic value of the Port pin. WEAKPUD (Weak Pull-Up Disable) PnMDOUT.x (1 for push-pull) (0 for open-drain) VDD_MCU/DC+ VDD_MCU/DC+ XBARE (Crossbar Enable) (WEAK) PORT PAD Pn.x – Output Logic Value (Port Latch or Crossbar) PnMDIN.x (1 for digital) (0 for analog) To/From Analog Peripheral GND Pn.x – Input Logic Value (Reads 0 when pin is configured as an analog I/O) Figure 21.2. Port I/O Cell Block Diagram 220 Rev. 1.0 Si1010/1/2/3/4/5 21.1.3. Interfacing Port I/O to 5 V and 3.3 V Logic All Port I/O configured for digital, open-drain operation are capable of interfacing to digital logic operating at a supply voltage higher than 4.5 V and less than 5.25 V. When the supply voltage is in the range of 1.8 to 2.2 V, the I/O may also interface to digital logic operating between 3.0 to 3.6 V if the input signal frequency is less than 12.5 MHz or less than 25 MHz if the signal rise time (10% to 90%) is less than 1.2 ns. When operating at a supply voltage above 2.2 V, the device should not interface to 3.3 V logic; however, interfacing to 5 V logic is permitted. An external pull-up resistor to the higher supply voltage is typically required for most systems. Important Notes: When interfacing to a signal that is between 4.5 and 5.25 V, the maximum clock frequency that may be input on a GPIO pin is 12.5 MHz. The exception to this rule is when routing an external CMOS clock to P0.3, in which case, a signal up to 25 MHz is valid as long as the rise time (10% to 90%) is shorter than 1.8 ns. When the supply voltage is less than 2.2 V and interfacing to a signal that is between 3.0 and 3.6 V, the maximum clock frequency that may be input on a GPIO pin is 3.123 MHz. The exception to this rule is when routing an external CMOS clock to P0.3, in which case, a signal up to 25 MHz is valued as long as the rise time (10% to 90%) is shorter than 1.2 ns. In a multi-voltage interface, the external pull-up resistor should be sized to allow a current of at least 150 µA to flow into the Port pin when the supply voltage is between (VDD_MCU/DC+ plus 0.4 V) and (VDD_MCU/DC+ plus 1.0 V). Once the Port pad voltage increases beyond this range, the current flowing into the Port pin is minimal. These guidelines only apply to multi-voltage interfaces. Port I/Os may always interface to digital logic operating at the same supply voltage. 21.1.4. Increasing Port I/O Drive Strength Port I/O output drivers support a high and low drive strength; the default is low drive strength. The drive strength of a Port I/O can be configured using the PnDRV registers. See Section “4. Electrical Characteristics” on page 44 for the difference in output drive strength between the two modes. 21.2. Assigning Port I/O Pins to Analog and Digital Functions Port I/O pins P0.0–P1.6 can be assigned to various analog, digital, and external interrupt functions. The Port pins assuaged to analog functions should be configured for analog I/O and Port pins assuaged to digital or external interrupt functions should be configured for digital I/O. 21.2.1. Assigning Port I/O Pins to Analog Functions Table 21.1 shows all available analog functions that need Port I/O assignments. Port pins selected for these analog functions should have their digital drivers disabled (PnMDOUT.n = 0 and Port Latch = 1) and their corresponding bit in PnSKIP set to 1. This reserves the pin for use by the analog function and does not allow it to be claimed by the Crossbar. Table 21.1 shows the potential mapping of Port I/O to each analog function. Table 21.1. Port I/O Assignment for Analog Functions Analog Function Potentially Assignable Port Pins SFR(s) used for Assignment ADC Input P0.0–P1.6 ADC0MX, PnSKIP Comparator0 Input P0.0–P1.6 CPT0MX, PnSKIP Comparator1 Input P0.0–P1.6 CPT1MX, PnSKIP P0.0 REF0CN, PnSKIP Voltage Reference (VREF0) Rev. 1.0 221 Si1010/1/2/3/4/5 Table 21.1. Port I/O Assignment for Analog Functions Analog Function Potentially Assignable Port Pins SFR(s) used for Assignment Analog Ground Reference (AGND) P0.1 REF0CN, PnSKIP Current Reference (IREF0) P0.7 IREF0CN, PnSKIP External Oscillator Input (XTAL1) P0.2 OSCXCN, PnSKIP External Oscillator Output (XTAL2) P0.3 OSCXCN, PnSKIP 21.2.2. Assigning Port I/O Pins to Digital Functions Any Port pins not assigned to analog functions may be assigned to digital functions or used as GPIO. Most digital functions rely on the Crossbar for pin assignment; however, some digital functions bypass the Crossbar in a manner similar to the analog functions listed above. Port pins used by these digital functions and any Port pins selected for use as GPIO should have their corresponding bit in PnSKIP set to 1. Table 21.2 shows all available digital functions and the potential mapping of Port I/O to each digital function. Table 21.2. Port I/O Assignment for Digital Functions Digital Function UART0, SPI1, SPI0, SMBus, CP0 and CP1 Outputs, System Clock Output, PCA0, Timer0 and Timer1 External Inputs. Any pin used for GPIO Potentially Assignable Port Pins SFR(s) used for Assignment Any Port pin available for assignment by the Crossbar. This includes P0.0–P1.6 pins which have their PnSKIP bit set to 0. Note: The Crossbar will always assign UART0 and SPI1 pins to fixed locations. XBR0, XBR1, XBR2 P0.0–P1.6, P2.7 P0SKIP, P1SKIP 21.2.3. Assigning Port I/O Pins to External Digital Event Capture Functions External digital event capture functions can be used to trigger an interrupt or wake the device from a low power mode when a transition occurs on a digital I/O pin. The digital event capture functions do not require dedicated pins and will function on both GPIO pins (PnSKIP = 1) and pins in use by the Crossbar (PnSKIP = 0). External digital even capture functions cannot be used on pins configured for analog I/O. Table 21.3 shows all available external digital event capture functions. Table 21.3. Port I/O Assignment for External Digital Event Capture Functions Digital Function Potentially Assignable Port Pins SFR(s) used for Assignment External Interrupt 0 P0.0–P0.7 IT01CF External Interrupt 1 P0.0–P0.7 IT01CF Port Match P0.0–P1.6 P0MASK, P0MAT P1MASK, P1MAT 222 Rev. 1.0 Si1010/1/2/3/4/5 21.3. Priority Crossbar Decoder The Priority Crossbar Decoder assigns a Port I/O pin to each software selected digital function using the fixed peripheral priority order shown in Figure 21.3. The registers XBR0, XBR1, and XBR2 defined in SFR Definition 21.1, SFR Definition 21.2, and SFR Definition 21.3 are used to select digital functions in the Crossbar. The Port pins available for assignment by the Crossbar include all Port pins (P0.0–P1.6) which have their corresponding bit in PnSKIP set to 0. From Figure 21.3, the highest priority peripheral is UART0. If UART0 is selected in the Crossbar (using the XBRn registers), then P0.4 and P0.5 will be assigned to UART0. The next highest priority peripheral is SPI1. If SPI1 is selected in the Crossbar, then P1.0–P1.3 will be assigned to SPI1. The user should ensure that the pins to be assigned by the Crossbar have their PnSKIP bits set to 0. For all remaining digital functions selected in the Crossbar, starting at the top of Figure 21.3 going down, the least-significant unskipped, unassigned Port pin(s) are assigned to that function. If a Port pin is already assigned (e.g., UART0 or SPI1 pins), or if its PnSKIP bit is set to 1, then the Crossbar will skip over the pin and find next available unskipped, unassigned Port pin. All Port pins used for analog functions, GPIO, or dedicated digital functions such as the EMIF should have their PnSKIP bit set to 1. Figure 21.3 shows the Crossbar Decoder priority with no Port pins skipped (P0SKIP, P1SKIP = 0x00); Figure 21.4 shows the Crossbar Decoder priority with the External Oscillator pins (XTAL1 and XTAL2) skipped (P0SKIP = 0x0C). Notes: The Crossbar must be enabled (XBARE = 1) before any Port pin is used as a digital output. Port output drivers are disabled while the Crossbar is disabled. When SMBus is selected in the Crossbar, the pins associated with SDA and SCL will automatically be forced into open-drain output mode regardless of the PnMDOUT setting. SPI0 can be operated in either 3-wire or 4-wire modes, depending on the state of the NSSMD1NSSMD0 bits in register SPI0CN. The NSS signal is only routed to a Port pin when 4-wire mode is selected. When SPI0 is selected in the Crossbar, the SPI0 mode (3-wire or 4-wire) will affect the pinout of all digital functions lower in priority than SPI0. For given XBRn, PnSKIP, and SPInCN register settings, one can determine the I/O pin-out of the device using Figure 21.3 and Figure 21.4. Rev. 1.0 223 Si1010/1/2/3/4/5 3 4 5 6 7 EZRadioPRO Serial Interface 0 1 2 0 0 3 C2D 2 P2 4 5 6 0 0 0 7 EZRadioPRO Slave Select 1 IREF0 XTAL2 0 P1 CNVSTR XTAL1 PIN I/O AGND SF Signals VREF P0 TX0 RX0 SCK (SPI1) MISO (SPI1) MOSI (SPI1) SCK (SPI0) MISO (SPI0) MOSI (SPI0) NSS* (SPI0) (*4-Wire SPI Only) SDA SCL CP0 CP0A CP1 CP1A /SYSCLK CEX0 CEX1 CEX2 CEX3 CEX4 CEX5 ECI T0 T1 0 0 0 0 0 0 P0SKIP[0:7] 0 0 0 1 X P1SKIP[0:7] Figure 21.3. Crossbar Priority Decoder with No Pins Skipped 224 Rev. 1.0 Si1010/1/2/3/4/5 XTAL2 CNVSTR IREF0 0 1 2 3 4 5 6 7 0 1 2 0 0 1 1 0 0 0 0 0 0 0 P2 C2D XTAL1 3 4 5 6 0 0 0 7 EZRadioPRO Slave Select PIN I/O AGND SF Signals P1 VREF P0 TX0 RX0 SCK (SPI1) MISO (SPI1) MOSI (SPI1) SCK (SPI0) MISO (SPI0) MOSI (SPI0) NSS* (SPI0) SDA SCL CP0 CP0A CP1 CP1A /SYSCLK CEX0 CEX1 CEX2 CEX3 CEX4 CEX5 ECI T0 T1 P0SKIP[0:7] 1 X P1SKIP[0:7] Figure 21.4. Crossbar Priority Decoder with Crystal Pins Skipped Rev. 1.0 225 Si1010/1/2/3/4/5 SFR Definition 21.1. XBR0: Port I/O Crossbar Register 0 Bit 7 6 5 4 3 2 1 0 Name CP1AE CP1E CP0AE CP0E SYSCKE SMB0E SPI0E URT0E Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xE1 Bit Name 7 CP1AE Function Comparator1 Asynchronous Output Enable. 0: Asynchronous CP1 output unavailable at Port pin. 1: Asynchronous CP1 output routed to Port pin. 6 CP1E Comparator1 Output Enable. 0: CP1 output unavailable at Port pin. 1: CP1 output routed to Port pin. 5 CP0AE Comparator0 Asynchronous Output Enable. 0: Asynchronous CP0 output unavailable at Port pin. 1: Asynchronous CP0 output routed to Port pin. 4 CP0E Comparator0 Output Enable. 0: CP1 output unavailable at Port pin. 1: CP1 output routed to Port pin. 3 SYSCKE SYSCLK Output Enable. 0: SYSCLK output unavailable at Port pin. 1: SYSCLK output routed to Port pin. 2 SMB0E SMBus I/O Enable. 0: SMBus I/O unavailable at Port pin. 1: SDA and SCL routed to Port pins. 1 SPI0E SPI0 I/O Enable. 0: SPI0 I/O unavailable at Port pin. 1: SCK, MISO, and MOSI (for SPI0) routed to Port pins. NSS (for SPI0) routed to Port pin only if SPI0 is configured to 4-wire mode. 0 URT0E UART0 Output Enable. 0: UART I/O unavailable at Port pin. 1: TX0 and RX0 routed to Port pins P0.4 and P0.5. Note: SPI0 can be assigned either 3 or 4 Port I/O pins. 226 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 21.2. XBR1: Port I/O Crossbar Register 1 Bit 7 Name 6 5 4 3 SPI1E T1E T0E ECIE 2 1 0 PCA0ME[2:0] Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xE2 Bit Name 7 Unused 6 SPI1E Function Read = 0b; Write = Don’t Care. EZRadioPRO Serial Interface (SPI1) Enable. 0: EZRadioPRO peripheral unavailable. 1: SCK (for EZRadioPRO) routed to P1.0. MISO (for EZRadioPRO) routed to P1.1. MOSI (for EZRadioPRO) routed to P1.2. NSS (for EZRadioPRO) routed to P1.3 only if SPI1 is configured to 4-wire mode. Note: When communicating with EZRadioPRO, the SPI1 should be configured to 3wire mode and P1.3 should be used as a standard Port I/O pin to control NSS. 5 T1E Timer1 Input Enable. 0: T1 input unavailable at Port pin. 1: T1 input routed to Port pin. 4 T0E Timer0 Input Enable. 0: T0 input unavailable at Port pin. 1: T0 input routed to Port pin. 3 ECIE PCA0 External Counter Input (ECI) Enable. 0: PCA0 external counter input unavailable at Port pin. 1: PCA0 external counter input routed to Port pin. 2:0 PCA0ME PCA0 Module I/O Enable. 000: All PCA0 I/O unavailable at Port pin. 001: CEX0 routed to Port pin. 010: CEX0, CEX1 routed to Port pins. 011: CEX0, CEX1, CEX2 routed to Port pins. 100: CEX0, CEX1, CEX2 CEX3 routed to Port pins. 101: CEX0, CEX1, CEX2, CEX3, CEX4 routed to Port pins. 110: CEX0, CEX1, CEX2, CEX3, CEX4, CEX5 routed to Port pins. 111: Reserved. Note: SPI1 can be assigned either 3 or 4 Port I/O pins. Rev. 1.0 227 Si1010/1/2/3/4/5 SFR Definition 21.3. XBR2: Port I/O Crossbar Register 2 Bit 7 6 5 4 3 2 1 0 Name WEAKPUD XBARE Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xE3 Bit Name 7 Function WEAKPUD Port I/O Weak Pullup Disable. 0: Weak Pullups enabled (except for Port I/O pins configured for analog mode). 6 XBARE Crossbar Enable. 0: Crossbar disabled. 1: Crossbar enabled. 5:0 Unused Read = 000000b; Write = Don’t Care. Note: The Crossbar must be enabled (XBARE = 1) to use any Port pin as a digital output. 21.4. Port Match Port match functionality allows system events to be triggered by a logic value change on P0 or P1. A software controlled value stored in the PnMAT registers specifies the expected or normal logic values of P0 and P1. A Port mismatch event occurs if the logic levels of the Port’s input pins no longer match the software controlled value. This allows Software to be notified if a certain change or pattern occurs on P0 or P1 input pins regardless of the XBRn settings. The PnMASK registers can be used to individually select which P0 and P1 pins should be compared against the PnMAT registers. A Port mismatch event is generated if (P0 & P0MASK) does not equal (PnMAT & P0MASK) or if (P1 & P1MASK) does not equal (PnMAT & P1MASK). A Port mismatch event may be used to generate an interrupt or wake the device from a low power mode. See Section “12. Interrupt Handler” on page 134 and Section “14. Power Management” on page 157 for more details on interrupt and wake-up sources. 228 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 21.4. P0MASK: Port0 Mask Register Bit 7 6 5 4 3 Name P0MASK[7:0] Type R/W Reset 0 0 0 0 0 SFR Page= 0x0; SFR Address = 0xC7 Bit Name 7:0 2 1 0 0 0 0 Function P0MASK[7:0] Port0 Mask Value. Selects the P0 pins to be compared with the corresponding bits in P0MAT. 0: P0.n pin pad logic value is ignored and cannot cause a Port Mismatch event. 1: P0.n pin pad logic value is compared to P0MAT.n. SFR Definition 21.5. P0MAT: Port0 Match Register Bit 7 6 5 4 3 Name P0MAT[7:0] Type R/W Reset 1 1 1 1 SFR Page= 0x0; SFR Address = 0xD7 Bit Name 7 :0 1 2 1 0 1 1 1 Function P0MAT[7:0] Port 0 Match Value. Match comparison value used on Port 0 for bits in P0MASK which are set to 1. 0: P0.n pin logic value is compared with logic LOW. 1: P0.n pin logic value is compared with logic HIGH. Rev. 1.0 229 Si1010/1/2/3/4/5 SFR Definition 21.6. P1MASK: Port1 Mask Register Bit 7 6 5 4 3 Name P1MASK[7:0] Type R/W Reset 0 0 0 0 0 SFR Page= 0x0; SFR Address = 0xBF Bit Name 7:0 2 1 0 0 0 0 Function P1MASK[7:0] Port 1 Mask Value. Selects P1 pins to be compared to the corresponding bits in P1MAT. 0: P1.n pin logic value is ignored and cannot cause a Port Mismatch event. 1: P1.n pin logic value is compared to P1MAT.n. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. SFR Definition 21.7. P1MAT: Port1 Match Register Bit 7 6 5 4 3 Name P1MAT[7:0] Type R/W Reset 1 1 1 1 SFR Page = 0x0; SFR Address = 0xCF Bit Name 7:0 1 2 1 0 1 1 1 Function P1MAT[7:0] Port 1 Match Value. Match comparison value used on Port 1 for bits in P1MASK which are set to 1. 0: P1.n pin logic value is compared with logic LOW. 1: P1.n pin logic value is compared with logic HIGH. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. 230 Rev. 1.0 Si1010/1/2/3/4/5 21.5. Special Function Registers for Accessing and Configuring Port I/O All Port I/O are accessed through corresponding special function registers (SFRs) that are both byte addressable and bit addressable. When writing to a Port, the value written to the SFR is latched to maintain the output data value at each pin. When reading, the logic levels of the Port's input pins are returned regardless of the XBRn settings (i.e., even when the pin is assigned to another signal by the Crossbar, the Port register can always read its corresponding Port I/O pin). The exception to this is the execution of the read-modify-write instructions that target a Port Latch register as the destination. The read-modify-write instructions when operating on a Port SFR are the following: ANL, ORL, XRL, JBC, CPL, INC, DEC, DJNZ and MOV, CLR or SETB, when the destination is an individual bit in a Port SFR. For these instructions, the value of the latch register (not the pin) is read, modified, and written back to the SFR. Each Port has a corresponding PnSKIP register which allows its individual Port pins to be assigned to digital functions or skipped by the Crossbar. All Port pins used for analog functions, GPIO, or dedicated digital functions such as the EMIF should have their PnSKIP bit set to 1. The Port input mode of the I/O pins is defined using the Port Input Mode registers (PnMDIN). Each Port cell can be configured for analog or digital I/O. This selection is required even for the digital resources selected in the XBRn registers, and is not automatic. The only exception to this is P2.7, which can only be used for digital I/O. The output driver characteristics of the I/O pins are defined using the Port Output Mode registers (PnMDOUT). Each Port Output driver can be configured as either open drain or push-pull. This selection is required even for the digital resources selected in the XBRn registers, and is not automatic. The only exception to this is the SMBus (SDA, SCL) pins, which are configured as open-drain regardless of the PnMDOUT settings. The drive strength of the output drivers are controlled by the Port Drive Strength (PnDRV) registers. The default is low drive strength. See Section “4. Electrical Characteristics” on page 44 for the difference in output drive strength between the two modes. Rev. 1.0 231 Si1010/1/2/3/4/5 SFR Definition 21.8. P0: Port0 Bit 7 6 5 4 Name P0[7:0] Type R/W Reset 1 1 1 1 3 2 1 0 1 1 1 1 SFR Page = All Pages; SFR Address = 0x80; Bit-Addressable Bit Name Description Write 7:0 P0[7:0] Read 0: Set output latch to logic LOW. Sets the Port latch logic value or reads the Port pin 1: Set output latch to logic logic state in Port cells con- HIGH. figured for digital I/O. Port 0 Data. 0: P0.n Port pin is logic LOW. 1: P0.n Port pin is logic HIGH. SFR Definition 21.9. P0SKIP: Port0 Skip Bit 7 6 5 4 3 Name P0SKIP[7:0] Type R/W Reset 0 0 0 0 SFR Page= 0x0; SFR Address = 0xD4 Bit Name 7:0 0 2 1 0 0 0 0 Function P0SKIP[7:0] Port 0 Crossbar Skip Enable Bits. These bits select Port 0 pins to be skipped by the Crossbar Decoder. Port pins used for analog, special functions or GPIO should be skipped by the Crossbar. 0: Corresponding P0.n pin is not skipped by the Crossbar. 1: Corresponding P0.n pin is skipped by the Crossbar. 232 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 21.10. P0MDIN: Port0 Input Mode Bit 7 6 5 4 3 Name P0MDIN[7:0] Type R/W Reset 1 1 1 1 1 SFR Page= 0x0; SFR Address = 0xF1 Bit Name 7:0 P0MDIN[7:0] 2 1 0 1 1 1 Function Analog Configuration Bits for P0.7–P0.0 (respectively). Port pins configured for analog mode have their weak pullup, and digital receiver disabled. The digital driver is not explicitly disabled. 0: Corresponding P0.n pin is configured for analog mode. 1: Corresponding P0.n pin is not configured for analog mode. SFR Definition 21.11. P0MDOUT: Port0 Output Mode Bit 7 6 5 4 3 Name P0MDOUT[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xA4 Bit Name 7:0 0 2 1 0 0 0 0 Function P0MDOUT[7:0] Output Configuration Bits for P0.7–P0.0 (respectively). These bits control the digital driver even when the corresponding bit in register P0MDIN is logic 0. 0: Corresponding P0.n Output is open-drain. 1: Corresponding P0.n Output is push-pull. Rev. 1.0 233 Si1010/1/2/3/4/5 SFR Definition 21.12. P0DRV: Port0 Drive Strength Bit 7 6 5 4 3 Name P0DRV[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0xF; SFR Address = 0xA4 Bit Name 7:0 0 2 1 0 0 0 0 Function P0DRV[7:0] Drive Strength Configuration Bits for P0.7–P0.0 (respectively). Configures digital I/O Port cells to high or low output drive strength. 0: Corresponding P0.n Output has low output drive strength. 1: Corresponding P0.n Output has high output drive strength. 234 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 21.13. P1: Port1 Bit 7 6 5 4 3 Name P1[6:0] Type R/W Reset 0 1 1 1 1 2 1 0 1 1 1 SFR Page = All Pages; SFR Address = 0x90; Bit-Addressable Bit Name Description Write 7 Unused Read =0b; Write = Don’t Care. 6:0 P1[6:0] Port 1 Data. Read 0: Set output latch to logic LOW. Sets the Port latch logic value or reads the Port pin 1: Set output latch to logic logic state in Port cells con- HIGH. figured for digital I/O. 0: P1.n Port pin is logic LOW. 1: P1.n Port pin is logic HIGH. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. SFR Definition 21.14. P1SKIP: Port1 Skip Bit 7 6 5 4 3 Name P1SKIP[6:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xD5 Bit Name 7 6:0 Unused 0 2 1 0 0 0 0 Function Read =0b; Write = Don’t Care. P1SKIP[6:0] Port 1 Crossbar Skip Enable Bits. These bits select Port 1 pins to be skipped by the Crossbar Decoder. Port pins used for analog, special functions or GPIO should be skipped by the Crossbar. 0: Corresponding P1.n pin is not skipped by the Crossbar. 1: Corresponding P1.n pin is skipped by the Crossbar. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. Rev. 1.0 235 Si1010/1/2/3/4/5 SFR Definition 21.15. P1MDIN: Port1 Input Mode Bit 7 6 5 4 3 Name P1MDIN[6:0] Type R/W Reset 1 1 1 1 1 SFR Page = 0x0; SFR Address = 0xF2 Bit Name 7 Unused 6:0 P1MDIN[6:0] 2 1 0 1 1 1 Function Read =0b; Write = Don’t Care. Analog Configuration Bits for P1.6–P1.0 (respectively). Port pins configured for analog mode have their weak pullup and digital receiver disabled. The digital driver is not explicitly disabled. 0: Corresponding P1.n pin is configured for analog mode. 1: Corresponding P1.n pin is not configured for analog mode. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. SFR Definition 21.16. P1MDOUT: Port1 Output Mode Bit 7 6 5 4 3 Name P1MDOUT[6:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xA5 Bit Name 7 6:0 Unused 0 2 1 0 0 0 0 Function Read =0b; Write = Don’t Care. P1MDOUT[6:0] Output Configuration Bits for P1.6–P1.0 (respectively). These bits control the digital driver even when the corresponding bit in register P1MDIN is logic 0. 0: Corresponding P1.n Output is open-drain. 1: Corresponding P1.n Output is push-pull. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. 236 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 21.17. P1DRV: Port1 Drive Strength Bit 7 6 5 4 3 Name P1DRV[6:0] Type R/W Reset 0 0 0 0 SFR Page = 0xF; SFR Address = 0xA5 Bit Name 7 6:0 Unused 0 2 1 0 0 0 0 Function Read =0b; Write = Don’t Care. P1DRV[6:0] Drive Strength Configuration Bits for P1.6–P1.0 (respectively). Configures digital I/O Port cells to high or low output drive strength. 0: Corresponding P1.n Output has low output drive strength. 1: Corresponding P1.n Output has high output drive strength. Note: P1.0, P1.1, P1.2, and P1.3 are internally connected to the EZRadioPRO peripheral. SFR Definition 21.18. P2: Port2 Bit 7 Name P2 Type R/W Reset 1 6 5 4 3 2 1 0 0 0 0 0 0 0 0 SFR Page = All Pages; SFR Address = 0xA0; Bit-Addressable Bit Name 7 P2 6:0 Unused Description Read 0: Set output latch to logic LOW. Sets the Port latch logic value or reads the Port pin 1: Set output latch to logic logic state in Port cells con- HIGH. figured for digital I/O. Port 2 Data. Write 0: P2.7 Port pin is logic LOW. 1: P2.7 Port pin is logic HIGH. Read = 0000000b; Write = Don’t Care. Rev. 1.0 237 Si1010/1/2/3/4/5 SFR Definition 21.19. P2MDOUT: Port2 Output Mode Bit 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 Name P2MDOUT Type R/W Reset 0 SFR Page = 0x0; SFR Address = 0xA6 Bit Name 7 P2MDOUT Function Output Configuration Bits for P2.7. These bits control the digital driver. 0: P2.7 Output is open-drain. 1: P2.7 Output is push-pull. 6:0 Unused Read = 0000000b; Write = Don’t Care. SFR Definition 21.20. P2DRV: Port2 Drive Strength Bit 7 Name P2DRV Type R/W Reset 0 6 5 4 3 2 1 0 0 0 0 0 0 0 0 SFR Page = 0x0F; SFR Address = 0xA6 Bit Name 7 P2DRV Function Drive Strength Configuration Bits for P2.7. Configures digital I/O Port cells to high or low output drive strength. 0: P2.7 Output has low output drive strength. 1: P2.7 Output has high output drive strength. 6:0 238 Unused Read = 0000000b; Write = Don’t Care. Rev. 1.0 Si1010/1/2/3/4/5 22. EZRadioPRO Serial Interface (SPI1) The EZRadioPRO serial interface (SPI1) provides access to the EZRadioPRO peripheral registers from software executing on the MCU core. The serial interface consists of two SPI peripherals—a dedicated SPI Master accessible from the MCU core and dedicated SPI Slave residing inside the EZRadioPRO peripheral. The SPI1 peripheral on the MCU core side can only be used in master mode to communicate with the EZRadioPRO slave device in three wire mode. NSS for the EZRadioPRO is provided using Port 1.3, which is internally routed to the EZRadioPRO peripheral. The EZRadioPRO Serial Interface provides a system interrupt to regulate SPI traffic between the MCU core and the EZRadioPRO peripheral. This interrupt is internally routed to the MCU core. The EZRadioPRO peripheral also has an nIRQ pin which should be routed external to the package back into an external interrupt pin. The nIRQ interrupt pin is independent of the EZRadioPRO Serial Interface. SFR Bus SYSCLK SPI1CN SPIF1 WCOL1 MODFn RXOVRN1 NSS1MD1 NSS1MD0 TXBMT1 SPI1EN SPI1CFG SPIBSY MSTEN CKPHA CKPOL SLVSEL NSSIN SRMT RXBMT SCR7 SCR6 SCR5 SCR4 SCR3 SCR2 SCR1 SCR0 SPI1CKR Clock Divide Logic SPI CONTROL LOGIC Data Path Control EZRadioPRO Serial Interface (SPI1) IRQ Pin Interface Control SCK Tx Data SPI1DAT MISO Transmit Data Buffer Shift Register 7 6 5 4 3 2 1 0 Receive Data Buffer Rx Data Pin Control Logic MOSI NSS C R O S S B A R P1.0 P1.1 SCK MISO P1.2 MOSI P1.3 NSS EZRadioPRO Peripheral Read SPI0DAT Write SPI0DAT SFR Bus Figure 22.1. EZRadioPRO Serial Interface Block Diagram Rev. 1.0 239 Si1010/1/2/3/4/5 22.1. Signal Descriptions The four signals used by SPI1 (MOSI, MISO, SCK, NSS) are described below. 22.1.1. Master Out, Slave In (MOSI) The master-out, slave-in (MOSI) signal is an output from a master device and an input to slave devices. It is used to serially transfer data from the master to the slave. This signal is an output from the MCU core and an input to the EZRadioPRO peripheral. Data is transferred most-significant bit first. MOSI is driven by the MSB of the shift register. 22.1.2. Master In, Slave Out (MISO) The master-in, slave-out (MISO) signal is an output from a slave device and an input to master devices. It is used to serially transfer data from the EZRadioPRO to the MCU core. This signal is an input to the MCU core and an output from the EZRadioPRO peripheral. Data is transferred most-significant bit first. The MISO pin is placed in a high-impedance state when the SPI module is disabled. 22.1.3. Serial Clock (SCK) The serial clock (SCK) signal is an output from the master device and an input to slave devices. It is used to synchronize the transfer of data between the master and slave on the MOSI and MISO lines. SPI1 generates this signal. 22.1.4. Slave Select (NSS) Since SPI1 operates in three wire mode, the NSS functionality built into the SPI state machine is not used. Instead, a Port pin must be configured to control the chip select on the EZRadioPRO peripheral. 22.2. SPI Master Operation on the MCU Core Side A SPI master device initiates all data transfers on a SPI bus. SPI1 is placed in master mode by setting the Master Enable flag (MSTENn, SPI1CN.6). Writing a byte of data to the SPI1 data register (SPI1DAT) when in master mode writes to the transmit buffer. If the SPI shift register is empty, the byte in the transmit buffer is moved to the shift register, and a data transfer begins. The SPI1 master immediately shifts out the data serially on the MOSI line while providing the serial clock on SCK. The SPIF1 (SPI1CN.7) flag is set to logic 1 at the end of the transfer. If interrupts are enabled, an interrupt request is generated when the SPIF flag is set. While the SPI1 master transfers data to a slave on the MOSI line, the addressed SPI slave device simultaneously transfers the contents of its shift register to the SPI master on the MISO line in a full-duplex operation. Therefore, the SPIF flag serves as both a transmit-complete and receive-data-ready flag. The data byte received from the slave is transferred MSB-first into the master's shift register. When a byte is fully shifted into the register, it is moved to the receive buffer where it can be read by the processor by reading SPI1DAT. 22.3. SPI Slave Operation on the EZRadioPRO Peripheral Side The EZRadioPRO peripheral presents a standard 4-wire SPI interface: SCK, MISO, MOSI and NSS. The SPI master can read data from the device on the MOSI output pin. A SPI transaction is a 16-bit sequence which consists of a Read-Write (R/W) select bit, followed by a 7-bit address field (ADDR), and an 8-bit data field (DATA) as demonstrated in Figure 22.2. The 7-bit address field is used to select one of the 128, 8-bit control registers. The R/W select bit determines whether the SPI transaction is a read or write transaction. If R/W = 1 it signifies a WRITE transaction, while R/W = 0 signifies a READ transaction. The contents (ADDR or DATA) are latched into the transceiver every eight clock cycles. The timing parameters for the SPI interface are shown in Table 22.1. The SCK rate is flexible with a maximum rate of 10 MHz. 240 Rev. 1.0 Si1010/1/2/3/4/5 Data Address MSB MSB LSB RW A6 A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0 xx xx RW A7 MOSI SDI SCLK NSS nSEL Figure 22.2. SPI Timing Table 22.1. Serial Interface Timing Parameters Symbol Parameter Min (nsec) tCH Clock high time 40 tCL Clock low time 40 tDS Data setup time 20 tDH Data hold time 20 tDD Output data delay time 20 tEN Output enable time 20 tDE Output disable time 50 tSS Select setup time 20 tSH Select hold time 50 tSW Select high period 80 Diagram SCL SCLK tSS tCL tCH tDS tDH tDD tSH tDE MOSI SDI SDO MISO tEN tSW nSEL NSS To read back data from the transceiver, the R/W bit must be set to 0 followed by the 7-bit address of the register from which to read. The 8 bit DATA field following the 7-bit ADDR field is ignored on the MOSI pin when R/W = 0. The next eight negative edge transitions of the SCK signal will clock out the contents of the selected register. The data read from the selected register will be available on the MISO output. The READ function is shown in Figure 22.3. After the READ function is completed the MISO signal will remain at either a logic 1 or logic 0 state depending on the last data bit clocked out (D0). When NSS goes high the MISO output pin will be pulled high by internal pullup. First Bit SDI MOSI RW =0 Last Bit A6 A5 A4 A3 A2 A1 A0 D7 =X D6 =X D5 =X D4 =X D3 =X D2 =X D1 =X D0 =X SCLK SCL First Bit SDO MISO D7 D6 D5 D4 D3 Last Bit D2 D1 D0 NSS nSEL Figure 22.3. SPI Timing—READ Mode Rev. 1.0 241 Si1010/1/2/3/4/5 The SPI interface contains a burst read/write mode which allows for reading/writing sequential registers without having to re-send the SPI address. When the NSS bit is held low while continuing to send SCK pulses, the SPI interface will automatically increment the ADDR and read from/write to the next address. An example burst write transaction is illustrated in Figure 22.4 and a burst read in Figure 22.5. As long as NSS is held low, input data will be latched into the transceiver every eight SCK cycles. First Bit MOSI SDI RW =1 Last Bit A6 A5 A4 A3 A2 A1 A0 D7 =X D6 =X D5 =X D4 =X D3 =X D2 =X D1 =X D0 =X D7 =X D6 =X D5 =X D4 =X D3 =X D2 =X D1 =X D0 =X SCLK SCL nSEL NSS Figure 22.4. SPI Timing—Burst Write Mode First Bit SDI MOSI RW =0 Last Bit A6 A5 A4 A3 A2 A1 A0 D7 =X D6 =X D5 =X D4 =X D3 =X D2 =X D1 =X D0 =X SCLK SCL First Bit SDO MISO D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 NSS nSEL Figure 22.5. SPI Timing—Burst Read Mode 242 Rev. 1.0 D2 D1 D0 Si1010/1/2/3/4/5 22.4. EZRadioPRO Serial Interface Interrupt Sources When SPI1 interrupts are enabled, the following flags will generate an interrupt when they are set to logic 1: All of the following bits must be cleared by software. 1. The SPI Interrupt Flag, SPIFn (SPInCN.7) is set to logic 1 at the end of each byte transfer. This flag can occur in all SPIn modes. 2. The Write Collision Flag, WCOLn (SPInCN.6) is set to logic 1 if a write to SPInDAT is attempted when the transmit buffer has not been emptied to the SPI shift register. When this occurs, the write to SPInDAT will be ignored, and the transmit buffer will not be written.This flag can occur in all SPIn modes. 3. The Mode Fault Flag MODFn (SPInCN.5) is set to logic 1 when SPIn is configured as a master, and for multi-master mode and the NSS pin is pulled low. When a Mode Fault occurs, the MSTENn and SPIENn bits in SPI0CN are set to logic 0 to disable SPIn and allow another master device to access the bus. 4. The Receive Overrun Flag RXOVRNn (SPInCN.4) is set to logic 1 when configured as a slave, and a transfer is completed and the receive buffer still holds an unread byte from a previous transfer. The new byte is not transferred to the receive buffer, allowing the previously received data byte to be read. The data byte which caused the overrun is lost. 22.5. Serial Clock Phase and Polarity Four combinations of serial clock phase and polarity can be selected using the clock control bits in the SPI Configuration Register (SPI1CFG). The CKPHA bit (SPI1CFG.5) selects one of two clock phases (edge used to latch the data). The CKPOL bit (SPI1CFG.4) selects between an active-high or active-low clock. Both CKPOL and CKPHA must be set to zero in order to communicate with the EZRadioPRO peripheral. The SPI1 Clock Rate Register (SPI1CKR) as shown in SFR Definition 22.3 controls the master mode serial clock frequency. When the SPI is configured as a master, the maximum data transfer rate (bits/sec) is one-half the system clock frequency or 12.5 MHz, whichever is slower. SCK (CKPOL=0, CKPHA=0) SCK (CKPOL=0, CKPHA=1) SCK (CKPOL=1, CKPHA=0) SCK (CKPOL=1, CKPHA=1) MISO/MOSI MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 NSS (Must Remain High in Multi-Master Mode) Figure 22.6. Master Mode Data/Clock Timing Rev. 1.0 243 Si1010/1/2/3/4/5 22.6. SPI Special Function Registers SPI1 is accessed and controlled through four special function registers in the system controller: SPI1CN Control Register, SPI1DAT Data Register, SPI1CFG Configuration Register, and SPI1CKR Clock Rate Register. The special function registers related to the operation of the SPI1 Bus are described in the following figures. SFR Definition 22.1. SPI1CFG: SPI Configuration Bit 7 6 5 4 3 2 1 0 Name SPIBSY MSTEN CKPHA CKPOL Type R R/W R/W R/W R R R R Reset 0 0 0 0 0 1 1 1 SFR Page = 0x0; SFR Address = 0x84 Bit Name 7 SPIBSY Function SPI Busy. This bit is set to logic 1 when a SPI transfer is in progress. 6 MSTEN Master Mode Enable. When set to 1, enables master mode. This bit must be set to 1 to communicate with the EZRadioPRO peripheral. 5 CKPHA SPI Clock Phase. 0: Data centered on first edge of SCK period.* 1: Data centered on second edge of SCK period.* 4 CKPOL SPI Clock Polarity. 0: SCK line low in idle state. 1: SCK line high in idle state. 3:0 Reserved Read = 0000, Write = don’t care. *Note: In master mode, data on MISO is sampled one SYSCLK before the end of each data bit, to provide maximum settling time for the slave device. See Table 22.2 for timing parameters. 244 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 22.2. SPI1CN: SPI Control Bit 7 6 5 Name SPIF1 Type R/W R/W R/W Reset 0 0 0 4 3 2 1 0 NSS1MD1 NSS1MD0 TXBMT1 SPI1EN R/W R/W R/W R R/W 0 0 1 1 0 WCOL1 MODF1 SFR Page = 0x0; SFR Address = 0xB0; Bit-Addressable Bit Name 7 SPIF1 Function SPI1 Interrupt Flag. This bit is set to logic 1 by hardware at the end of a data transfer. If interrupts are enabled, setting this bit causes the CPU to vector to the SPI1 interrupt service routine. This bit is not automatically cleared by hardware. It must be cleared by software. 6 WCOL1 Write Collision Flag. This bit is set to logic 1 by hardware (and generates a SPI1 interrupt) to indicate a write to the SPI1 data register was attempted while a data transfer was in progress. It must be cleared by software. 5 MODF1 Mode Fault Flag. This bit is set to logic 1 by hardware (and generates a SPI1 interrupt) when a master mode collision is detected (NSS is low, MSTEN = 1, and NSSMD[1:0] = 01). This bit is not automatically cleared by hardware. It must be cleared by software. 4 3:2 Reserved. Read = varies; Write = must write zero. NSS1MD[1:0] Slave Select Mode. Must be set to 00b. SPI1 can only be used in 3-wire master mode. 1 TXBMT1 Transmit Buffer Empty. This bit will be set to logic 0 when new data has been written to the transmit buffer. When data in the transmit buffer is transferred to the SPI shift register, this bit will be set to logic 1, indicating that it is safe to write a new byte to the transmit buffer. 0 SPI1EN SPI1 Enable. 0: SPI1 disabled. 1: SPI1 enabled. Rev. 1.0 245 Si1010/1/2/3/4/5 SFR Definition 22.3. SPI1CKR: SPI Clock Rate Bit 7 6 5 4 3 Name SCR1[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x85 Bit Name 7:0 SCR1 0 2 1 0 0 0 0 Function SPI Clock Rate. These bits determine the frequency of the SCK output when the SPI module is configured for master mode operation. The SCK clock frequency is a divided version of the system clock, and is given in the following equation, where SYSCLK is the system clock frequency and SPI1CKR is the 8-bit value held in the SPI1CKR register. SYSCLK f SCK = ---------------------------------------------------------2 SPI1CKR[7:0] + 1 for 0 <= SPI0CKR <= 255 Example: If SYSCLK = 2 MHz and SPI1CKR = 0x04, 2000000 f SCK = ------------------------2 4 + 1 f SCK = 200 kHz 246 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 22.4. SPI1DAT: SPI Data Bit 7 6 5 4 3 Name SPI1DAT[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x86 Bit Name 7:0 SPI1DAT 0 2 1 0 0 0 0 Function SPI1 Transmit and Receive Data. The SPI1DAT register is used to transmit and receive SPI1 data. Writing data to SPI1DAT places the data into the transmit buffer and initiates a transfer when in Master Mode. A read of SPI1DAT returns the contents of the receive buffer. Rev. 1.0 247 Si1010/1/2/3/4/5 SCK* T MCKH T MCKL T T MIS MIH MISO MOSI * SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1. Figure 22.7. SPI Master Timing Table 22.2. SPI Timing Parameters Parameter Description Min Max Units Master Mode Timing TMCKH SCK High Time 1 x TSYSCLK — ns TMCKL SCK Low Time 1 x TSYSCLK — ns TMIS MISO Valid to SCK Shift Edge 1 x TSYSCLK + 20 — ns TMIH SCK Shift Edge to MISO Change 0 — ns Note: TSYSCLK is equal to one period of the device system clock (SYSCLK). 248 Rev. 1.0 Si1010/1/2/3/4/5 23. EZRadioPRO® 240–960 MHz Transceiver Si1010/1/2/3/4/5 devices include the EZRadioPRO family of ISM wireless transceivers with continuous frequency tuning over 240–960 MHz. The wide operating voltage range of 1.8–3.6 V and low current consumption makes the EZRadioPRO an ideal solution for battery powered applications. The EZRadioPRO transceiver operates as a time division duplexing (TDD) transceiver where the device alternately transmits and receives data packets. The device uses a single-conversion mixer to downconvert the 2-level FSK/GFSK/OOK modulated receive signal to a low IF frequency. Following a programmable gain amplifier (PGA) the signal is converted to the digital domain by a high performance ADC allowing filtering, demodulation, slicing, and packet handling to be performed in the built-in DSP increasing the receiver’s performance and flexibility versus analog based architectures. The demodulated signal is then output to the system MCU through a programmable GPIO or via the standard SPI bus by reading the 64-byte RX FIFO. A single high precision local oscillator (LO) is used for both transmit and receive modes since the transmitter and receiver do not operate at the same time. The LO is generated by an integrated VCO and Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates, output frequency and frequency deviation at any frequency between 240–960 MHz. The transmit FSK data is modulated directly into the data stream and can be shaped by a Gaussian low-pass filter to reduce unwanted spectral content. The Si1010’s PA output power can be configured between –1 and +20 dBm in 3 dB steps, while the Si1012/3/4/5's PA output power can be configured between –8 and +13 dBm in 3 dB steps. The PA is single-ended to allow for easy antenna matching and low BOM cost. The PA incorporates automatic ramp-up and rampdown control to reduce unwanted spectral spreading. The +20 dBm power amplifier of the Si1010/1 can also be used to compensate for the reduced performance of a lower cost, lower performance antenna or antenna with size constraints due to a small form-factor. Competing solutions require large and expensive external PAs to achieve comparable performance. The EZRadioPRO transceivers support frequency hopping, TX/RX switch control, and antenna diversity switch control to extend the link range and improve performance. The EZRadioPRO peripheral also controls three GPIO pins: GPIO_0, GPIO_1, and GPIO_2. See Application Note “AN415: EZRadioPRO Programming Guide“ for details on initializing and using the EZRadioPRO peripheral. Rev. 1.0 249 Si1010/1/2/3/4/5 23.1. EZRadioPRO Operating Modes The EZRadioPRO transceivers provide several operating modes which can be used to optimize the power consumption for a given application. Depending upon the system communication protocol, an optimal trade-off between the radio wake time and power consumption can be achieved. Table 23.1 summarizes the operating modes of the EZRadioPRO transceivers. In general, any given operating mode may be classified as an active mode or a power saving mode. The table indicates which block(s) are enabled (active) in each corresponding mode. With the exception of the SHUTDOWN mode, all can be dynamically selected by sending the appropriate commands over the SPI. An “X” in any cell means that, in the given mode of operation, that block can be independently programmed to be either ON or OFF, without noticeably impacting the current consumption. The SPI circuit block includes the SPI interface hardware and the device register space. The 32 kHz OSC block includes the 32.768 kHz RC oscillator or 32.768 kHz crystal oscillator and wake-up timer. AUX (Auxiliary Blocks) includes the temperature sensor, general purpose ADC, and low-battery detector. Table 23.1. EZRadioPRO Operating Modes Mode Name Circuit Blocks Digital LDO SPI 30 MHz XTAL PLL PA RX IVDD OFF (Register contents lost) OFF OFF OFF OFF OFF OFF OFF 15 nA STANDBY ON (Register contents SLEEP retained) SENSOR ON OFF OFF OFF OFF OFF OFF 450 nA ON ON X OFF OFF OFF OFF 1 µA ON X ON OFF OFF OFF OFF 1 µA READY ON X X ON OFF OFF OFF 600 µA TUNING ON X X ON ON OFF OFF 8.5 mA TRANSMIT ON X X ON ON ON OFF 30 mA* RECEIVE ON X X ON ON OFF ON 18.5 mA SHUTDOWN 32 kHz OSC AUX Note: Using Si1002/3 at +13 dBm using recommended reference design. These power modes are for the EZRadioPRO peripheral only and are independent of the MCU power modes. 250 Rev. 1.0 Si1010/1/2/3/4/5 23.1.1. Operating Mode Control There are four primary states in the EZRadioPRO transceiver radio state machine: SHUTDOWN, IDLE, TX, and RX (see Figure 23.1). The SHUTDOWN state completely shuts down the radio to minimize current consumption. There are five different configurations/options for the IDLE state which can be selected to optimize the chip to the applications needs. "Register 07h. Operating Mode and Function Control 1" controls which operating mode/state is selected with the exception of SHUTDOWN which is controlled by SDN pin 20. The TX and RX state may be reached automatically from any of the IDLE states by setting the txon/rxon bits in "Register 07h. Operating Mode and Function Control 1". Table 23.2 shows each of the operating modes with the time required to reach either RX or TX mode as well as the current consumption of each mode. The transceivers include a low-power digital regulated supply (LPLDO) which is internally connected in parallel to the output of the main digital regulator (and is available externally at the VR_DIG pin). This common digital supply voltage is connected to all digital circuit blocks including the digital modem, crystal oscillator, SPI, and register space. The LPLDO has extremely low quiescent current consumption but limited current supply capability; it is used only in the IDLE-STANDBY and IDLE-SLEEP modes. The main digital regulator is automatically enabled in all other modes. SHUTDOWN SHUT DWN IDLE* TX RX *Five Different Options for IDLE Figure 23.1. State Machine Diagram Table 23.2. EZRadioPRO Operating Modes Response Time State/Mode Response Time to Current in State /Mode [µA] TX RX Shut Down State 16.8 ms 16.8 ms 15 nA Idle States: Standby Mode Sleep Mode Sensor Mode Ready Mode Tune Mode 800 µs 800 µs 800 µs 200 µs 200 µs 800 µs 800 µs 800 µs 200 µs 200 µs 450 nA 1 µA 1 µA 800 µA 8.5 mA TX State NA 200 µs 30 mA @ +13 dBm RX State 200 µs NA 18.5 mA Rev. 1.0 251 Si1010/1/2/3/4/5 23.1.1.1. SHUTDOWN State The SHUTDOWN state is the lowest current consumption state of the device with nominally less than 15 nA of current consumption. The shutdown state may be entered by driving the SDN pin (Pin 20) high. The SDN pin should be held low in all states except the SHUTDOWN state. In the SHUTDOWN state, the contents of the registers are lost and there is no SPI access. When the chip is connected to the power supply, a POR will be initiated after the falling edge of SDN. After a POR, the device will be in READY mode with the buffers enabled. 23.1.1.1.1. IDLE State There are five different modes in the IDLE state which may be selected by "Register 07h. Operating Mode and Function Control 1". All modes have a tradeoff between current consumption and response time to TX/RX mode. This tradeoff is shown in Table 23.2. After the POR event, SWRESET, or exiting from the SHUTDOWN state the chip will default to the IDLE-READY mode. After a POR event the interrupt registers must be read to properly enter the SLEEP, SENSOR, or STANDBY mode and to control the 32 kHz clock correctly. 23.1.1.1.2. STANDBY Mode STANDBY mode has the lowest current consumption of the five IDLE states with only the LPLDO enabled to maintain the register values. In this mode the registers can be accessed in both read and write mode. The STANDBY mode can be entered by writing 0h to "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Additionally, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption. 23.1.1.1.3. SLEEP Mode In SLEEP mode the LPLDO is enabled along with the Wake-Up-Timer, which can be used to accurately wake-up the radio at specified intervals. See “Wake-Up Timer and 32 kHz Clock Source” on page 285 for more information on the Wake-Up-Timer. SLEEP mode is entered by setting enwt = 1 (40h) in "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Also, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption. 23.1.1.1.4. SENSOR Mode In SENSOR mode either the Low Battery Detector, Temperature Sensor, or both may be enabled in addition to the LPLDO and Wake-Up-Timer. The Low Battery Detector can be enabled by setting enlbd = 1 in "Register 07h. Operating Mode and Function Control 1". See “Temperature Sensor” on page 282 and “Low Battery Detector” on page 284 for more information on these features. If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. 23.1.1.1.5. READY Mode READY Mode is designed to give a fast transition time to TX mode with reasonable current consumption. In this mode the Crystal oscillator remains enabled reducing the time required to switch to TX or RX mode by eliminating the crystal start-up time. READY mode is entered by setting xton = 1 in "Register 07h. Operating Mode and Function Control 1". To achieve the lowest current consumption state the crystal oscillator buffer should be disabled in “Register 62h. Crystal Oscillator Control and Test.” To exit READY mode, bufovr (bit 1) of this register must be set back to 0. 23.1.1.1.6. TUNE Mode In TUNE mode the PLL remains enabled in addition to the other blocks enabled in the IDLE modes. This will give the fastest response to TX mode as the PLL will remain locked but it results in the highest current consumption. This mode of operation is designed for frequency hopping spread spectrum systems (FHSS). TUNE mode is entered by setting pllon = 1 in "Register 07h. Operating Mode and Function Control 1". It is not necessary to set xton to 1 for this mode, the internal state machine automatically enables the crystal oscillator. 252 Rev. 1.0 Si1010/1/2/3/4/5 23.1.1.2. TX State The TX state may be entered from any of the IDLE modes when the txon bit is set to 1 in "Register 07h. Operating Mode and Function Control 1". A built-in sequencer takes care of all the actions required to transition between states from enabling the crystal oscillator to ramping up the PA. The following sequence of events will occur automatically when going from STANDBY mode to TX mode by setting the txon bit. 1. Enable the main digital LDO and the Analog LDOs. 2. Start up crystal oscillator and wait until ready (controlled by an internal timer). 3. Enable PLL. 4. Calibrate VCO (this action is skipped when the skipvco bit is 1, default value is 0). 5. Wait until PLL settles to required transmit frequency (controlled by an internal timer). 6. Activate power amplifier and wait until power ramping is completed (controlled by an internal timer). 7. Transmit packet. Steps in this sequence may be eliminated depending on which IDLE mode the chip is configured to prior to setting the txon bit. By default, the VCO and PLL are calibrated every time the PLL is enabled. 23.1.1.3. RX State The RX state may be entered from any of the IDLE modes when the rxon bit is set to 1 in "Register 07h. Operating Mode and Function Control 1". A built-in sequencer takes care of all the actions required to transition from one of the IDLE modes to the RX state. The following sequence of events will occur automatically to get the chip into RX mode when going from STANDBY mode to RX mode by setting the rxon bit: 1. Enable the main digital LDO and the Analog LDOs. 2. Start up crystal oscillator and wait until ready (controlled by an internal timer). 3. Enable PLL. 4. Calibrate VCO (this action is skipped when the skipvco bit is 1, default value is 0). 5. Wait until PLL settles to required receive frequency (controlled by an internal timer). 6. Enable receive circuits: LNA, mixers, and ADC. 7. Enable receive mode in the digital modem. Depending on the configuration of the radio all or some of the following functions will be performed automatically by the digital modem: AGC, AFC (optional), update status registers, bit synchronization, packet handling (optional) including sync word, header check, and CRC. 23.1.1.4. Device Status Add R/W 02 R Function/ Description D7 D6 D5 D4 D3 Device Status ffovfl ffunfl rxffem headerr freqerr D2 D1 D0 cps[1] cps[0] POR Def. — The operational status of the EZRadioPRO peripheral can be read from "Register 02h. Device Status". 23.2. Interrupts The EZRadioPRO peripheral is capable of generating an interrupt signal (nIRQ) when certain events occur. The nIRQ pin is driven low to indicate a pending interrupt request. The EZRadioPRO interrupt does not have an internal interrupt vector. To use the interrupt, the nIRQ pin must be looped back to an external interrupt input. This interrupt signal will be generated when any one (or more) of the interrupt events (corresponding to the Interrupt Status bits) shown below occur. The nIRQ pin will remain low until the Interrupt Status Register(s) (Registers 03h–04h) containing the active Interrupt Status bit is read. The nIRQ output signal will then be reset until the next change in status is detected. The interrupts must be Rev. 1.0 253 Si1010/1/2/3/4/5 enabled by the corresponding enable bit in the Interrupt Enable Registers (Registers 05h–06h). All enabled interrupt bits will be cleared when the corresponding interrupt status register is read. If the interrupt is not enabled when the event occurs it will not trigger the nIRQ pin, but the status may still be read at anytime in the Interrupt Status registers. Important Note: The nIRQ line should not be monitored for POR after SDN or initial power up. The POR signal is available by default on GPIO0 and GPIO1 and should be monitored as an alternative to nIRQ for POR. As an alternative, software may wait 18 ms after SDN rising before polling the interrupt status registers in 03h and 04h to check for POR and chip ready (XTAL start-up/ready). This process may take up to 26 ms. After the initial interrupt is cleared, the operation of the nIRQ pin will be normal. Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. 03 R Interrupt Status 1 ifferr itxffafull itxffaem irxffafull iext ipksent ipkvalid icrcerror — 04 R Interrupt Status 2 iswdet ipreaval ipreainval irssi iwut ilbd ichiprdy ipor — 05 R/W Interrupt Enable 1 enfferr entxffafull entxffaem enrxffafull enext enpksent enpkvalid encrcerror 00h 06 R/W Interrupt Enable 2 enswdet enpreava enpreainval 01h enrssi enwut enlbd enchiprdy enpor See “AN440: EZRadioPRO Detailed Register Descriptions” for a complete list of interrupts. 23.3. System Timing The system timing for TX and RX modes is shown in Figures 23.2 and 23.3. The figures demonstrate transitioning from STANDBY mode to TX or RX mode through the built-in sequencer of required steps. The user only needs to program the desired mode, and the internal sequencer will properly transition the part from its current mode. TX Packet PA RAMP DOWN PLLTS PRE PA RAMP PA RAMP UP PLL CAL XTAL Settling Time PLL T0 The VCO will automatically calibrate at every frequency change or power up. The PLL T0 time is to allow for bias settling of the VCO. The PLL TS time is for the settling time of the PLL, which has a default setting of 100 µs. The total time for PLL T0, PLL CAL, and PLL TS under all conditions is 200 µs. Under certain applications, the PLL T0 time and the PLL CAL may be skipped for faster turn-around time. Contact applications support if faster turnaround time is desired. Configurable 5-20us, Recommend 5us Configurable 5-20us, Recommend 5us 6us, Fixed Configurable 0-310us, Recommend 100us 50us, May be skipped Configurable 0-70us, Default = 50us 600us Figure 23.2. TX Timing 254 Rev. 1.0 PLLTS PLL CAL XTAL Settling Time PLL T0 Si1010/1/2/3/4/5 RX Packet Configurable 0-310us, Recommend 100us 50us, May be skipped Configurable 0-70us, Default =50us 600us Figure 23.3. RX Timing 23.3.1. Frequency Control For calculating the necessary frequency register settings it is recommended that customers use Silicon Labs’ Wireless Design Suite (WDS) or the EZRadioPRO Register Calculator worksheet (in Microsoft Excel) available on the product website. These methods offer a simple method to quickly determine the correct settings based on the application requirements. The following information can be used to calculated these values manually. 23.3.2. Frequency Programming In order to receive or transmit an RF signal, the desired channel frequency, fcarrier, must be programmed into the transceiver. Note that this frequency is the center frequency of the desired channel and not an LO frequency. The carrier frequency is generated by a Fractional-N Synthesizer, using 10 MHz both as the reference frequency and the clock of the (3rd order) ΔΣ modulator. This modulator uses modulo 64000 accumulators. This design was made to obtain the desired frequency resolution of the synthesizer. The overall division ratio of the feedback loop consist of an integer part (N) and a fractional part (F).In a generic sense, the output frequency of the synthesizer is as follows: f OUT 10MHz ( N F ) The fractional part (F) is determined by three different values, Carrier Frequency (fc[15:0]), Frequency Offset (fo[8:0]), and Frequency Deviation (fd[7:0]). Due to the fine resolution and high loop bandwidth of the synthesizer, FSK modulation is applied inside the loop and is done by varying F according to the incoming data; this is discussed further in “Frequency Deviation” on page 258. Also, a fixed offset can be added to fine-tune the carrier frequency and counteract crystal tolerance errors. For simplicity assume that only the fc[15:0] register will determine the fractional component. The equation for selection of the carrier frequency is shown below: Rev. 1.0 255 Si1010/1/2/3/4/5 f carrier 10 MHz (hbsel 1) ( N F ) fTX 10MHz * (hbsel 1) * ( fb[4 : 0] 24 Add R/W 73 R/W 74 R/W 75 R/W 76 R/W 77 R/W fc[15 : 0] ) 64000 Function/ Description D7 D6 D5 D4 D3 D2 Frequency Offset 1 Frequency Offset 2 Frequency Band Select Nominal Carrier Frequency 1 Nominal Carrier Frequency 0 fo[7] fo[6] fo[5] fo[4] fo[3] fo[2] D1 D0 POR Def. fo[1] fo[0] 00h fo[9] fo[8] 00h sbsel hbsel fb[4] fb[3] fb[2] fb[1] fb[0] 35h fc[15] fc[14] fc[13] fc[12] fc[11] fc[10] fc[9] fc[8] BBh fc[7] fc[6] fc[5] fc[4] fc[3] fc[2] fc[1] fc[0] 80h The integer part (N) is determined by fb[4:0]. Additionally, the output frequency can be halved by connecting a ÷2 divider to the output. This divider is not inside the loop and is controlled by the hbsel bit in "Register 75h. Frequency Band Select". This effectively partitions the entire 240–960 MHz frequency range into two separate bands: High Band (HB) for hbsel = 1, and Low Band (LB) for hbsel = 0. The valid range of fb[4:0] is from 0 to 23. If a higher value is written into the register, it will default to a value of 23. The integer part has a fixed offset of 24 added to it as shown in the formula above. Table 23.3 demonstrates the selection of fb[4:0] for the corresponding frequency band. After selection of the fb (N) the fractional component may be solved with the following equation: fTX fb[4 : 0] 24 * 64000 fc[15 : 0] 10MHz * (hbsel 1) fb and fc are the actual numbers stored in the corresponding registers. Table 23.3. Frequency Band Selection fb[4:0] Value 256 N Frequency Band hbsel=0 hbsel=1 0 24 240–249.9 MHz 480–499.9 MHz 1 25 250–259.9 MHz 500–519.9 MHz 2 26 260–269.9 MHz 520–539.9 MHz 3 27 270–279.9 MHz 540–559.9 MHz 4 28 280–289.9 MHz 560–579.9 MHz 5 29 290–299.9 MHz 580–599.9 MHz 6 30 300–309.9 MHz 600–619.9 MHz 7 31 310–319.9 MHz 620–639.9 MHz 8 32 320–329.9 MHz 640–659.9 MHz Rev. 1.0 Si1010/1/2/3/4/5 Table 23.3. Frequency Band Selection (Continued) 9 33 330–339.9 MHz 660–679.9 MHz 10 34 340–349.9 MHz 680–699.9 MHz 11 35 350–359.9 MHz 700–719.9 MHz 12 36 360–369.9 MHz 720–739.9 MHz 13 37 370–379.9 MHz 740–759.9 MHz 14 38 380–389.9 MHz 760–779.9 MHz 15 39 390–399.9 MHz 780–799.9 MHz 16 40 400–409.9 MHz 800–819.9 MHz 17 41 410–419.9 MHz 820–839.9 MHz 18 42 420–429.9 MHz 840–859.9 MHz 19 43 430–439.9 MHz 860–879.9 MHz 20 44 440–449.9 MHz 880–899.9 MHz 21 45 450–459.9 MHz 900–919.9 MHz 22 46 460–469.9 MHz 920–939.9 MHz 23 47 470–479.9 MHz 940–960 MHz The chip will automatically shift the frequency of the Synthesizer down by 937.5 kHz (30 MHz ÷ 32) to achieve the correct Intermediate Frequency (IF) when RX mode is entered. Low-side injection is used in the RX Mixing architecture; therefore, no frequency reprogramming is required when using the same TX frequency and switching between RX/TX modes. 23.3.3. Easy Frequency Programming for FHSS While Registers 73h–77h may be used to program the carrier frequency of the transceiver, it is often easier to think in terms of “channels” or “channel numbers” rather than an absolute frequency value in Hz. Also, there may be some timing-critical applications (such as for Frequency Hopping Systems) in which it is desirable to change frequency by programming a single register. Once the channel step size is set, the frequency may be changed by a single register corresponding to the channel number. A nominal frequency is first set using Registers 73h–77h, as described above. Registers 79h and 7Ah are then used to set a channel step size and channel number, relative to the nominal setting. The Frequency Hopping Step Size (fhs[7:0]) is set in increments of 10 kHz with a maximum channel step size of 2.56 MHz. The Frequency Hopping Channel Select Register then selects channels based on multiples of the step size. Fcarrier Fnom fhs[7 : 0] ( fhch[7 : 0] 10kHz ) For example: if the nominal frequency is set to 900 MHz using Registers 73h–77h and the channel step size is set to 1 MHz using "Register 7Ah. Frequency Hopping Step Size". For example, if the "Register 79h. Frequency Hopping Channel Select" is set to 5d, the resulting carrier frequency would be 905 MHz. Once the nominal frequency and channel step size are programmed in the registers, it is only necessary to program the fhch[7:0] register in order to change the frequency. Rev. 1.0 257 Si1010/1/2/3/4/5 Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. 79 R/W Frequency Hopping Channel Select fhch[7] fhch[6] fhch[5] fhch[4] fhch[3] fhch[2] fhch[1] fhch[0] 00h 7A R/W Frequency Hopping Step Size fhs[7] fhs[0] 00h fhs[6] fhs[5] fhs[4] fhs[3] fhs[2] fhs[1] 23.3.4. Automatic State Transition for Frequency Change If registers 79h or 7Ah are changed in either TX or RX mode, the state machine will automatically transition the chip back to TUNE, change the frequency, and automatically go back to either TX or RX. This feature is useful to reduce the number of SPI commands required in a Frequency Hopping System. This in turn reduces microcontroller activity, reducing current consumption. The exception to this is during TX FIFO mode. If a frequency change is initiated during a TX packet, then the part will complete the current TX packet and will only change the frequency for subsequent packets. 23.3.5. Frequency Deviation The peak frequency deviation is configurable from ±0.625 to ±320 kHz. The Frequency Deviation (Δf) is controlled by the Frequency Deviation Register (fd), address 71 and 72h, and is independent of the carrier frequency setting. When enabled, regardless of the setting of the hbsel bit (high band or low band), the resolution of the frequency deviation will remain in increments of 625 Hz. When using frequency modulation the carrier frequency will deviate from the nominal center channel carrier frequency by ±Δf: f fd [8 : 0] 625Hz f fd [8 : 0] f = peak deviation 625Hz Frequency f fcarrier Time Figure 23.4. Frequency Deviation The previous equation should be used to calculate the desired frequency deviation. If desired, frequency modulation may also be disabled in order to obtain an unmodulated carrier signal at the channel center frequency; see “Modulation Type” on page 261 for further details. 258 Rev. 1.0 Si1010/1/2/3/4/5 Add R/W Function/ Description D7 71 R/W Modulation Mode Control 2 72 R/W Frequency Deviation D6 D5 D4 D3 D2 D1 D0 POR Def. trclk[1] trclk[0] dtmod[1] dtmod[0] eninv fd[8] modtyp[1] modtyp[0] fd[7] fd[6] fd[5] fd[4] fd[3] fd[2] fd[1] fd[0] 00h 20h 23.3.6. Frequency Offset Adjustment When the AFC is disabled the frequency offset can be adjusted manually by fo[9:0] in registers 73h and 74h. It is not possible to have both AFC and offset as internally they share the same register. The frequency offset adjustment and the AFC both are implemented by shifting the Synthesizer Local Oscillator frequency. This register is a signed register so in order to get a negative offset it is necessary to take the twos complement of the positive offset number. The offset can be calculated by the following: DesiredOffset 156.25 Hz (hbsel 1) fo[9 : 0] fo[9 : 0] DesiredOffset 156.25Hz (hbsel 1) The adjustment range in high band is ±160 kHz and in low band it is ±80 kHz. For example to compute an offset of +50 kHz in high band mode fo[9:0] should be set to 0A0h. For an offset of –50 kHz in high band mode the fo[9:0] register should be set to 360h. Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. fo[7] fo[6] fo[5] fo[4] fo[3] fo[2] fo[1] fo[0] 00h fo[9] fo[8] 00h 73 R/W Frequency Offset 74 R/W Frequency Offset 23.3.7. Automatic Frequency Control (AFC) All AFC settings can be easily obtained from the settings calculator. This is the recommended method to program all AFC settings. This section is intended to describe the operation of the AFC in more detail to help understand the trade-offs of using AFC.The receiver supports automatic frequency control (AFC) to compensate for frequency differences between the transmitter and receiver reference frequencies. These differences can be caused by the absolute accuracy and temperature dependencies of the reference crystals. Due to frequency offset compensation in the modem, the receiver is tolerant to frequency offsets up to 0.25 times the IF bandwidth when the AFC is disabled. When the AFC is enabled, the received signal will be centered in the pass-band of the IF filter, providing optimal sensitivity and selectivity over a wider range of frequency offsets up to 0.35 times the IF bandwidth. The trade-off of receiver sensitivity (at 1% PER) versus carrier offset and the impact of AFC are illustrated in Figure 23.5. Rev. 1.0 259 Si1010/1/2/3/4/5 Figure 23.5. Sensitivity at 1% PER vs. Carrier Frequency Offset When AFC is enabled, the preamble length needs to be long enough to settle the AFC. In general, one byte of preamble is sufficient to settle the AFC. Disabling the AFC allows the preamble to be shortened from 40 bits to 32 bits. Note that with the AFC disabled, the preamble length must still be long enough to settle the receiver and to detect the preamble (see “Preamble Length” on page 276). The AFC corrects the detected frequency offset by changing the frequency of the Fractional-N PLL. When the preamble is detected, the AFC will freeze for the remainder of the packet. In multi-packet mode the AFC is reset at the end of every packet and will re-acquire the frequency offset for the next packet. The AFC loop includes a bandwidth limiting mechanism improving the rejection of out of band signals. When the AFC loop is enabled, its pull-in-range is determined by the bandwidth limiter value (AFCLimiter) which is located in register 2Ah. AFC_pull_in_range = ±AFCLimiter[7:0] x (hbsel+1) x 625 Hz The AFC Limiter register is an unsigned register and its value can be obtained from the EZRadioPRO Register Calculator spreadsheet. The amount of error correction feedback to the Fractional-N PLL before the preamble is detected is controlled from afcgearh[2:0]. The default value 000 relates to a feedback of 100% from the measured frequency error and is advised for most applications. Every bit added will half the feedback but will require a longer preamble to settle. The AFC operates as follows. The frequency error of the incoming signal is measured over a period of two bit times, after which it corrects the local oscillator via the Fractional-N PLL. After this correction, some time is allowed to settle the Fractional-N PLL to the new frequency before the next frequency error is measured. The duration of the AFC cycle before the preamble is detected can be programmed with shwait[2:0]. It is advised to use the default value 001, which sets the AFC cycle to 4 bit times (2 for measurement and 2 for settling). If shwait[2:0] is programmed to 3'b000, there is no AFC correction output. It is advised to use the default value 001, which sets the AFC cycle to 4 bit times (2 for measurement and 2 for settling). The AFC correction value may be read from register 2Bh. The value read can be converted to kHz with the following formula: AFC Correction = 156.25Hz x (hbsel +1) x afc_corr[7: 0] 260 Rev. 1.0 Si1010/1/2/3/4/5 Frequency Correction RX TX AFC disabled Freq Offset Register Freq Offset Register AFC enabled AFC Freq Offset Register 23.3.8. TX Data Rate Generator The data rate is configurable between 0.123–256 kbps. For data rates below 30 kbps the ”txdtrtscale” bit in register 70h should be set to 1. When higher data rates are used this bit should be set to 0. The TX date rate is determined by the following formula in bps: 15:0 1 MHzDR_TX (bps) = txdr -----------------------------------------------16 + 5 txdtrtscale 2 16 + 5 txdtrtscale DR_TX(bps) 2 txdr[15:0] = -------------------------------------------------------------------------------1 MHz For data rates higher than 100 kbps, Register 58h should be changed from its default of 80h to C0h. Nonoptimal modulation and increased eye closure will result if this setting is not made for data rates higher than 100 kbps. The txdr register is only applicable to TX mode and does not need to be programmed for RX mode. The RX bandwidth which is partly determined from the data rate is programmed separately. Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. 6E R/W TX Data Rate 1 txdr[15] txdr[14] txdr[13] txdr[12] txdr[11] txdr[10] txdr[9] txdr[8] 0Ah 6F R/W TX Data Rate 0 txdr[7] txdr[6] txdr[2] txdr[1] txdr[0] 3Dh txdr[5] txdr[4] txdr[3] 23.4. Modulation Options 23.4.1. Modulation Type The EZRadioPRO transceivers support three different modulation options: Gaussian Frequency Shift Keying (GFSK), Frequency Shift Keying (FSK), and On-Off Keying (OOK). GFSK is the recommended modulation type as it provides the best performance and cleanest modulation spectrum. Figure 23.6 demonstrates the difference between FSK and GFSK for a Data Rate of 64 kbps. The time domain plots demonstrate the effects of the Gaussian filtering. The frequency domain plots demonstrate the spectral benefit of GFSK over FSK. The type of modulation is selected with the modtyp[1:0] bits in "Register 71h. Modulation Mode Control 2". Note that it is also possible to obtain an unmodulated carrier signal by setting modtyp[1:0] = 00. modtyp[1:0] Modulation Source 00 Unmodulated Carrier 01 OOK 10 FSK 11 GFSK (enable TX Data CLK when direct mode is used) Rev. 1.0 261 Si1010/1/2/3/4/5 TX Modulation Time Domain Waveforms -- FSK vs. GFSK TX Modulation Spectrum -- FSK vs GFSK (Continuous PRBS) -20 ModSpectrum_FSK 1.0 0.5 0.0 -0.5 -1.0 -40 -60 -80 -1.5 -100 1.0 -20 ModSpectrum_GFSK SigData_GFSK[0,::] SigData_FSK[0,::] 1.5 0.5 0.0 -0.5 -1.0 0 50 100 150 200 250 300 350 400 450 500 -40 -60 -80 -100 -250 -200 -150 -100 -50 0 50 100 150 200 250 freq, KHz time, usec DataRate 64000.0 TxDev BT_Filter 32000.0 ModIndex 0.5 1.0 Figure 23.6. FSK vs. GFSK Spectrums 23.4.2. Modulation Data Source The transceiver may be configured to obtain its modulation data from one of three different sources: FIFO mode, Direct Mode, and from a PN9 mode. In Direct Mode, the TX modulation data may be obtained from several different input pins. These options are set through the dtmod[1:0] field in "Register 71h. Modulation Mode Control 2". Add R/W 71 R/W Function/ Description Modulation Mode Control 2 D7 D6 D5 D4 D3 D2 D1 D0 trclk[1] trclk[0] dtmod[1] dtmod[0] eninv fd[8] modtyp[1] modtyp[0] dtmod[1:0] POR Def. 00h Data Source 00 Direct Mode using TX/RX Data via GPIO pin (GPIO configuration required) 01 Direct Mode using TX/RX Data via SDI pin (only when nSEL is high) 10 FIFO Mode 11 PN9 (internally generated) 23.4.2.1. FIFO Mode In FIFO mode, the transmit and receive data is stored in integrated FIFO register memory. The FIFOs are accessed via "Register 7Fh. FIFO Access," and are most efficiently accessed with burst read/write operation. In TX mode, the data bytes stored in FIFO memory are "packaged" together with other fields and bytes of information to construct the final transmit packet structure. These other potential fields include the Preamble, Sync word, Header, CRC checksum, etc. The configuration of the packet structure in TX mode is 262 Rev. 1.0 Si1010/1/2/3/4/5 determined by the Automatic Packet Handler (if enabled), in conjunction with a variety of Packet Handler Registers (see Table 23.4 on page 275). If the Automatic Packet Handler is disabled, the entire desired packet structure should be loaded into FIFO memory; no other fields (such as Preamble or Sync word are automatically added to the bytes stored in FIFO memory). For further information on the configuration of the FIFOs for a specific application or packet size, see “Data Handling and Packet Handler” on page 271. In RX mode, only the bytes of the received packet structure that are considered to be "data bytes" are stored in FIFO memory. Which bytes of the received packet are considered "data bytes" is determined by the Automatic Packet Handler (if enabled), in conjunction with the Packet Handler Registers (see Table 23.4 on page 275). If the Automatic Packet Handler is disabled, all bytes following the Sync word are considered data bytes and are stored in FIFO memory. Thus, even if Automatic Packet Handling operation is not desired, the preamble detection threshold and Sync word still need to be programmed so that the RX Modem knows when to start filling data into the FIFO. When the FIFO is being used in RX mode, all of the received data may still be observed directly (in real-time) by properly programming a GPIO pin as the RXDATA output pin; this can be quite useful during application development. When in FIFO mode, the chip will automatically exit the TX or RX State when either the ipksent or ipkvalid interrupt occurs. The chip will return to the IDLE mode state programmed in "Register 07h. Operating Mode and Function Control 1". For example, the chip may be placed into TX mode by setting the txon bit, but with the pllon bit additionally set. The chip will transmit all of the contents of the FIFO and the ipksent interrupt will occur. When this interrupt event occurs, the chip will clear the txon bit and return to TUNE mode, as indicated by the set state of the pllon bit. If no other bits are additionally set in register 07h (besides txon initially), then the chip will return to the STANDBY state. In RX mode, the rxon bit will be cleared if ipkvalid occurs and the rxmpk bit (RX Multi-Packet bit, SPI Register 08h bit [4]) is not set. When the rxmpk bit is set, the part will not exit the RX state after successfully receiving a packet, but will remain in RX mode. The microcontroller will need to decide on the appropriate subsequent action, depending upon information such as an interrupt generated by CRC, packet valid, or preamble detect. 23.4.2.2. Direct Mode For legacy systems that perform packet handling within an MCU or other baseband chip, it may not be desirable to use the FIFO. For this scenario, a Direct Mode is provided which bypasses the FIFOs entirely. In TX direct mode, the TX modulation data is applied to an input pin of the chip and processed in "real time" (i.e., not stored in a register for transmission at a later time). A variety of pins may be configured for use as the TX Data input function. Furthermore, an additional pin may be required for a TX Clock output function if GFSK modulation is desired (only the TX Data input pin is required for FSK). Two options for the source of the TX Data are available in the dtmod[1:0] field, and various configurations for the source of the TX Data Clock may be selected through the trclk[1:0] field. trclk[1:0] TX/RX Data Clock Configuration 00 01 10 11 No TX Clock (only for FSK) TX/RX Data Clock is available via GPIO (GPIO needs programming accordingly as well) TX/RX Data Clock is available via SDO pin (only when nSEL is high) TX/RX Data Clock is available via the nIRQ pin The eninv bit in SPI Register 71h will invert the TX Data; this is most likely useful for diagnostic and testing purposes. In RX direct mode, the RX Data and RX Clock can be programmed for direct (real-time) output to GPIO pins. The microcontroller may then process the RX data without using the FIFO or packet handler functions Rev. 1.0 263 Si1010/1/2/3/4/5 of the RFIC. In RX direct mode, the chip must still acquire bit timing during the Preamble, and thus the preamble detection threshold (SPI Register 35h) must still be programmed. Once the preamble is detected, certain bit timing functions within the RX Modem change their operation for optimized performance over the remainder of the packet. It is not required that a Sync word be present in the packet in RX Direct mode; however, if the Sync word is absent then the skipsyn bit in SPI Register 33h must be set, or else the bit timing and tracking function within the RX Modem will not be configured for optimum performance. 23.4.2.3. Direct Synchronous Mode In TX direct mode, the chip may be configured for synchronous or asynchronous modes of modulation. In direct synchronous mode, the RFIC is configured to provide a TX Clock signal as an output to the external device that is providing the TX Data stream. This TX Clock signal is a square wave with a frequency equal to the programmed data rate. The external modulation source (e.g., MCU) must accept this TX Clock signal as an input and respond by providing one bit of TX Data back to the RFIC, synchronous with one edge of the TX Clock signal. In this fashion, the rate of the TX Data input stream from the external source is controlled by the programmed data rate of the RFIC; no TX Data bits are made available at the input of the RFIC until requested by another cycle of the TX Clock signal. The TX Data bits supplied by the external source are transmitted directly in real-time (i.e., not stored internally for later transmission). All modulation types (FSK/GFSK/OOK) are valid in TX direct synchronous mode. As will be discussed in the next section, there are limits on modulation types in TX direct asynchronous mode. 23.4.2.4. Direct Asynchronous Mode In TX direct asynchronous mode, the RFIC no longer controls the data rate of the TX Data input stream. Instead, the data rate is controlled only by the external TX Data source; the RFIC simply accepts the data applied to its TX Data input pin, at whatever rate it is supplied. This means that there is no longer a need for a TX Clock output signal from the RFIC, as there is no synchronous "handshaking" between the RFIC and the external data source. The TX Data bits supplied by the external source are transmitted directly in real-time (i.e., not stored internally for later transmission). It is not necessary to program the data rate parameter when operating in TX direct asynchronous mode. The chip still internally samples the incoming TX Data stream to determine when edge transitions occur; however, rather than sampling the data at a pre-programmed data rate, the chip now internally samples the incoming TX Data stream at its maximum possible oversampling rate. This allows the chip to accurately determine the timing of the bit edge transitions without prior knowledge of the data rate. (Of course, it is still necessary to program the desired peak frequency deviation.) Only FSK and OOK modulation types are valid in TX Direct Asynchronous Mode; GFSK modulation is not available in asynchronous mode. This is because the RFIC does not have knowledge of the supplied data rate, and thus cannot determine the appropriate Gaussian lowpass filter function to apply to the incoming data. 264 Rev. 1.0 Px.x nIRQ XIN XOUT SDN Si1010/1/2/3/4/5 VDD_DIG VDD_RF Matching TX Px.x RXp Px.x RXn Direct synchronous modulation. Full control over the serial interface & using interrupt. Bitrate clock and modulation via GPIO’s. GPIO_2 VR_DIG GPIO_1 ANT GPIO_0 NC GPIO configuration GP1 : TX DATA clock output GP2 : TX DATA input DataCLK MOD(Data) Px.x nIRQ XOUT XIN SDN Figure 23.7. Direct Synchronous Mode Example VDD_DIG VDD_RF Px.x TX Matching Direct asynchronous FSK modulation. Modulation data via GPIO2, no data clock needed in this mode. RXp RXn GPIO configuration GP2 : TX DATA input GPIO_2 VR_DIG GPIO_1 ANT GPIO_0 NC MOD(Data) Figure 23.8. Direct Asynchronous Mode Example 23.4.2.5. Direct Mode using SPI or nIRQ Pins It is possible to use the EZRadioPRO Serial Interface signals and nIRQ as the modulation clock and data. The MISO signal can be configured to be the data clock by programming trclk = 10. If the NSS signal is LOW then the function of the MISO signal will be SPI data output. If the NSS signal is high and trclk[1:0] is 10 then during RX and TX modes the data clock will be available on the MISO signal. If trclk[1:0] is set to 11 and no interrupts are enabled in registers 05 or 06h, then the nIRQ pin can also be used as the TX/RX data clock. Note: The MISO and NSS signals are internal connections. The nIRQ signal is accessed through an external package pin. The MOSI signal can be configured to be the data source in both RX and TX modes if dtmod[1:0] = 01. In a similar fashion, if NSS is LOW the MOSI signal will function as SPI data-in. If NSS is HIGH then in TX Rev. 1.0 265 Si1010/1/2/3/4/5 mode it will be the data to be modulated and transmitted. In RX mode it will be the received demodulated data. Figure 23.9 demonstrates using MOSI and MISO as the TX/RX data and clock: TX on command TX mode TX off command RX on command RX mode RX off command NSS MOSI SPI input don’t care SPI input MOD input SPI input don’t care SPI input Data output SPI input MSIO SPI output don’t care SPI output Data CLK Output SPI output don’t care SPI output Data CLK Output SPI output Figure 23.9. Microcontroller Connections If the MISO pin is not used for data clock then it may be programmed to be the interrupt function (nIRQ) by programming Reg 0Eh bit 3. 23.4.3. PN9 Mode In this mode the TX Data is generated internally using a pseudorandom (PN9 sequence) bit generator. The primary purpose of this mode is for use as a test mode to observe the modulated spectrum without having to provide data. 23.5. Internal Functional Blocks This section provides an overview some of the key blocks of the internal radio architecture. 23.5.1. RX LNA Depending on the part, the input frequency range for the LNA is between 240–960 MHz. The LNA provides gain with a noise figure low enough to suppress the noise of the following stages. The LNA has one step of gain control which is controlled by the analog gain control (AGC) algorithm. The AGC algorithm adjusts the gain of the LNA and PGA so the receiver can handle signal levels from sensitivity to +5 dBm with optimal performance. In the Si1002/3, the TX and RX may be tied directly. See the TX/RX direct-tie reference design available on www.silabs.com. When the direct tie is used the lna_sw bit in Register 6Dh, TX Power must be set. 23.5.2. RX I-Q Mixer The output of the LNA is fed internally to the input of the receive mixer. The receive mixer is implemented as an I-Q mixer that provides both I and Q channel outputs to the programmable gain amplifier. The mixer consists of two double-balanced mixers whose RF inputs are driven in parallel, local oscillator (LO) inputs are driven in quadrature, and separate I and Q Intermediate Frequency (IF) outputs drive the programmable gain amplifier. The receive LO signal is supplied by an integrated VCO and PLL synthesizer operating between 240–960 MHz. The necessary quadrature LO signals are derived from the divider at the VCO output. 23.5.3. Programmable Gain Amplifier The programmable gain amplifier (PGA) provides the necessary gain to boost the signal level into the dynamic range of the ADC. The PGA must also have enough gain switching to allow for large input signals to ensure a linear RSSI range up to –20 dBm. The PGA has steps of 3 dB which are controlled by the AGC algorithm in the digital modem. 266 Rev. 1.0 Si1010/1/2/3/4/5 23.5.4. ADC The amplified IQ IF signals are digitized using an Analog-to-Digital Converter (ADC), which allows for low current consumption and high dynamic range. The bandpass response of the ADC provides exceptional rejection of out of band blockers. 23.5.5. Digital Modem Using high-performance ADCs allows channel filtering, image rejection, and demodulation to be performed in the digital domain, resulting in reduced area while increasing flexibility. The digital modem performs the following functions: Channel selection filter TX modulation RX demodulation AGC Preamble detector Invalid preamble detector Radio signal strength indicator (RSSI) Automatic frequency compensation (AFC) Packet handling including EZMAC® features Cyclic redundancy check (CRC) The digital channel filter and demodulator are optimized for ultra low power consumption and are highly configurable. Supported modulation types are GFSK, FSK, and OOK. The channel filter can be configured to support bandwidths ranging from 620 kHz down to 2.6 kHz. A large variety of data rates are supported ranging from 0.123 up to 256 kbps. The AGC algorithm is implemented digitally using an advanced control loop optimized for fast response time. The configurable preamble detector is used to improve the reliability of the sync-word detection. The syncword detector is only enabled when a valid preamble is detected, significantly reducing the probability of false detection. The received signal strength indicator (RSSI) provides a measure of the signal strength received on the tuned channel. The resolution of the RSSI is 0.5 dB. This high resolution RSSI enables accurate channel power measurements for clear channel assessment (CCA), carrier sense (CS), and listen before talk (LBT) functionality. Frequency mistuning caused by crystal inaccuracies can be compensated by enabling the digital automatic frequency control (AFC) in receive mode. A comprehensive programmable packet handler including key features of Silicon Labs’ EZMAC is integrated to create a variety of communication topologies ranging from peer-to-peer networks to mesh networks. The extensive programmability of the packet header allows for advanced packet filtering which in turn enables a mix of broadcast, group, and point-to-point communication. A wireless communication channel can be corrupted by noise and interference, and it is therefore important to know if the received data is free of errors. A cyclic redundancy check (CRC) is used to detect the presence of erroneous bits in each packet. A CRC is computed and appended at the end of each transmitted packet and verified by the receiver to confirm that no errors have occurred. The packet handler and CRC can significantly reduce the load on the microcontroller reducing the overall current consumption. The digital modem includes the TX modulator which converts the TX data bits into the corresponding stream of digital modulation values to be summed with the fractional input to the sigma-delta modulator. This modulation approach results in highly accurate resolution of the frequency deviation. A Gaussian filter is implemented to support GFSK, considerably reducing the energy in the adjacent channels. The default bandwidth-time product (BT) is 0.5 for all programmed data rates, but it may be adjusted to other values. Rev. 1.0 267 Si1010/1/2/3/4/5 23.5.6. Synthesizer An integrated Sigma Delta (ΣΔ) Fractional-N PLL synthesizer capable of operating from 240–960 MHz is provided on-chip. Using a ΣΔ synthesizer has many advantages; it provides flexibility in choosing data rate, deviation, channel frequency, and channel spacing. The transmit modulation is applied directly to the loop in the digital domain through the fractional divider which results in very precise accuracy and control over the transmit deviation. Depending on the part, the PLL and - modulator scheme is designed to support any desired frequency and channel spacing in the range from 240–960 MHz with a frequency resolution of 156.25 Hz (Low band) or 312.5 Hz (High band). The transmit data rate can be programmed between 0.123–256 kbps, and the frequency deviation can be programmed between ±1–320 kHz. These parameters may be adjusted via registers as shown in “Frequency Control” on page 255. TX Fref = 10 M PFD CP Selectable Divider LPF RX VCO N TX Modulation DeltaSigma Figure 23.10. PLL Synthesizer Block Diagram The reference frequency to the PLL is 10 MHz. The PLL utilizes a differential L-C VCO, with integrated onchip inductors. The output of the VCO is followed by a configurable divider which will divide down the signal to the desired output frequency band. The modulus of the variable divide-by-N divider stage is controlled dynamically by the output from the - modulator. The tuning resolution is sufficient to tune to the commanded frequency with a maximum accuracy of 312.5 Hz anywhere in the range between 240– 960 MHz. 23.5.6.1. VCO The output of the VCO is automatically divided down to the correct output frequency depending on the hbsel and fb[4:0] fields in "Register 75h. Frequency Band Select". In receive mode, the LO frequency is automatically shifted downwards by the IF frequency of 937.5 kHz, allowing transmit and receive operation on the same frequency. The VCO integrates the resonator inductor and tuning varactor, so no external VCO components are required. The VCO uses a capacitance bank to cover the wide frequency range specified. The capacitance bank will automatically be calibrated every time the synthesizer is enabled. In certain fast hopping applications this might not be desirable so the VCO calibration may be skipped by setting the appropriate register. 268 Rev. 1.0 Si1010/1/2/3/4/5 23.5.7. Power Amplifier The Si1010/1 contains an internal integrated power amplifier (PA) capable of transmitting at output levels between +1 and +20 dBm. The Si1012/3/4/5 contains a PA which is capable of transmitting output levels between –8 to +13 dBm. The PA design is single-ended and is implemented as a two stage class CE amplifier with a high efficiency when transmitting at maximum power. The PA efficiency can only be optimized at one power level. Changing the output power by adjusting txpow[2:0] will scale both the output power and current but the efficiency will not remain constant. The PA output is ramped up and down to prevent unwanted spectral splatter. In the Si1002/3 the TX and RX may be tied directly. See the TX/RX direct-tie reference design available on the Silicon Labs website for more details. When the direct tie is used the lna_sw bit in Register 6Dh, TX Power must be set to 1. 23.5.7.1. Output Power Selection The output power is configurable in 3 dB steps with the txpow[2:0] field in "Register 6Dh. TX Power". Extra output power can allow the use of a cheaper smaller antenna, greatly reducing the overall BOM cost. The higher power setting of the chip achieves maximum possible range, but of course comes at the cost of higher TX current consumption. However, depending on the duty cycle of the system, the effect on battery life may be insignificant. Contact Silicon Labs Support for help in evaluating this tradeoff. Add R/W 6D R/W Function/ Description TX Power D7 D6 D5 D4 D3 D2 reserved reserved reserved reserved lna_sw txpow[2] txpow[2:0] 000 001 010 011 100 101 110 111 txpow[2:0] 000 001 010 011 100 101 110 111 D1 D0 txpow[1] txpow[0] POR Def. 18h Si10x0/1 Output Power +1 dBm +2 dBm +5 dBm +8 dBm +11 dBm +14 dBm +17 dBm +20 dBm Si10x2/3/4/5 Output Power –8 dBm –5 dBm –2 dBm +1 dBm +4 dBm +7 dBm +10 dBm +13 dBm Rev. 1.0 269 Si1010/1/2/3/4/5 23.5.8. Crystal Oscillator The transceiver includes an integrated 30 MHz crystal oscillator with a fast start-up time of less than 600 µs when a suitable parallel resonant crystal is used. The design is differential with the required crystal load capacitance integrated on-chip to minimize the number of external components. By default, all that is required off-chip is the 30 MHz crystal. The crystal load capacitance can be digitally programmed to accommodate crystals with various load capacitance requirements and to adjust the frequency of the crystal oscillator. The tuning of the crystal load capacitance is programmed through the xlc[6:0] field of "Register 09h. 30 MHz Crystal Oscillator Load Capacitance". The total internal capacitance is 12.5 pF and is adjustable in approximately 127 steps (97fF/step). The xtalshift bit provides a coarse shift in frequency but is not binary with xlc[6:0]. The crystal frequency adjustment can be used to compensate for crystal production tolerances. Utilizing the on-chip temperature sensor and suitable control software, the temperature dependency of the crystal can be canceled. The typical value of the total on-chip capacitance Cint can be calculated as follows: Cint = 1.8 pF + 0.085 pF x xlc[6:0] + 3.7 pF x xtalshift Note that the coarse shift bit xtalshift is not binary with xlc[6:0]. The total load capacitance Cload seen by the crystal can be calculated by adding the sum of all external parasitic PCB capacitances Cext to Cint. If the maximum value of Cint (16.3 pF) is not sufficient, an external capacitor can be added for exact tuning. Additional information on calculating Cext and crystal selection guidelines is provided in “AN417: Si4x3x Family Crystal Oscillator.” If AFC is disabled then the synthesizer frequency may be further adjusted by programming the Frequency Offset field fo[9:0]in "Register 73h. Frequency Offset 1" and "Register 74h. Frequency Offset 2", as discussed in “Frequency Control” on page 255. The crystal oscillator frequency is divided down internally and may be output to the microcontroller through one of the GPIO pins for use as the System Clock. In this fashion, only one crystal oscillator is required for the entire system and the BOM cost is reduced. The available clock frequencies and GPIO configuration are discussed further in “Output Clock” on page 280. The transceiver may also be driven with an external 30 MHz clock signal through the XOUT pin. When driving with an external reference or using a TCXO, the XTAL load capacitance register should be set to 0. Add R/W Function/Description 09 R/W Crystal Oscillator Load Capacitance D7 D6 D5 D4 D3 D2 D1 D0 POR Def. xtalshift xlc[6] xlc[5] xlc[4] xlc[3] xlc[2] xlc[1] xlc[0] 7Fh 23.5.9. Regulators There are a total of six regulators integrated onto the transceiver. With the exception of the digital regulator, all regulators are designed to operate with only internal decoupling. The digital regulator requires an external 1 µF decoupling capacitor. All regulators are designed to operate with an input supply voltage from +1.8 to +3.6 V. The output stage of the of PA is not connected internally to a regulator and is connected directly to the battery voltage. A supply voltage should only be connected to the VDD pins. No voltage should be forced on the digital regulator output. 270 Rev. 1.0 Si1010/1/2/3/4/5 23.6. Data Handling and Packet Handler The internal modem is designed to operate with a packet including a 010101... preamble structure. To configure the modem to operate with packet formats without a preamble or other legacy packet structures contact customer support. 23.6.1. RX and TX FIFOs Two 64 byte FIFOs are integrated into the chip, one for RX and one for TX, as shown in Figure 23.11. "Register 7Fh. FIFO Access" is used to access both FIFOs. A burst write to address 7Fh will write data to the TX FIFO. A burst read from address 7Fh will read data from the RX FIFO. TX FIFO RX FIFO RX FIFO Almost Full Threshold TX FIFO Almost Full Threshold TX FIFO Almost Empty Threshold Figure 23.11. FIFO Thresholds The TX FIFO has two programmable thresholds. An interrupt event occurs when the data in the TX FIFO reaches these thresholds. The first threshold is the FIFO almost full threshold, txafthr[5:0]. The value in this register corresponds to the desired threshold value in number of bytes. When the data being filled into the TX FIFO crosses this threshold limit, an interrupt to the microcontroller is generated so the chip can enter TX mode to transmit the contents of the TX FIFO. The second threshold for TX is the FIFO almost empty threshold, txaethr[5:0]. When the data being shifted out of the TX FIFO drops below the almost empty threshold an interrupt will be generated. If more data is not loaded into the FIFO then the chip automatically exits the TX State after the ipksent interrupt occurs. The chip will return to the mode selected by the remaining bits in SPI Register 07h. For example, the chip may be placed into TX mode by setting the txon bit, but with the xton bit additionally set. For this condition, the chip will transmit all of the contents of the FIFO and the ipksent interrupt will occur. When this interrupt event occurs, the chip will clear the txon bit and return to READY mode, as indicated by the set state of the xton bit. If the pllon bit D1 is set when entering TX mode (i.e., SPI Register 07h = 0Ah), the chip will exit from TX mode after sending the packet and return to TUNE mode. However, the chip will not automatically return to STANDBY mode upon exit from the TX state, in the event the TX packet is initiated by setting SPI Register 07h = 08h (i.e., setting only txon bit D3). The chip will instead return to READY mode, with the crystal oscillator remaining enabled. This is intentional; the system may be configured such that the host MCU derives its clock from the MCU_CLK output of the RFIC (through GPIO2), and this clock signal must not be shut down without allowing the host MCU time to process any interrupt signals that may have occurred. The host MCU must subsequently perform a WRITE to SPI Register 07h = 00h to enter STANDBY mode and obtain minimum current consumption. Rev. 1.0 271 Si1010/1/2/3/4/5 Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. antdiv[2] antdiv[1] antdiv[0] rxmpk autotx enldm ffclrrx ffclrtx 00h 08 R/W Operating & Function Control 2 7C R/W TX FIFO Control 1 Reserved Reserved txafthr[5] 7D R/W TX FIFO Control 2 Reserved Reserved txaethr[5] txaethr[4] txaethr[3] txaethr[2] txaethr[1] txaethr[0] 04h txafthr[4] txafthr[3] txafthr[2] txafthr[1] txafthr[0] 37h The RX FIFO has one programmable threshold called the FIFO Almost Full Threshold, rxafthr[5:0]. When the incoming RX data crosses the Almost Full Threshold an interrupt will be generated to the microcontroller via the nIRQ pin. The microcontroller will then need to read the data from the RX FIFO. Add R/W 7E R/W Function/ Description RX FIFO Control D7 D6 D5 D4 D3 D2 D1 D0 Reserved Reserved rxafthr[5] rxafthr[4] rxafthr[3] rxafthr[2] rxafthr[1] rxafthr[0] POR Def. 37h Both the TX and RX FIFOs may be cleared or reset with the ffclrtx and ffclrrx bits. All interrupts may be enabled by setting the Interrupt Enabled bits in "Register 05h. Interrupt Enable 1" and “Register 06h. Interrupt Enable 2.” If the interrupts are not enabled the function will not generate an interrupt on the nIRQ pin but the bits will still be read correctly in the Interrupt Status registers. 23.6.2. Packet Configuration When using the FIFOs, automatic packet handling may be enabled for TX mode, RX mode, or both. "Register 30h. Data Access Control" through “Register 4Bh. Received Packet Length” control the configuration, status, and decoded RX packet data for Packet Handling. The usual fields for network communication (such as preamble, synchronization word, headers, packet length, and CRC) can be configured to be automatically added to the data payload. The fields needed for packet generation normally change infrequently and can therefore be stored in registers. Automatically adding these fields to the data payload greatly reduces the amount of communication between the microcontroller and the transceiver. Packet Length Data 1-4 Bytes Figure 23.12. Packet Structure An overview of the packet handler configuration registers is shown in Table 23.4. 272 CRC 0 or 2 Bytes 0 or 1 Byte 0-4 Bytes 1-255 Bytes TX Header Preamble Sync Word The general packet structure is shown in Figure 23.12. The length of each field is shown below the field. The preamble pattern is always a series of alternating ones and zeroes, starting with a zero. All the fields have programmable lengths to accommodate different applications. The most common CRC polynominals are available for selection. Rev. 1.0 Si1010/1/2/3/4/5 23.6.3. Packet Handler TX Mode If the TX packet length is set the packet handler will send the number of bytes in the packet length field before returning to IDLE mode and asserting the packet sent interrupt. To resume sending data from the FIFO the microcontroller needs to command the chip to re-enter TX mode. Figure 23.13 provides an example transaction where the packet length is set to three bytes. D ata D ata D ata D ata D ata D ata D ata D ata D ata 1 2 3 4 5 6 7 8 9 } } } This w ill be sent in the first transm ission This w ill be sent in the second transm ission This w ill be sent in the third transm ission Figure 23.13. Multiple Packets in TX Packet Handler 23.6.4. Packet Handler RX Mode 23.6.4.1. Packet Handler Disabled When the packet handler is disabled certain fields in the received packet are still required. Proper modem operation requires preamble and sync when the FIFO is being used, as shown in Figure 23.14. Bits after sync will be treated as raw data with no qualification. This mode allows for the creation of a custom packet handler when the automatic qualification parameters are not sufficient. Manchester encoding is supported but data whitening, CRC, and header checks are not. Preamble SYNC DATA Figure 23.14. Required RX Packet Structure with Packet Handler Disabled 23.6.4.2. Packet Handler Enabled When the packet handler is enabled, all the fields of the packet structure need to be configured. Register contents are used to construct the header field and length information encoded into the transmitted packet when transmitting. The receive FIFO can be configured to handle packets of fixed or variable length with or without a header. If multiple packets are desired to be stored in the FIFO, then there are options available for the different fields that will be stored into the FIFO. Figure 23.15 demonstrates the options and settings available when multiple packets are enabled. Figure 23.16 demonstrates the operation of fixed packet length and correct/incorrect packets. Rev. 1.0 273 Si1010/1/2/3/4/5 RX FIFO Contents: Transmission: rx_multi_pk_en = 0 rx_multi_pk_en = 1 Register Data Header(s) txhdlen = 0 Register Data Length 0 txhdlen > 0 fixpklen fixpklen 0 1 Data 1 H H FIFO L Data L Data Data Data Data Figure 23.15. Multiple Packets in RX Packet Handler Initial state RX FIFO Addr. 0 PK 1 OK Write Pointer RX FIFO Addr. 0 PK 2 OK RX FIFO Addr. 0 H L Write Pointer PK 4 OK RX FIFO Addr. 0 RX FIFO Addr. 0 H L H L Data Data Data H L Data H L Data H L Data H L Data PK 3 ERROR Write Pointer H Write Pointer H L L Data 63 63 63 63 Data Write Pointer CRC error 63 Figure 23.16. Multiple Packets in RX with CRC or Header Error 274 Rev. 1.0 Si1010/1/2/3/4/5 Table 23.4. Packet Handler Registers Add R/W Function/Description D7 D6 D5 D4 D3 D2 D1 enpacrx lsbfrst crcdonly skip2ph 0 rxcrc1 pksrch pkrx 30 R/W Data Access Control 31 R EzMAC status enpactx encrc pkvalid crcerror 32 R/W Header Control 1 33 R/W Header Control 2 skipsyn hdlen[2] hdlen[1] hdlen[0] fixpklen synclen[1] synclen[0] prealen[8] 22h 34 R/W Preamble Length prealen[7] prealen[6] prealen[5] prealen[4] prealen[3] prealen[2] prealen[1] prealen[0] 08h 35 R/W Preamble Detection Control preath[4] preath[3] preath[2] preath[1] preath[0] rssi_off[2] rssi_off[1] rssi_off[0] 2Ah 36 R/W Sync Word 3 sync[31] sync[30] sync[29] sync[28] sync[27] sync[26] sync[25] sync[24] 2Dh 37 R/W Sync Word 2 sync[23] sync[22] sync[21] sync[20] sync[19] sync[18] sync[17] sync[16] D4h 38 R/W Sync Word 1 sync[15] sync[14] sync[13] sync[12] sync[11] sync[10] sync[9] sync[8] 00h 39 R/W Sync Word 0 sync[7] sync[6] sync[5] sync[4] sync[3] sync[2] sync[1] sync[0] 00h 3A R/W Transmit Header 3 txhd[31] txhd[30] txhd[29] txhd[28] txhd[27] txhd[26] txhd[25] txhd[24] 00h 3B R/W Transmit Header 2 txhd[23] txhd[22] txhd[21] txhd[20] txhd[19] txhd[18] txhd[17] txhd[16] 00h 3C R/W Transmit Header 1 txhd[15] txhd[14] txhd[13] txhd[12] txhd[11] txhd[10] txhd[9] txhd[8] 00h 3D R/W Transmit Header 0 txhd[7] txhd[6] txhd[5] txhd[4] txhd[3] txhd[2] txhd[1] txhd[0] 00h 3E R/W Transmit Packet Length pklen[7] pklen[6] pklen[5] pklen[4] pklen[3] pklen[2] pklen[1] pklen[0] 00h 3F R/W Check Header 3 chhd[31] chhd[30] chhd[29] chhd[28] chhd[27] chhd[26] chhd[25] chhd[24] 00h 40 R/W Check Header 2 chhd[23] chhd[22] chhd[21] chhd[20] chhd[19] chhd[18] chhd[17] chhd[16] 00h 41 R/W Check Header 1 chhd[15] chhd[14] chhd[13] chhd[12] chhd[11] chhd[10] chhd[9] chhd[8] 00h 42 R/W Check Header 0 chhd[7] chhd[6] chhd[5] chhd[4] chhd[3] chhd[2] chhd[1] chhd[0] 00h 43 R/W Header Enable 3 hden[31] hden[30] hden[29] hden[28] hden[27] hden[26] hden[25] hden[24] FFh bcen[3:0] D0 POR Def crc[1] crc[0] 8Dh pktx pksent hdch[3:0] — 0Ch 44 R/W Header Enable 2 hden[23] hden[22] hden[21] hden[20] hden[19] hden[18] hden[17] hden[16] FFh 45 R/W Header Enable 1 hden[15] hden[14] hden[13] hden[12] hden[11] hden[10] hden[9] hden[8] FFh 46 R/W Header Enable 0 hden[7] hden[6] hden[5] hden[4] hden[3] hden[2] hden[1] hden[0] FFh 47 R Received Header 3 rxhd[31] rxhd[30] rxhd[29] rxhd[28] rxhd[27] rxhd[26] rxhd[25] rxhd[24] — 48 R Received Header 2 rxhd[23] rxhd[22] rxhd[21] rxhd[20] rxhd[19] rxhd[18] rxhd[17] rxhd[16] — 49 R Received Header 1 rxhd[15] rxhd[14] rxhd[13] rxhd[12] rxhd[11] rxhd[10] rxhd[9] rxhd[8] — 4A R Received Header 0 rxhd[7] rxhd[6] rxhd[5] rxhd[4] rxhd[3] rxhd[2] rxhd[1] rxhd[0] — 4B R Received Packet Length rxplen[7] rxplen[6] rxplen[5] rxplen[4] rxplen[3] rxplen[2] rxplen[1] rxplen[0] — 23.6.5. Data Whitening, Manchester Encoding, and CRC Data whitening can be used to avoid extended sequences of 0s or 1s in the transmitted data stream to achieve a more uniform spectrum. When enabled, the payload data bits are XORed with a pseudorandom sequence output from the built-in PN9 generator. The generator is initialized at the beginning of the payload. The receiver recovers the original data by repeating this operation. Manchester encoding can be used to ensure a dc-free transmission and good synchronization properties. When Manchester encoding is used, the effective datarate is unchanged but the actual datarate (preamble length, etc.) is doubled due to the nature of the encoding. The effective datarate when using Manchester encoding is limited to 128 kbps. The implementation of Manchester encoding is shown in Figure 23.18. Data whitening and Manchester encoding can be selected with "Register 70h. Modulation Mode Control 1". The CRC is configured via "Register 30h. Data Access Control". Figure 23.17 demonstrates the portions of the packet which have Manchester encoding, data whitening, and CRC applied. CRC can be applied to only the data portion of the packet or to the data, packet length and header fields. Figure 23.18 provides an example of how the Manchester encoding is done and also the use of the Manchester invert (enmaniv) function. Rev. 1.0 275 Si1010/1/2/3/4/5 Manchester Whitening CRC CRC (Over data only) Preamble Header/ Address Sync PK Length Data CRC Figure 23.17. Operation of Data Whitening, Manchester Encoding, and CRC Data before Manchester 1 1 1 1 1 Preamble = 0xFF 1 1 1 0 0 0 1 0 First 4bits of the synch. word = 0x2 Data after Machester ( manppol = 1, enmaninv = 0) Data after Machester ( manppol = 1, enmaninv = 1) Data before Manchester 0 0 0 0 0 Preamble = 0x00 0 0 0 0 0 0 1 0 First 4bits of the synch. word = 0x2 Data after Machester ( manppol = 0, enmaninv = 0) Data after Machester ( manppol = 0, enmaninv = 1) Figure 23.18. Manchester Coding Example 23.6.6. Preamble Detector The EZRadioPRO transceiver has integrated automatic preamble detection. The preamble length is configurable from 1–255 bytes using the prealen[7:0] field in "Register 33h. Header Control 2" and "Register 34h. Preamble Length", as described in “23.6.2. Packet Configuration” . The preamble detection threshold, preath[4:0] as set in "Register 35h. Preamble Detection Control 1", is in units of 4 bits. The preamble detector searches for a preamble pattern with a length of preath[4:0]. If a false preamble detect occurs, the receiver will continuing searching for the preamble when no sync word is detected. Once preamble is detected (false or real) then the part will then start searching for sync. If no sync occurs then a timeout will occur and the device will initiate search for preamble again. The timeout period is defined as the sync word length plus four bits and will start after a non-preamble pattern is recognized after a valid preamble detection. The preamble detector output may be programmed onto one of the GPIO or read in the interrupt status registers. 23.6.7. Preamble Length The preamble detection threshold determines the number of valid preamble bits the radio must receive to qualify a valid preamble. The preamble threshold should be adjusted depending on the nature of the application. The required preamble length threshold will depend on when receive mode is entered in relation to the start of the transmitted packet and the length of the transmit preamble. With a shorter than recommended preamble detection threshold the probability of false detection is directly related to how long the receiver operates on noise before the transmit preamble is received. False detection on noise may cause the actual packet to be missed. The preamble detection threshold is programmed in register 35h. For most applications with a preamble length longer than 32 bits the default value of 20 is recommended for the pre- 276 Rev. 1.0 Si1010/1/2/3/4/5 amble detection threshold. A shorter Preamble Detection Threshold may be chosen if occasional false detections may be tolerated. When antenna diversity is enabled a 20-bit preamble detection threshold is recommended. When the receiver is synchronously enabled just before the start of the packet, a shorter preamble detection threshold may be used. Table 23.5 demonstrates the recommended preamble detection threshold and preamble length for various modes. It is possible to use the transceiver in a raw mode without the requirement for a 010101... preamble. Contact customer support for further details. Table 23.5. Minimum Receiver Settling Time Mode (G)FSK AFC Disabled (G)FSK AFC Enabled (G)FSK AFC Disabled +Antenna Diversity Enabled (G)FSK AFC Enabled +Antenna Diversity Enabled OOK OOK + Antenna Diversity Enabled Approximate Receiver Settling Time 1 byte 2 byte Recommended Preamble Recommended Preamble Length with 8-Bit Length with 20-Bit Detection Threshold Detection Threshold 20 bits 32 bits 28 bits 40 bits 1 byte — 64 bits 2 byte — 8 byte 2 byte 3 byte 4 byte 8 byte — 8 byte Note: The recommended preamble length and preamble detection threshold listed above are to achieve 0% PER. They may be shortened when occasional packet errors are tolerable. 23.6.8. Invalid Preamble Detector When scanning channels in a frequency hopping system it is desirable to determine if a channel is valid in the minimum amount of time. The preamble detector can output an invalid preamble detect signal. which can be used to identify the channel as invalid. After a configurable time set in Register 60h[7:4], an invalid preamble detect signal is asserted indicating an invalid channel. The period for evaluating the signal for invalid preamble is defined as (inv_pre_th[3:0] x 4) x Bit Rate Period. The preamble detect and invalid preamble detect signals are available in "Register 03h. Interrupt/Status 1" and “Register 04h. Interrupt/Status 2.” 23.6.9. Synchronization Word Configuration The synchronization word length for both TX and RX can be configured in Reg 33h, synclen[1:0]. The expected or transmitted sync word can be configured from 1 to 4 bytes as defined below: synclen[1:0] = 00—Expected/Transmitted Synchronization Word (sync word) 3. synclen[1:0] = 01—Expected/Transmitted Synchronization Word 3 first, followed by sync word 2. synclen[1:0] = 10—Expected/Transmitted Synchronization Word 3 first, followed by sync word 2, followed by sync word 1. synclen[1:0] = 1—Send/Expect Synchronization Word 3 first, followed by sync word 2, followed by sync word 1, followed by sync word 0. The sync is transmitted or expected in the following sequence: sync 3sync 2sync 1sync 0. The sync word values can be programmed in Registers 36h–39h. After preamble detection the part will search for sync for a fixed period of time. If a sync is not recognized in this period then a timeout will occur and the search for preamble will be re-initiated. The timeout period after preamble detections is defined as the value programmed into the sync word length plus four additional bits. Rev. 1.0 277 Si1010/1/2/3/4/5 23.6.10. Receive Header Check The header check is designed to support 1–4 bytes and broadcast headers. The header length needs to be set in register 33h, hdlen[2:0]. The headers to be checked need to be set in register 32h, hdch[3:0]. For instance, there can be four bytes of header in the packet structure but only one byte of the header is set to be checked (i.e., header 3). For the headers that are set to be checked, the expected value of the header should be programmed in chhd[31:0] in Registers 3F–42. The individual bits within the selected bytes to be checked can be enabled or disabled with the header enables, hden[31:0] in Registers 43–46. For example, if you want to check all bits in header 3 then hden[31:24] should be set to FF but if only the last 4 bits are desired to be checked then it should be set to 00001111 (0F). Broadcast headers can also be programmed by setting bcen[3:0] in Register 32h. For broadcast header check the value may be either “FFh” or the value stored in the Check Header register. A logic equivalent of the header check for Header 3 is shown in Figure 23.19. A similar logic check will be done for Header 2, Header 1, and Header 0 if enabled. Example for Header 3 rxhd[31:24] BIT WISE Equivalence comparison hden[31:24] = BIT WISE chhd[31:24] bcen[3] header3_ok Equivalence comparison FFh = hdch[3] rxhd[31:24] Figure 23.19. Header 23.6.11. TX Retransmission and Auto TX The transceiver is capable of automatically retransmitting the last packet loaded in the TX FIFO. Automatic retransmission is set by entering the TX state with the txon bit without reloading the TX FIFO. This feature is useful for beacon transmission or when retransmission is required due to the absence of a valid acknowledgement. Only packets that fit completely in the TX FIFO can be automatically retransmitted. An automatic transmission function is available, allowing the radio to automatically start or stop a transmission depending on the amount of data in the TX FIFO. When autotx is set in “Register 08. Operating & Function Control 2", the transceiver will automatically enter the TX state when the TX FIFO almost full threshold is exceeded. Packets will be transmitted according to the configured packet length. To stop transmitting, clear the packet sent or TX FIFO almost empty interrupts must be cleared by reading register. 278 Rev. 1.0 Si1010/1/2/3/4/5 23.7. RX Modem Configuration A Microsoft Excel parameter calculator or Wireless Development Suite (WDS) calculator is provided to determine the proper settings for the modem. The calculator can be found on www.silabs.com or on the CD provided with the demo kits. An application note is available to describe how to use the calculator and to provide advanced descriptions of the modem settings and calculations. 23.7.1. Modem Settings for FSK and GFSK The modem performs channel selection and demodulation in the digital domain. The channel filter bandwidth is configurable from 2.6 to 620 kHz. The receiver data-rate, modulation index, and bandwidth are set via registers 1C–25h. The modulation index is equal to 2 times the peak deviation divided by the data rate (Rb). When Manchester coding is disabled, the required channel filter bandwidth is calculated as BW = 2Fd + Rb where Fd is the frequency deviation and Rb is the data rate. 23.8. Auxiliary Functions The EZRadioPRO has some auxiliary functions that duplicate the directly accessible MCU peripherals: ADC, temperature sensor, and 32 kHz oscillator. These auxiliary functions are retained primarily for compatibility with the Si4430/1/2. The directly accessed MCU peripherals typically provide lower system current consumption and better analog performance. However some of these EZRadioPRO auxiliary functions offer features not directly duplicated in the MCU directly accessed peripherals, such as the Low Duty Cycle Mode operation. 23.8.1. Smart Reset The EZRadioPRO transceiver contains an enhanced integrated SMART RESET or POR circuit. The POR circuit contains both a classic level threshold reset as well as a slope detector POR. This reset circuit was designed to produce a reliable reset signal under any circumstances. Reset will be initiated if any of the following conditions occur: Initial power on, VDD starts from gnd: reset is active till VDD reaches VRR (see table); When VDD decreases below VLD for any reason: reset is active till VDD reaches VRR; A software reset via “Register 08h. Operating Mode and Function Control 2”: reset is active for time TSWRST On the rising edge of a VDD glitch when the supply voltage exceeds the following time functioned limit: VDD nom. VDD(t) reset limit: 0.4V+t*0.2V/ms actual VDD(t) showing glitch 0.4V Reset TP t=0, VDD starts to rise t reset: Vglitch>=0.4+t*0.2V/ms Figure 23.20. POR Glitch Parameters Rev. 1.0 279 Si1010/1/2/3/4/5 Table 23.6. POR Parameters Parameter Release Reset Voltage Power-On VDD Slope Low VDD Limit Software Reset Pulse Threshold Voltage Reference Slope VDD Glitch Reset Pulse Symbol Comment VRR Min Typ Max Unit 0.85 1.3 1.75 V SVDD tested VDD slope region 0.03 — 300 V/ms VLD VLD<VRR is guaranteed 0.7 1 1.3 V TSWRST 50 — 470 us VTSD — 0.4 — V k — 0.2 — V/ms 5 16 25 ms TP Also occurs after SDN, and initial power on The reset will initialize all registers to their default values. The reset signal is also available for output and use by the microcontroller by using the default setting for GPIO_0. The inverted reset signal is available by default on GPIO_1. 23.8.2. Output Clock The 30 MHz crystal oscillator frequency is divided down internally and may be output on GPIO2. This feature is useful to lower BOM cost by using only one crystal in the system. The output clock on GPIO2 may be routed to the XTAL2 input to provide a synchronized clock source between the MCU and the EZRadioPRO peripheral. The output clock frequency is selectable from one of 8 options, as shown below. Except for the 32.768 kHz option, all other frequencies are derived by dividing the crystal oscillator frequency. The 32.768 kHz clock signal is derived from an internal RC oscillator or an external 32 kHz crystal. The default setting for GPIO2 is to output the clock signal with a frequency of 1 MHz. Add R/W 0A R/W Function/ Description D7 D6 Output Clock D5 D4 D3 clkt[1] clkt[0] enlfc D2 Modulation Source 000 30 MHz 001 15 MHz 010 10 MHz 011 4 MHz 100 3 MHz 101 2 MHz 1 MHz 111 32.768 kHz D0 mclk[2] mclk[1] mclk[0] mclk[2:0] 110 D1 POR Def. 06h Since the crystal oscillator is disabled in SLEEP mode in order to save current, the low-power 32.768 kHz clock can be automatically switched to become the output clock. This feature is called enable low frequency clock and is enabled by the enlfc bit in “Register 0Ah. Microcontroller Output Clock." When enlfc = 1 and the chip is in SLEEP mode then the 32.768 kHz clock will be provided regardless of the setting of mclk[2:0]. For example, if mclk[2:0] = 000, 30 MHz will be provided through the GPIO output pin in all IDLE, 280 Rev. 1.0 Si1010/1/2/3/4/5 TX, or RX states. When the chip enters SLEEP mode, the output clock will automatically switch to 32.768 kHz from the RC oscillator or 32.768 XTAL. Another available feature for the output clock is the clock tail, clkt[1:0] in “Register 0Ah. Microcontroller Output Clock." If the low frequency clock feature is not enabled (enlfc = 0), then the output is disabled in SLEEP mode. Setting the clkt[1:0] field will provide additional cycles of the output clock before it shuts off. clkt[1:0] Modulation Source 00 0 cycles 01 128 cycles 10 256 cycles 11 512 cycles If an interrupt is triggered, the output clock will remain enabled regardless of the selected mode. As soon as the interrupt is read the state machine will then move to the selected mode. The minimum current consumption will not be achieved until the interrupt is read. For instance, if the EZRadioPRO peripheral is commanded to SLEEP mode but an interrupt has occurred the 30 MHz XTAL will not be disabled until the interrupt has been cleared. 23.8.3. General Purpose ADC The EZRadioPRO peripheral includes an 8-bit SAR ADC independent of ADC0. It may be used for general purpose analog sampling, as well as for digitizing the EZRadioPRO temperature sensor reading. In most cases, the ADC0 subsystem directly accessible from the MCU will be preferred over the ADC embedded inside the EZRadioPRO peripheral. Registers 0Fh "ADC Configuration", 10h "Sensor Offset" and 4Fh "Amplifier Offset" can be used to configure the ADC operation. Details of these registers are in “AN440: EZRadioPRO Detailed Register Descriptions.” Every time an ADC conversion is desired, bit 7 "adcstart/adcdone" in Register 0Fh “ADC Configuration” must be set to 1. The conversion time for the ADC is 350 µs. After the ADC conversion is done and the adcdone signal is showing 1, then the ADC value may be read out of “Register 11h: ADC Value." When the ADC is doing its conversion, the adcstart/adcdone bit will read 0. When the ADC has finished its conversion, the bit will be set to 1. A new ADC conversion can be initiated by writing a 1 to the adcstart/adcdone bit. The architecture of the ADC is shown in Figure 23.21. The signal and reference inputs of the ADC are selected by adcsel[2:0] and adcref[1:0] in register 0Fh “ADC Configuration”, respectively. The default setting is to read out the temperature sensor using the bandgap voltage (VBG) as reference. With the VBG reference the input range of the ADC is from 0–1.02 V with an LSB resolution of 4 mV (1.02/255). Changing the ADC reference will change the LSB resolution accordingly. A differential multiplexer and amplifier are provided for interfacing external bridge sensors. The gain of the amplifier is selectable by adcgain[1:0] in Register 0Fh. The majority of sensor bridges have supply voltage (VDD) dependent gain and offset. The reference voltage of the ADC can be changed to either VDD/2 or VDD/3. A programmable VDD dependent offset voltage can be added using soffs[3:0] in register 10h. Rev. 1.0 281 Si1010/1/2/3/4/5 Diff. MUX Diff. Amp. … … Input MUX aoffs [4:0] adcsel [2:0] GPIO0 soffs [3:0] adcgain [1:0] … GPIO1 GPIO2 8-bit ADC Temperature Sensor Vin adcsel [2:0] Vref 0 -1020mV / 0-255 Ref MUX … VDD / 3 VDD / 2 VBG (1.2V) adc [7:0] adcref [1:0] Figure 23.21. General Purpose ADC Architecture Add R/W Function/ Description D7 0F R/W ADC Configuration adcstart/adcdone 10 R/W Sensor Offset 11 R ADC Value adc[7] D6 D5 adcsel[2] adcsel[1] adc[6] adc[5] D4 D3 D2 adcsel[0] adcref[1] adcref[0] soffs[3] soffs[2] soffs[1] soffs[0] 00h adc[3] adc[2] adc[1] adc[0] — adc[4] D1 D0 POR Def. adcgain[1] adcgain[0] 00h 23.8.4. Temperature Sensor The EZRadioPRO peripheral includes an integrated on-chip analog temperature sensor independent of the temperature sensor associated with ADC0. The temperature sensor will be automatically enabled when the temperature sensor is selected as the input of the EZRadioPRO ADC or when the analog temp voltage is selected on the analog test bus. The temperature sensor value may be digitized using the EZRadioPRO general-purpose ADC and read out through "Register 10h. ADC Sensor Amplifier Offset." The range of the temperature sensor is configurable. Table 23.7 lists the settings for the different temperature ranges and performance. To use the Temp Sensor: 1. Set the input for ADC to the temperature sensor, "Register 0Fh. ADC Configuration"—adcsel[2:0] = 000 2. Set the reference for ADC, "Register 0Fh. ADC Configuration"—adcref[1:0] = 00 3. Set the temperature range for ADC, "Register 12h. Temperature Sensor Calibration"—tsrange[1:0] 4. Set entsoffs = 1, "Register 12h. Temperature Sensor Calibration" 5. Trigger ADC reading, "Register 0Fh. ADC Configuration"—adcstart = 1 6. Read temperature value—Read contents of "Register 11h. ADC Value" 282 Rev. 1.0 Si1010/1/2/3/4/5 Add R/ W Function/ Description D7 D6 D5 D4 D3 D2 12 R/W Temperature Sensor Control tsrange[1] tsrange[0] entsoffs entstrim tstrim[3] tstrim[2] 13 R/W Temperature Value Offset tvoffs[7] tvoffs[6] tvoffs[5] tvoffs[4] tvoffs[3] tvoffs[2] D1 D0 POR Def. vbgtrim[1] vbgtrim[0] tvoffs[1] tvoffs[0] 20h 00h Table 23.7. Temperature Sensor Range entoff tsrange[1] tsrange[0] Temp. range Unit Slope ADC8 LSB 1 0 0 –64 … 64 °C 8 mV/°C 0.5 °C 1 0 1 –64 … 192 °C 4 mV/°C 1 °C 1 1 0 0 … 128 °C 8 mV/°C 0.5 °C 1 1 1 –40 … 216 °F 4 mV/°F 1 °F 0* 1 0 0 … 341 °K 3 mV/°K 1.333 °K Note: Absolute temperature mode, no temperature shift. This mode is only for test purposes. POR value of EN_TOFF is 1. The slope of the temperature sensor is very linear and monotonic. For absolute accuracy better than 10 °C calibration is necessary. The temperature sensor may be calibrated by setting entsoffs = 1 in “Register 12h. Temperature Sensor Control” and setting the offset with the tvoffs[7:0] bits in “Register 13h. Temperature Value Offset.” This method adds a positive offset digitally to the ADC value that is read in “Register 11h. ADC Value.” The other method of calibration is to use the tstrim which compensates the analog circuit. This is done by setting entstrim = 1 and using the tstrim[2:0] bits to offset the temperature in “Register 12h. Temperature Sensor Control.” With this method of calibration, a negative offset may be achieved. With both methods of calibration better than ±3 °C absolute accuracy may be achieved. The different ranges for the temperature sensor and ADC8 are demonstrated in Figure 23.22. The value of the ADC8 may be translated to a temperature reading by ADC8Value x ADC8 LSB + Lowest Temperature in Temp Range. For instance for a tsrange = 00, Temp = ADC8Value x 0.5 – 64. Rev. 1.0 283 Si1010/1/2/3/4/5 Temperature Measurement with ADC8 300 250 ADC Value 200 Sensor Range 0 Sensor Range 1 150 Sensor Range 2 Sensor Range 3 100 50 0 -40 -20 0 20 40 60 80 100 Temperature [Celsius] Figure 23.22. Temperature Ranges using ADC8 23.8.5. Low Battery Detector A low battery detector (LBD) with digital read-out is integrated into the chip. A digital threshold may be programmed into the lbdt[4:0] field in "Register 1Ah. Low Battery Detector Threshold". When the digitized battery voltage reaches this threshold an interrupt will be generated on the nIRQ pin to the microcontroller. The microcontroller can confirm source of the interrupt by reading "Register 03h. Interrupt/Status 1" and “Register 04h. Interrupt/Status 2.” If the LBD is enabled while the chip is in SLEEP mode, it will automatically enable the RC oscillator which will periodically turn on the LBD circuit to measure the battery voltage. The battery voltage may also be read out through "Register 1Bh. Battery Voltage Level" at any time when the LBD is enabled. The low battery detect function is enabled by setting enlbd=1 in "Register 07h. Operating Mode and Function Control 1". Add R/W Function/Description 1A R/W Low Battery Detector Threshold 1B R Battery Voltage Level D7 0 D6 0 D5 0 D4 D3 D2 D1 D0 POR Def. lbdt[4] lbdt[3] lbdt[2] lbdt[1] lbdt[0] 14h vbat[4] vbat[3] vbat[2] vbat[1] vbat[0] — The LBD output is digitized by a 5-bit ADC. When the LBD function is enabled (enlbd = 1 in "Register 07h. Operating Mode and Function Control 1") the battery voltage may be read at anytime by reading "Register 1Bh. Battery Voltage Level." A battery voltage threshold may be programmed in “Register 1Ah. Low Battery Detector Threshold". When the battery voltage level drops below the battery voltage threshold an interrupt will be generated on nIRQ pin to the microcontroller if the LBD interrupt is enabled in “Register 284 Rev. 1.0 Si1010/1/2/3/4/5 06h. Interrupt Enable 2.” The microcontroller will then need to verify the interrupt by reading the interrupt status register, addresses 03 and 04h. The LSB step size for the LBD ADC is 50 mV, with the ADC range demonstrated in the table below. If the LBD is enabled the LBD and ADC will automatically be enabled every 1 s for approximately 250 µs to measure the voltage which minimizes the current consumption in Sensor mode. Before an interrupt is activated four consecutive readings are required. BatteryVoltage 1.7 50mV ADCValue ADC Value VDD Voltage [V] 0 < 1.7 1 1.7–1.75 2 1.75–1.8 … … 29 3.1–3.15 30 3.15–3.2 31 > 3.2 23.8.6. Wake-Up Timer and 32 kHz Clock Source The EZRadioPRO peripheral contains an integrated wake-up timer independent of the SmaRTClock which can be used to periodically wake the chip from SLEEP mode using the interrupt pin. The wake-up timer runs from the internal 32.768 kHz RC Oscillator. The wake-up timer can be configured to run when in SLEEP mode. If enwt = 1 in "Register 07h. Operating Mode and Function Control 1" when entering SLEEP mode, the wake-up timer will count for a time specified defined in Registers 14–16h, "Wake Up Timer Period". At the expiration of this period an interrupt will be generated on the nIRQ pin if this interrupt is enabled. The software will then need to verify the interrupt by reading the Registers 03h–04h, "Interrupt Status 1 & 2". The wake-up timer value may be read at any time by the wtv[15:0] read only registers 17h– 18h. The formula for calculating the Wake-Up Period is the following: WUT 32 M 2 R ms 32 .768 WUT Register Description wtr[4:0] R Value in Formula wtm[15:0] M Value in Formula Use of the D variable in the formula is only necessary if finer resolution is required than can be achieved by using the R value. Rev. 1.0 285 Si1010/1/2/3/4/5 Add R/W Function/Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. wtr[4] wtr[3] wtr[2] wtr[1] wtr[0] 03h 14 R/W Wake-Up Timer Period 1 15 R/W Wake-Up Timer Period 2 wtm[15] wtm[14] wtm[13] wtm[12] wtm[11] wtm[10] wtm[9] wtm[8] 00h 16 R/W Wake-Up Timer Period 3 wtm[7] wtm[6] wtm[5] wtm[4] wtm[3] wtm[2] wtm[1] wtm[0] 00h 17 R Wake-Up Timer Value 1 wtv[15] wtv[14] wtv[13] wtv[12] wtv[11] wtv[10] wtv[9] wtv[8] — 18 R Wake-Up Timer Value 2 wtv[7] wtv[6] wtv[5] wtv[4] wtv[3] wtv[2] wtv[1] wtv[0] — There are two different methods for utilizing the wake-up timer (WUT) depending on if the WUT interrupt is enabled in “Register 06h. Interrupt Enable 2.” If the WUT interrupt is enabled then nIRQ pin will go low when the timer expires. The chip will also change state so that the 30 MHz XTAL is enabled so that the microcontroller clock output is available for the microcontroller to use to process the interrupt. The other method of use is to not enable the WUT interrupt and use the WUT GPIO setting. In this mode of operation the chip will not change state until commanded by the microcontroller. The different modes of operating the WUT and the current consumption impacts are demonstrated in Figure 23.23. A 32 kHz XTAL may also be used for better timing accuracy. By setting the x32 ksel bit in Register 07h "Operating & Function Control 1", GPIO0 is automatically reconfigured so that an external 32 kHz XTAL may be connected to this pin. In this mode, the GPIO0 is extremely sensitive to parasitic capacitance, so only the XTAL should be connected to this pin with the XTAL physically located as close to the pin as possible. Once the x32 ksel bit is set, all internal functions such as WUT, microcontroller clock, and LDC mode will use the 32 kHz XTAL and not the 32 kHz RC oscillator. The 32 kHz XTAL accuracy is comprised of both the XTAL parameters and the internal circuit. The XTAL accuracy can be defined as the XTAL initial error + XTAL aging + XTAL temperature drift + detuning from the internal oscillator circuit. The error caused by the internal circuit is typically less than 10 ppm. 286 Rev. 1.0 Si1010/1/2/3/4/5 Interrupt Enable enwut =1 ( Reg 06h) WUT Period GPIOX =00001 nIRQ SPI Interrupt Read Chip State Sleep Current Consumption Ready Sleep Ready 1.5 mA Sleep 1.5 mA 1 uA Ready Sleep 1.5 mA 1 uA 1 uA Interrupt Enable enwut =0 ( Reg 06h) WUT Period GPIOX =00001 nIRQ SPI Interrupt Read Chip State Sleep Current Consumption 1 uA Figure 23.23. WUT Interrupt and WUT Operation 23.8.7. Low Duty Cycle Mode The Low Duty Cycle Mode is available to automatically wake-up the receiver to check if a valid signal is available. The basic operation of the low duty cycle mode is demonstrated in the figure below. If a valid preamble or sync word is not detected the chip will return to sleep mode until the beginning of a new WUT period. If a valid preamble and sync are detected the receiver on period will be extended for the low duty cycle mode duration (TLDC) to receive all of the packet. The WUT period must be set in conjunction with the low duty cycle mode duration. The R value (“Register 14h. Wake-up Timer Period 1”) is shared Rev. 1.0 287 Si1010/1/2/3/4/5 between the WUT and the TLDC. The ldc[7:0] bits are located in “Register 19h. Low Duty Cycle Mode Duration.” The time of the TLDC is determined by the formula below: ldc [ 7 : 0 ] TLDC 42R ms 32 . 768 Figure 23.24. Low Duty Cycle Mode 23.8.8. GPIO Configuration Three general purpose IOs (GPIOs) are available. Numerous functions such as specific interrupts, TRSW control, etc. can be routed to the GPIO pins as shown in the tables below. When in Shutdown mode all the GPIO pads are pulled low. Note: The ADC should not be selected as an input to the GPIO in standby or sleep modes and will cause excess current consumption. Add R/W Function/ Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. 0B R/W GPIO0 Configuration gpio0drv[1] gpio0drv[0] pup0 gpio0[4] gpio0[3] gpio0[2] gpio0[1] gpio0[0] 00h 0C R/W GPIO1 Configuration gpio1drv[1] gpio1drv[0] pup1 gpio1[4] gpio1[3] gpio1[2] gpio1[1] gpio1[0] 00h 0D R/W GPIO2 Configuration gpio2drv[1] gpio2drv[0] pup2 gpio2[4] gpio2[3] gpio2[2] gpio2[1] gpio2[0] 00h 0E R/W I/O Port Configuration extitst[2] extitst[1] extitst[0] itsdo dio2 dio1 dio0 00h The GPIO settings for GPIO1 and GPIO2 are the same as for GPIO0 with the exception of the 00000 default setting. The default settings for each GPIO are listed below: GPIO GPIO0 GPIO1 GPIO2 00000—Default Setting POR POR Inverted Output Clock For a complete list of the available GPIOs see “AN440: EZRadioPRO Detailed Register Descriptions”. The GPIO drive strength may be adjusted with the gpioXdrv[1:0] bits. Setting a higher value will increase the drive strength and current capability of the GPIO by changing the driver size. Special care should be 288 Rev. 1.0 Si1010/1/2/3/4/5 taken in setting the drive strength and loading on GPIO2 when the microcontroller clock is used. Excess loading or inadequate drive may contribute to increased spurious emissions. Pin 6, ANT may be used as an alternate to control a TR switch. Pin 6 is a hardwired version of GPIO setting 11000, Antenna 2 Switch used for antenna diversity. It can be manually controlled by the antdiv[2:0] bits in register 08h if antenna diversity is not used. See AN440, register 08h for more details. 23.8.9. Antenna Diversity To mitigate the problem of frequency-selective fading due to multi-path propagation, some transceiver systems use a scheme known as antenna diversity. In this scheme, two antennas are used. Each time the transceiver enters RX mode the receive signal strength from each antenna is evaluated. This evaluation process takes place during the preamble portion of the packet. The antenna with the strongest received signal is then used for the remainder of that RX packet. The same antenna will also be used for the next corresponding TX packet. This chip fully supports antenna diversity with an integrated antenna diversity control algorithm. The required signals needed to control an external SPDT RF switch (such as PIN diode or GaAs switch) are available on the GPIOx pins. The operation of these GPIO signals is programmable to allow for different antenna diversity architectures and configurations. The antdiv[2:0] bits are found in register 08h “Operating & Function Control 2.” The GPIO pins are capable of sourcing up to 5 mA of current, so it may be used directly to forward-bias a PIN diode if desired. The antenna diversity algorithm will automatically toggle back and forth between the antennas until the packet starts to arrive. The recommended preamble length for optimal antenna selection is 8 bytes. A special antenna diversity algorithm (antdiv[2:0] = 110 or 111) is included that allows for shorter preamble lengths for beacon mode in TDMA-like systems where the arrival of the packet is synchronous to the receiver enable. The recommended preamble length to obtain optimal antenna selection for synchronous mode is 4 bytes. Add R/W Function/Description 08 R/W Operating & Function Control 2 D7 D6 D5 D4 antdiv[2] antdiv[1] antdiv[0] rxmpk D3 D2 D1 autotx enldm ffclrrx D0 POR Def. ffclrtx 00h Table 23.8. Antenna Diversity Control antdiv[2:0] 000 001 010 011 100 101 110 111 RX/TX State GPIO Ant1 GPIO Ant2 0 1 1 0 0 1 1 0 Antenna Diversity Algorithm Antenna Diversity Algorithm Antenna Diversity Algorithm in Beacon Mode Antenna Diversity Algorithm in Beacon Mode Non RX/TX State GPIO Ant1 GPIO Ant2 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 23.8.10. RSSI and Clear Channel Assessment Received signal strength indicator (RSSI) is an estimate of the signal strength in the channel to which the receiver is tuned. The RSSI value can be read from an 8-bit register with 0.5 dB resolution per bit. Figure 23.25 demonstrates the relationship between input power level and RSSI value. The absolute value of the RSSI will change slightly depending on the modem settings. The RSSI may be read at anytime, but Rev. 1.0 289 Si1010/1/2/3/4/5 an incorrect error may rarely occur. The RSSI value may be incorrect if read during the update period. The update period is approximately 10 ns every 4 Tb. For 10 kbps, this would result in a 1 in 40,000 probability that the RSSI may be read incorrectly. This probability is extremely low, but to avoid this, one of the following options is recommended: majority polling, reading the RSSI value within 1 Tb of the RSSI interrupt, or using the RSSI threshold described in the next paragraph for Clear Channel Assessment (CCA). Add R/W Function/Description D7 D6 D5 D4 D3 D2 D1 D0 POR Def. 26 R Received Signal Strength Indicator rssi[7] rssi[6] rssi[5] rssi[4] rssi[3] rssi[2] rssi[1] rssi[0] — 27 R/W RSSI Threshold for Clear Channel Indicator rssith[7] rssith[6] rssith[5] rssith[4] rssith[3] rssith[2] rssith[1] rssith[0] 00h For CCA, threshold is programmed into rssith[7:0] in "Register 27h. RSSI Threshold for Clear Channel Indicator." After the RSSI is evaluated in the preamble, a decision is made if the signal strength on this channel is above or below the threshold. If the signal strength is above the programmed threshold then the RSSI status bit, irssi, in "Register 04h. Interrupt/Status 2" will be set to 1. The RSSI status can also be routed to a GPIO line by configuring the GPIO configuration register to GPIOx[3:0] = 1110. RSSI vs Input Power 250 200 RSSI 150 100 50 0 -120 -100 -80 -60 -40 -20 0 20 In Pow [dBm] Figure 23.25. RSSI Value vs. Input Power 23.9. Reference Design Reference designs are available at www.silabs.com for many common applications which include recommended schematics, BOM, and layout. TX matching component values for the different frequency bands can be found in the application notes “AN435: Si4032/4432 PA Matching” and “AN436: Si4030/4031/4430/4431 PA Matching.” RX matching component values for different frequency bands can be found in “AN427: EZRadioPRO Si433x and Si443x RX LNA Matching.” 290 Rev. 1.0 && &0 &0 /0 /0 &0 Q) X) / S) & /5 /5 &5 & S) & /& 2.2 24 4.3 3.9 51 24 3.6 4.7 36 12 6.2 16 68 N.F. 270 3.3 0 Ohm N.F. &5 4 7677=$ 0+] 6'1 9''B5) 7; 5;3 5;1 1& $17B$ 8 6, ;7$/ 3 3&' 567&&. 9''B0&8 *1'B0&8 395() X) & R Q) & 7,7/( SILICON LABS S) & 9''B5) S) & Q) & 9''B0&8 SILICON LABORATORIE 4 N+] 2SWLRQDO Figure 23.26. Si1002 Split RF TX/RX Direct-Tie Reference Design—Schematic 4.3 3 100 15 8.2 15 868 33 33 434 CM LM CM2 LM2 CM3 CC1 [nH] [pF] [nH] [pF] [nH] [pF] [nH] [pF] [pF] L0 [MHz] [nH] [nH] [pF] [pF] C0 LC Freq. RX Side band LR LR2 CR1 CR2 Si1002 Direct tie matching &RPSRQHQWYDOXHVVKRXOGEHPRGLILHGEDVHGRQIUHTXHQF\EDQG 75; 2KPORDG & (3B5) (3B0&8 & 1& ;,1 ;287 1,54 3 3 3 3 3 3 3 3 3 ;7$/ 1& *1'B5) *3,2 *3,2 *3,2 95B',* 9''B',* 35() 3&19675 35; 37; 3;7$/ 3;7$/ 3$*1' Rev. 1.0 9''B5) Si1010/1/2/3/4/5 291 Rev. 1.0 &0 && &0 /0 8 6- 6- 83*7% 9& 287 5)B,1 *1' 9& 287 &0 && *3,2 *3,2 / &5 S) & 5+ &+ & S) & /5 /+ 315 434 470 868 915 47 33 27 11 11 5.6 4.7 4.7 3.9 3.3 15 10 12 6.8 6.8 390 270 270 120 120 18 11 10 5.6 5.6 15 12 11 6.0 5.6 50 50 50 50 50 33 24 22 15 12 10 6.8 5.6 3.3 3.0 33 24 22 15 12 390 270 220 68 56 15 8.2 9.1 4.7 4.3 24 18 15 9.1 8.2 15 8.2 9.1 4.7 4.3 &5 4 7677=$ 0+] 6'1 9''B5) 7; 5;3 5;1 1& $17B$ 8 6, ;7$/ 3 3&' 567&&. 9''B0&8 *1'B0&8 395() S) X) R Q) & SILICON LABS & & 9''B5) S) & Q) & 9''B0&8 SILICON LABORATORIES 4 N+] 2SWLRQDO Figure 23.27. Si1000 Switch Matching Reference Design—Schematic 150 120 100 39 33 Si1000 Switch matching RX Side Freq. band LR CR1 CR2 LC C0 LH CH RH L0 CM LM CC1, CC2 CM2 LM2 CM3 [MHz] [nH] [pF] [pF] [nH] [pF] [nH] [pF] [Ohm] [nH] [pF] [nH] [pF] [pF] [nH] [pF] /& &RPSRQHQWYDOXHVVKRXOGEHPRGLILHGEDVHGRQIUHTXHQF\EDQG 75; 2KPORDG Q) X) /0 & (3B5) (3B0&8 & 1& ;,1 ;287 1,54 3 3 3 3 3 3 3 3 3 ;7$/ 1& *1'B5) *3,2 *3,2 *3,2 95B',* 9''B',* 35() 3&19675 35; 37; 3;7$/ 3;7$/ 3$*1' 292 9''B5) Si1010/1/2/3/4/5 Si1010/1/2/3/4/5 23.10. Application Notes and Reference Designs A comprehensive set of application notes and reference designs are available to assist with the development of a radio system. A partial list of applications notes is given below. For the complete list of application notes, latest reference designs and demos visit the Silicon Labs website. AN361: Wireless MBUS Implementation using EZRadioPRO Devices AN379: Antenna Diversity with EZRadioPRO AN414: EZRadioPRO Layout Design Guide AN415: EZRadioPRO Programming Guide AN417: Si4x3x Family Crystal Oscillators AN419: ARIB STD-T67 Narrow-Band 426/429 MHz Measured on the Si4431-A0 AN427: EZRadioPRO Si433x and Si443x RX LNA Matching AN429: Using the DC-DC Converter on the F9xx Series MCU for Single Battery Operation with the EZRadioPRO RF Devices AN432: RX BER Measurement on EZRadioPRO with a Looped PN Sequence AN435: Si4032/4432 PA Matching AN436: Si4030/4031/4430/4431 PA Matching AN437: 915 MHz Measurement Results and FCC Compliance AN439: EZRadioPRO Quick Start Guide AN440: Si4430/31/32 Register Descriptions AN445: Si4431 RF Performance and ETSI Compliance Test Results AN451: Wireless M-BUS Software Implementation AN459: 950 MHz Measurement Results and ARIB Compliance AN460: 470 MHz Measurement Results for China AN463: Support for Non-Standard Packet Structures and RAW Mode AN466: Si4030/31/32 Register Descriptions AN467: Si4330 Register Descriptions AN514: Using the EZLink Reference Design to Create a Two-Channel PWM Motor Control Circuit AN539: EZMacPRO Overview 23.11. Customer Support Technical support for the complete family of Silicon Labs wireless products is available by accessing the wireless section of the Silicon Labs' website at www.silabs.com/wireless. For MCU support, please visit www.silabs.com/mcu. For answers to common questions please visit the wireless and mcu knowledge base at www.silabs.com/support/knowledgebase. Rev. 1.0 293 Si1010/1/2/3/4/5 23.12. Register Table and Descriptions Table 23.9. EZRadioPRO Internal Register Descriptions Add R/W Function/Desc 00 01 02 03 04 05 06 07 R R R R R R/W R/W R/W 08 R/W 09 R/W 0A 0B 0C 0D 0E 0F R/W R/W R/W R/W R/W R/W 10 11 12 13 14 15 16 17 18 19 R/W ADC Sensor Amplifier Offset R ADC Value R/W Temperature Sensor Control R/W Temperature Value Offset R/W Wake-Up Timer Period 1 R/W Wake-Up Timer Period 2 R/W Wake-Up Timer Period 3 R Wake-Up Timer Value 1 R Wake-Up Timer Value 2 R/W Low-Duty Cycle Mode Duration R/W Low Battery Detector Threshold R Battery Voltage Level R/W IF Filter Bandwidth R/W AFC Loop Gearshift Override R/W AFC Timing Control R/W Clock Recovery Gearshift Override R/W Clock Recovery Oversampling Ratio R/W Clock Recovery Offset 2 R/W Clock Recovery Offset 1 R/W Clock Recovery Offset 0 R/W Clock Recovery Timing Loop Gain 1 R/W Clock Recovery Timing Loop Gain 0 R Received Signal Strength Indicator R/W RSSI Threshold for Clear Channel Indicator R Antenna Diversity Register 1 R Antenna Diversity Register 2 R/W AFC Limiter R AFC Correction Read R/W OOK Counter Value 1 R/W OOK Counter Value 2 R/W Slicer Peak Hold 1A 1B 1C 1D 1E 1F 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F Device Type Device Version Device Status Interrupt Status 1 Interrupt Status 2 Interrupt Enable 1 Interrupt Enable 2 Operating & Function Control 1 Operating & Function Control 2 Crystal Oscillator Load Capacitance Microcontroller Output Clock GPIO0 Configuration GPIO1 Configuration GPIO2 Configuration I/O Port Configuration ADC Configuration 294 D7 0 0 ffovfl ifferr iswdet enfferr enswdet swres D6 0 0 ffunfl itxffafull ipreaval entxffafull enpreaval enlbd D5 0 0 rxffem itxffaem ipreainval entxffaem enpreainval enwt Data D4 dt[4] vc[4] headerr irxffafull irssi enrxffafull enrssi x32ksel D3 dt[3] vc[3] reserved iext iwut enext enwut txon D2 dt[2] vc[2] reserved ipksent ilbd enpksent enlbd rxon D1 dt[1] vc[1] cps[1] ipkvalid ichiprdy enpkvalid enchiprdy pllon D0 dt[0] vc[0] cps[0] icrcerror ipor encrcerror enpor xton POR Default 00111 06h — — — 00h 03h 01h antdiv[2] antdiv[1] antdiv[0] rxmpk autotx enldm ffclrrx ffclrtx 00h xtalshft xlc[6] xlc[5] xlc[4] xlc[3] xlc[2] xlc[1] xlc[0] 7Fh Reserved gpio0drv[1] gpio1drv[1] gpio2drv[1] Reserved adcstart/adcdone Reserved adc[7] tsrange[1] tvoffs[7] Reserved wtm[15] wtm[7] wtv[15] wtv[7] ldc[7] Reserved gpio0drv[0] gpio1drv[0] gpio2drv[0] extitst[2] adcsel[2] clkt[1] pup0 pup1 pup2 extitst[1] adcsel[1] clkt[0] gpio0[4] gpio1[4] gpio2[4] extitst[0] adcsel[0] enlfc gpio0[3] gpio1[3] gpio2[3] itsdo adcref[1] mclk[2] gpio0[2] gpio1[2] gpio2[2] dio2 adcref[0] mclk[1] gpio0[1] gpio1[1] gpio2[1] dio1 adcgain[1] mclk[0] gpio0[0] gpio1[0] gpio2[0] dio0 adcgain[0] 06h 00h 00h 00h 00h 00h Reserved adc[6] tsrange[0] tvoffs[6] Reserved wtm[14] wtm[6] wtv[14] wtv[6] ldc[6] Reserved adc[5] entsoffs tvoffs[5] Reserved wtm[13] wtm[5] wtv[13] wtv[5] ldc[5] Reserved adc[4] entstrim tvoffs[4] wtr[4] wtm[12] wtm[4] wtv[12] wtv[4] ldc[4] adcoffs[3] adc[3] tstrim[3] tvoffs[3] wtr[3] wtm[11] wtm[3] wtv[11] wtv[3] ldc[3] adcoffs[2] adc[2] tstrim[2] tvoffs[2] wtr[2] wtm[10] wtm[2] wtv[10] wtv[2] ldc[2] adcoffs[1] adc[1] tstrim[1] tvoffs[1] wtr[1] wtm[9] wtm[1] wtv[9] wtv[1] ldc[1] adcoffs[0] adc[0] tstrim[0] tvoffs[0] wtr[0] wtm[8] wtm[0] wtv[8] wtv[0] ldc[0] 00h — 20h 00h 03h 00h 01h — — 00h Reserved Reserved Reserved lbdt[4] lbdt[3] lbdt[2] lbdt[1] lbdt[0] 14h 0 dwn3_bypass afcbd 0 ndec[2] enafc 0 ndec[1] afcgearh[2] vbat[4] ndec[0] afcgearh[1] vbat[3] filset[3] afcgearh[0] vbat[2] filset[2] 1p5 bypass vbat[1] filset[1] matap vbat[0] filset[0] ph0size — 01h 40h swait_timer[1] Reserved swait_timer[0] Reserved shwait[2] crfast[2] shwait[1] crfast[1] shwait[0] crfast[0] anwait[2] crslow[2] anwait[1] crslow[1] anwait[0] crslow[0] 0Ah 03h rxosr[7] rxosr[6] rxosr[5] rxosr[4] rxosr[3] rxosr[2] rxosr[1] rxosr[0] 64h rxosr[10] rxosr[9] rxosr[8] stallctrl ncoff[19] ncoff[18] ncoff[17] ncoff[16] 01h ncoff[15] ncoff[14] ncoff[13] ncoff[12] ncoff[11] ncoff[10] ncoff[9] ncoff[8] 47h ncoff[7] ncoff[6] ncoff[5] ncoff[4] ncoff[3] ncoff[2] ncoff[1] ncoff[0] AEh Reserved Reserved Reserved rxncocomp crgain2x crgain[10] crgain[9] crgain[8] 02h crgain[7] crgain[6] crgain[5] crgain[4] crgain[3] crgain[2] crgain[1] crgain[0] 8Fh rssi[7] rssi[6] rssi[5] rssi[4] rssi[3] rssi[2] rssi[1] rssi[0] — rssith[7] rssith[6] rssith[5] rssith[4] rssith[3] rssith[2] rssith[1] rssith[0] 1Eh adrssi1[7] adrssib[7] Afclim[7] afc_corr[9] afc_corr[9] ookcnt[7] Reserved adrssia[6] adrssib[6] Afclim[6] afc_corr[8] afc_corr[9] ookcnt[6] attack[2] adrssia[3] adrssib[3] Afclim[3] afc_corr[5] madeten ookcnt[3] decay[3] adrssia[2] adrssib[2] Afclim[2] afc_corr[4] ookcnt[10] ookcnt[2] decay[2] adrssia[1] adrssib[1] Afclim[1] afc_corr[3] ookcnt[9] ookcnt[1] decay[1] adrssia[0] adrssib[0] Afclim[0] afc_corr[2] ookcnt[8] ookcnt[0] decay[0] — — 00h 00h 18h BCh 26h adrssia[5] adrssia[4] adrssib[5] adrssib[4] Afclim[5] Afclim[4] afc_corr[7] afc_corr[6] ookfrzen peakdeten ookcnt[5] ookcnt[4] attack[1] attack[0] Reserved Rev. 1.0 Si1010/1/2/3/4/5 Table 23.9. EZRadioPRO Internal Register Descriptions (Continued) Add 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 40 41 42 43 44 45 46 47 48 49 4A 4B 4C-4E 4F 50-5F 60 R/W Function/Desc D7 enpacrx 0 Data D6 D5 D4 lsbfrst crcdonly skip2ph rxcrc1 pksrch pkrx bcen[3:0] hdlen[2] hdlen[1] hdlen[0] prealen[6] prealen[5] prealen[4] preath[3] preath[2] preath[1] sync[30] sync[29] sync[28] sync[22] sync[21] sync[20] sync[14] sync[13] sync[12] sync[6] sync[5] sync[4] txhd[30] txhd[29] txhd[28] txhd[22] txhd[21] txhd[20] txhd[14] txhd[13] txhd[12] txhd[6] txhd[5] txhd[4] pklen[6] pklen[5] pklen[4] chhd[30] chhd[29] chhd[28] chhd[22] chhd[21] chhd[20] chhd[14] chhd[13] chhd[12] chhd[6] chhd[5] chhd[4] hden[30] hden[29] hden[28] hden[22] hden[21] hden[20] hden[14] hden[13] hden[12] hden[6] hden[5] hden[4] rxhd[30] rxhd[29] rxhd[28] rxhd[22] rxhd[21] rxhd[20] rxhd[14] rxhd[13] rxhd[12] rxhd[6] rxhd[5] rxhd[4] rxplen[6] rxplen[5] rxplen[4] Reserved Reserved adc8[5] adc8[4] Reserved Inv_pre_th[2] Inv_pre_th[1] Inv_pre_th[0] R/W Data Access Control R EzMAC status R/W Header Control 1 R/W Header Control 2 R/W Preamble Length R/W Preamble Detection Control R/W Sync Word 3 R/W Sync Word 2 R/W Sync Word 1 R/W Sync Word 0 R/W Transmit Header 3 R/W Transmit Header 2 R/W Transmit Header 1 R/W Transmit Header 0 R/W Transmit Packet Length R/W Check Header 3 R/W Check Header 2 R/W Check Header 1 R/W Check Header 0 R/W Header Enable 3 R/W Header Enable 2 R/W Header Enable 1 R/W Header Enable 0 R Received Header 3 R Received Header 2 R Received Header 1 R Received Header 0 R Received Packet Length skipsyn prealen[7] preath[4] sync[31] sync[23] sync[15] sync[7] txhd[31] txhd[23] txhd[15] txhd[7] pklen[7] chhd[31] chhd[23] chhd[15] chhd[7] hden[31] hden[23] hden[15] hden[7] rxhd[31] rxhd[23] rxhd[15] rxhd[7] rxplen[7] R/W ADC8 Control Reserved R/W Channel Filter Coefficient Address Inv_pre_th[3] 61 62 R/W Crystal Oscillator/ Control Test pwst[2] pwst[1] 63-6C 6D 6E 6F 70 71 72 73 74 75 76 R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W Reserved txdr[15] txdr[7] Reserved trclk[1] fd[7] fo[7] Reserved Reserved fc[15] Reserved txdr[14] txdr[6] Reserved trclk[0] fd[6] fo[6] Reserved sbsel fc[14] 77 R/W TX Power TX Data Rate 1 TX Data Rate 0 Modulation Mode Control 1 Modulation Mode Control 2 Frequency Deviation Frequency Offset 1 Frequency Offset 2 Frequency Band Select Nominal Carrier Frequency 1 Nominal Carrier Frequency 0 fc[7] fc[6] 78 79 R/W fhch[7] fhch[6] 7A R/W Frequency Hopping Channel Select Frequency Hopping Step Size fhs[7] fhs[6] 7B 7C 7D 7E 7F R/W R/W R/W R/W TX FIFO Control 1 TX FIFO Control 2 RX FIFO Control FIFO Access Reserved Reserved Reserved fifod[7] Reserved Reserved Reserved fifod[6] D3 enpactx pkvalid fixpklen prealen[3] preath[0] sync[27] sync[19] sync[11] sync[3] txhd[27] txhd[19] txhd[11] txhd[3] pklen[3] chhd[27] chhd[19] chhd[11] chhd[3] hden[27] hden[19] hden[11] hden[3] rxhd[27] rxhd[19] rxhd[11] rxhd[3] rxplen[3] D2 D1 encrc crc[1] crcerror pktx hdch[3:0] synclen[1] synclen[0] prealen[2] prealen[1] rssi_off[2] rssi_off[1] sync[26] sync[25] sync[18] sync[17] sync[10] sync[9] sync[2] sync[1] txhd[26] txhd[25] txhd[18] txhd[17] txhd[10] txhd[9] txhd[2] txhd[1] pklen[2] pklen[1] chhd[26] chhd[25] chhd[18] chhd[17] chhd[10] chhd[9] chhd[2] chhd[1] hden[26] hden[25] hden[18] hden[17] hden[10] hden[9] hden[2] hden[1] rxhd[26] rxhd[25] rxhd[18] rxhd[17] rxhd[10] rxhd[9] rxhd[2] rxhd[1] rxplen[2] rxplen[1] prealen[8] prealen[0] rssi_off[0] sync[24] sync[16] sync[8] sync[0] txhd[24] txhd[16] txhd[8] txhd[0] pklen[0] chhd[24] chhd[16] chhd[8] chhd[0] hden[24] hden[16] hden[8] hden[0] rxhd[24] rxhd[16] rxhd[8] rxhd[0] rxplen[0] POR Default 8Dh — 0Ch 22h 08h 2Ah 2Dh D4h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h 00h FFh FFh FFh FFh — — — — — D0 crc[0] pksent adc8[3] adc8[2] adc8[1] adc8[0] 10h chfiladd[3] chfiladd[2] chfiladd[1] chfiladd[0] 00h Reserved pwst[0] clkhyst enbias2x enamp2x bufovr enbuf 24h Reserved Reserved Reserved txdr[13] txdr[12] txdr[5] txdr[4] txdtrtscale enphpwdn dtmod[1] dtmod[0] fd[5] fd[4] fo[5] fo[4] Reserved Reserved hbsel fb[4] fc[13] fc[12] Ina_sw txdr[11] txdr[3] manppol eninv fd[3] fo[3] Reserved fb[3] fc[11] txpow[2] txdr[10] txdr[2] enmaninv fd[8] fd[2] fo[2] Reserved fb[2] fc[10] txpow[1] txdr[9] txdr[1] enmanch modtyp[1] fd[1] fo[1] fo[9] fb[1] fc[9] txpow[0] txdr[8] txdr[0] enwhite modtyp[0] fd[0] fo[0] fo[8] fb[0] fc[8] 18h 0Ah 3Dh 0Ch 00h 20h 00h 00h 75h BBh fc[3] fc[2] fc[1] fc[0] 80h Reserved fhch[5] fhch[4] fhch[3] fhch[2] fhch[1] fhch[0] 00h fhs[5] fhs[3] fhs[2] fhs[1] fhs[0] 00h txafthr[3] txaethr[3] rxafthr[3] fifod[3] txafthr[2] txaethr[2] rxafthr[2] fifod[2] txafthr[1] txaethr[1] rxafthr[1] fifod[1] txafthr[0] txaethr[0] rxafthr[0] fifod[0] 37h 04h 37h — fc[5] fc[4] fhs[4] Reserved txafthr[5] txafthr[4] txaethr[5] txaethr[4] rxafthr[5] rxafthr[4] fifod[5] fifod[4] Note: Detailed register descriptions are available in “AN440: EZRadioPRO Detailed Register Descriptions. Rev. 1.0 295 Si1010/1/2/3/4/5 23.13. Required Changes to Default Register Values The following register writes should be performed during device initialization. 1. The value 0x40 should be written to Register 59h. 2. If the device will be operated in the 240–320 MHz or 480–640 MHz bands at a temperature above 60 °C, then Register 59h should be written to 0x43 and Register 5Ah should be written to 0x02. 296 Rev. 1.0 Si1010/1/2/3/4/5 24. SMBus The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I2C serial bus. Reads and writes to the interface by the system controller are byte oriented with the SMBus interface autonomously controlling the serial transfer of the data. Data can be transferred at up to 1/20th of the system clock as a master or slave (this can be faster than allowed by the SMBus specification, depending on the system clock used). A method of extending the clock-low duration is available to accommodate devices with different speed capabilities on the same bus. The SMBus interface may operate as a master and/or slave, and may function on a bus with multiple masters. The SMBus provides control of SDA (serial data), SCL (serial clock) generation and synchronization, arbitration logic, and START/STOP control and generation. The SMBus peripheral can be fully driven by software (i.e., software accepts/rejects slave addresses, and generates ACKs), or hardware slave address recognition and automatic ACK generation can be enabled to minimize software overhead. A block diagram of the SMBus peripheral and the associated SFRs is shown in Figure 24.1. SMB0CN M T S S A A A S A X T T CR C I SMAOK B K T O R L E D QO R E S T SMB0CF E I B E S S S S N N U XMMMM S H S T B B B B M Y H T F CC B OO T S S L E E 1 0 D SMBUS CONTROL LOGIC Arbitration SCL Synchronization SCL Generation (Master Mode) SDA Control Hardware Slave Address Recognition Hardware ACK Generation Data Path IRQ Generation Control Interrupt Request 00 T0 Overflow 01 T1 Overflow 10 TMR2H Overflow 11 TMR2L Overflow SCL Control S L V 5 S L V 4 S L V 3 S L V 2 S L V 1 SMB0ADR SG L C V 0 S S S S S S S L L L L L L L V V V V V V V MMMMMMM 6 5 4 3 2 1 0 SMB0ADM C R O S S B A R N SDA Control SMB0DAT 7 6 5 4 3 2 1 0 S L V 6 SCL FILTER Port I/O SDA FILTER E H A C K N Figure 24.1. SMBus Block Diagram Rev. 1.0 297 Si1010/1/2/3/4/5 24.1. Supporting Documents It is assumed the reader is familiar with or has access to the following supporting documents: 1. The I2C-Bus and How to Use It (including specifications), Philips Semiconductor. 2. The I2C-Bus Specification—Version 2.0, Philips Semiconductor. 3. System Management Bus Specification—Version 1.1, SBS Implementers Forum. 24.2. SMBus Configuration Figure 24.2 shows a typical SMBus configuration. The SMBus specification allows any recessive voltage between 3.0 V and 5.0 V; different devices on the bus may operate at different voltage levels. The bi-directional SCL (serial clock) and SDA (serial data) lines must be connected to a positive power supply voltage through a pullup resistor or similar circuit. Every device connected to the bus must have an open-drain or open-collector output for both the SCL and SDA lines, so that both are pulled high (recessive state) when the bus is free. The maximum number of devices on the bus is limited only by the requirement that the rise and fall times on the bus not exceed 300 ns and 1000 ns, respectively. VDD = 5 V VDD = 3 V VDD = 5 V VDD = 3 V Master Device Slave Device 1 Slave Device 2 SDA SCL Figure 24.2. Typical SMBus Configuration 24.3. SMBus Operation Two types of data transfers are possible: data transfers from a master transmitter to an addressed slave receiver (WRITE), and data transfers from an addressed slave transmitter to a master receiver (READ). The master device initiates both types of data transfers and provides the serial clock pulses on SCL. The SMBus interface may operate as a master or a slave, and multiple master devices on the same bus are supported. If two or more masters attempt to initiate a data transfer simultaneously, an arbitration scheme is employed with a single master always winning the arbitration. Note that it is not necessary to specify one device as the Master in a system; any device who transmits a START and a slave address becomes the master for the duration of that transfer. A typical SMBus transaction consists of a START condition followed by an address byte (Bits7–1: 7-bit slave address; Bit0: R/W direction bit), one or more bytes of data, and a STOP condition. Bytes that are received (by a master or slave) are acknowledged (ACK) with a low SDA during a high SCL (see Figure 24.3). If the receiving device does not ACK, the transmitting device will read a NACK (not acknowledge), which is a high SDA during a high SCL. The direction bit (R/W) occupies the least-significant bit position of the address byte. The direction bit is set to logic 1 to indicate a "READ" operation and cleared to logic 0 to indicate a "WRITE" operation. 298 Rev. 1.0 Si1010/1/2/3/4/5 All transactions are initiated by a master, with one or more addressed slave devices as the target. The master generates the START condition and then transmits the slave address and direction bit. If the transaction is a WRITE operation from the master to the slave, the master transmits the data a byte at a time waiting for an ACK from the slave at the end of each byte. For READ operations, the slave transmits the data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master generates a STOP condition to terminate the transaction and free the bus. Figure 24.3 illustrates a typical SMBus transaction. SCL SDA SLA6 START SLA5-0 Slave Address + R/W R/W D7 ACK D6-0 Data Byte NACK STOP Figure 24.3. SMBus Transaction 24.3.1. Transmitter vs. Receiver On the SMBus communications interface, a device is the “transmitter” when it is sending an address or data byte to another device on the bus. A device is a “receiver” when an address or data byte is being sent to it from another device on the bus. The transmitter controls the SDA line during the address or data byte. After each byte of address or data information is sent by the transmitter, the receiver sends an ACK or NACK bit during the ACK phase of the transfer, during which time the receiver controls the SDA line. 24.3.2. Arbitration A master may start a transfer only if the bus is free. The bus is free after a STOP condition or after the SCL and SDA lines remain high for a specified time (see Section “24.3.5. SCL High (SMBus Free) Timeout” on page 300). In the event that two or more devices attempt to begin a transfer at the same time, an arbitration scheme is employed to force one master to give up the bus. The master devices continue transmitting until one attempts a HIGH while the other transmits a LOW. Since the bus is open-drain, the bus will be pulled LOW. The master attempting the HIGH will detect a LOW SDA and lose the arbitration. The winning master continues its transmission without interruption; the losing master becomes a slave and receives the rest of the transfer if addressed. This arbitration scheme is non-destructive: one device always wins, and no data is lost. 24.3.3. Clock Low Extension SMBus provides a clock synchronization mechanism, similar to I2C, which allows devices with different speed capabilities to coexist on the bus. A clock-low extension is used during a transfer in order to allow slower slave devices to communicate with faster masters. The slave may temporarily hold the SCL line LOW to extend the clock low period, effectively decreasing the serial clock frequency. 24.3.4. SCL Low Timeout If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than 25 ms as a “timeout” condition. Devices that have detected the timeout condition must reset the communication no later than 10 ms after detecting the timeout condition. When the SMBTOE bit in SMB0CF is set, Timer 3 is used to detect SCL low timeouts. Timer 3 is forced to reload when SCL is high, and allowed to count when SCL is low. With Timer 3 enabled and configured to Rev. 1.0 299 Si1010/1/2/3/4/5 overflow after 25 ms (and SMBTOE set), the Timer 3 interrupt service routine can be used to reset (disable and re-enable) the SMBus in the event of an SCL low timeout. 24.3.5. SCL High (SMBus Free) Timeout The SMBus specification stipulates that if the SCL and SDA lines remain high for more that 50 µs, the bus is designated as free. When the SMBFTE bit in SMB0CF is set, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods (as defined by the timer configured for the SMBus clock source). If the SMBus is waiting to generate a Master START, the START will be generated following this timeout. Note that a clock source is required for free timeout detection, even in a slave-only implementation. 24.4. Using the SMBus The SMBus can operate in both Master and Slave modes. The interface provides timing and shifting control for serial transfers; higher level protocol is determined by user software. The SMBus interface provides the following application-independent features: Byte-wise serial data transfers Clock signal generation on SCL (Master Mode only) and SDA data synchronization Timeout/bus error recognition, as defined by the SMB0CF configuration register START/STOP timing, detection, and generation Bus arbitration Interrupt generation Status information Optional hardware recognition of slave address and automatic acknowledgement of address/data SMBus interrupts are generated for each data byte or slave address that is transferred. When hardware acknowledgement is disabled, the point at which the interrupt is generated depends on whether the hardware is acting as a data transmitter or receiver. When a transmitter (i.e. sending address/data, receiving an ACK), this interrupt is generated after the ACK cycle so that software may read the received ACK value; when receiving data (i.e. receiving address/data, sending an ACK), this interrupt is generated before the ACK cycle so that software may define the outgoing ACK value. If hardware acknowledgement is enabled, these interrupts are always generated after the ACK cycle. See Section 24.5 for more details on transmission sequences. Interrupts are also generated to indicate the beginning of a transfer when a master (START generated), or the end of a transfer when a slave (STOP detected). Software should read the SMB0CN (SMBus Control register) to find the cause of the SMBus interrupt. The SMB0CN register is described in Section 24.4.2; Table 24.5 provides a quick SMB0CN decoding reference. 24.4.1. SMBus Configuration Register The SMBus Configuration register (SMB0CF) is used to enable the SMBus Master and/or Slave modes, select the SMBus clock source, and select the SMBus timing and timeout options. When the ENSMB bit is set, the SMBus is enabled for all master and slave events. Slave events may be disabled by setting the INH bit. With slave events inhibited, the SMBus interface will still monitor the SCL and SDA pins; however, the interface will NACK all received addresses and will not generate any slave interrupts. When the INH bit is set, all slave events will be inhibited following the next START (interrupts will continue for the duration of the current transfer). 300 Rev. 1.0 Si1010/1/2/3/4/5 Table 24.1. SMBus Clock Source Selection SMBCS1 SMBCS0 SMBus Clock Source 0 0 1 1 0 1 0 1 Timer 0 Overflow Timer 1 Overflow Timer 2 High Byte Overflow Timer 2 Low Byte Overflow The SMBCS1–0 bits select the SMBus clock source, which is used only when operating as a master or when the Free Timeout detection is enabled. When operating as a master, overflows from the selected source determine the absolute minimum SCL low and high times as defined in Equation 24.1. Note that the selected clock source may be shared by other peripherals so long as the timer is left running at all times. For example, Timer 1 overflows may generate the SMBus and UART baud rates simultaneously. Timer configuration is covered in Section “27. Timers” on page 338. 1 T HighMin = T LowMin = --------------------------------------------f ClockSourceOverflow Equation 24.1. Minimum SCL High and Low Times The selected clock source should be configured to establish the minimum SCL High and Low times as per Equation 24.1. When the interface is operating as a master (and SCL is not driven or extended by any other devices on the bus), the typical SMBus bit rate is approximated by Equation 24.2. f ClockSourceOverflow BitRate = --------------------------------------------3 Equation 24.2. Typical SMBus Bit Rate Figure 24.4 shows the typical SCL generation described by Equation 24.2. Notice that THIGH is typically twice as large as TLOW. The actual SCL output may vary due to other devices on the bus (SCL may be extended low by slower slave devices, or driven low by contending master devices). The bit rate when operating as a master will never exceed the limits defined by equation Equation 24.1. Timer Source Overflows SCL TLow SCL High Timeout THigh Figure 24.4. Typical SMBus SCL Generation Setting the EXTHOLD bit extends the minimum setup and hold times for the SDA line. The minimum SDA setup time defines the absolute minimum time that SDA is stable before SCL transitions from low-to-high. The minimum SDA hold time defines the absolute minimum time that the current SDA value remains stable after SCL transitions from high-to-low. EXTHOLD should be set so that the minimum setup and hold times meet the SMBus Specification requirements of 250 ns and 300 ns, respectively. Table 24.2 shows the minimum setup and hold times for the two EXTHOLD settings. Setup and hold time extensions are typically necessary when SYSCLK is above 10 MHz. Rev. 1.0 301 Si1010/1/2/3/4/5 Table 24.2. Minimum SDA Setup and Hold Times EXTHOLD Minimum SDA Setup Time Minimum SDA Hold Time 0 Tlow – 4 system clocks or 1 system clock + s/w delay* 11 system clocks 3 system clocks 1 12 system clocks Note: Setup Time for ACK bit transmissions and the MSB of all data transfers. When using software acknowledgement, the s/w delay occurs between the time SMB0DAT or ACK is written and when SI is cleared. Note that if SI is cleared in the same write that defines the outgoing ACK value, s/w delay is zero. With the SMBTOE bit set, Timer 3 should be configured to overflow after 25 ms in order to detect SCL low timeouts (see Section “24.3.4. SCL Low Timeout” on page 299). The SMBus interface will force Timer 3 to reload while SCL is high, and allow Timer 3 to count when SCL is low. The Timer 3 interrupt service routine should be used to reset SMBus communication by disabling and re-enabling the SMBus. SMBus Free Timeout detection can be enabled by setting the SMBFTE bit. When this bit is set, the bus will be considered free if SDA and SCL remain high for more than 10 SMBus clock source periods (see Figure 24.4). 302 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 24.1. SMB0CF: SMBus Clock/Configuration Bit 7 6 5 4 Name ENSMB INH BUSY Type R/W R/W R R/W Reset 0 0 0 0 EXTHOLD SMBTOE SFR Page = 0x0; SFR Address = 0xC1 Bit Name 7 ENSMB 3 2 1 0 SMBFTE SMBCS[1:0] R/W R/W R/W 0 0 0 0 Function SMBus Enable. This bit enables the SMBus interface when set to 1. When enabled, the interface constantly monitors the SDA and SCL pins. 6 INH SMBus Slave Inhibit. When this bit is set to logic 1, the SMBus does not generate an interrupt when slave events occur. This effectively removes the SMBus slave from the bus. Master Mode interrupts are not affected. 5 BUSY SMBus Busy Indicator. This bit is set to logic 1 by hardware when a transfer is in progress. It is cleared to logic 0 when a STOP or free-timeout is sensed. 4 EXTHOLD SMBus Setup and Hold Time Extension Enable. This bit controls the SDA setup and hold times according to Table 24.2. 0: SDA Extended Setup and Hold Times disabled. 1: SDA Extended Setup and Hold Times enabled. 3 SMBTOE SMBus SCL Timeout Detection Enable. This bit enables SCL low timeout detection. If set to logic 1, the SMBus forces Timer 3 to reload while SCL is high and allows Timer 3 to count when SCL goes low. If Timer 3 is configured to Split Mode, only the High Byte of the timer is held in reload while SCL is high. Timer 3 should be programmed to generate interrupts at 25 ms, and the Timer 3 interrupt service routine should reset SMBus communication. 2 SMBFTE SMBus Free Timeout Detection Enable. When this bit is set to logic 1, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods. 1 :0 SMBCS[1:0] SMBus Clock Source Selection. These two bits select the SMBus clock source, which is used to generate the SMBus bit rate. The selected device should be configured according to Equation 24.1. 00: Timer 0 Overflow 01: Timer 1 Overflow 10:Timer 2 High Byte Overflow 11: Timer 2 Low Byte Overflow Rev. 1.0 303 Si1010/1/2/3/4/5 24.4.2. SMB0CN Control Register SMB0CN is used to control the interface and to provide status information (see SFR Definition 24.2). The higher four bits of SMB0CN (MASTER, TXMODE, STA, and STO) form a status vector that can be used to jump to service routines. MASTER indicates whether a device is the master or slave during the current transfer. TXMODE indicates whether the device is transmitting or receiving data for the current byte. STA and STO indicate that a START and/or STOP has been detected or generated since the last SMBus interrupt. STA and STO are also used to generate START and STOP conditions when operating as a master. Writing a 1 to STA will cause the SMBus interface to enter Master Mode and generate a START when the bus becomes free (STA is not cleared by hardware after the START is generated). Writing a 1 to STO while in Master Mode will cause the interface to generate a STOP and end the current transfer after the next ACK cycle. If STO and STA are both set (while in Master Mode), a STOP followed by a START will be generated. The ARBLOST bit indicates that the interface has lost an arbitration. This may occur anytime the interface is transmitting (master or slave). A lost arbitration while operating as a slave indicates a bus error condition. ARBLOST is cleared by hardware each time SI is cleared. The SI bit (SMBus Interrupt Flag) is set at the beginning and end of each transfer, after each byte frame, or when an arbitration is lost; see Table 24.3 for more details. Important Note About the SI Bit: The SMBus interface is stalled while SI is set; thus SCL is held low, and the bus is stalled until software clears SI. 24.4.2.1. Software ACK Generation When the EHACK bit in register SMB0ADM is cleared to 0, the firmware on the device must detect incoming slave addresses and ACK or NACK the slave address and incoming data bytes. As a receiver, writing the ACK bit defines the outgoing ACK value; as a transmitter, reading the ACK bit indicates the value received during the last ACK cycle. ACKRQ is set each time a byte is received, indicating that an outgoing ACK value is needed. When ACKRQ is set, software should write the desired outgoing value to the ACK bit before clearing SI. A NACK will be generated if software does not write the ACK bit before clearing SI. SDA will reflect the defined ACK value immediately following a write to the ACK bit; however SCL will remain low until SI is cleared. If a received slave address is not acknowledged, further slave events will be ignored until the next START is detected. 24.4.2.2. Hardware ACK Generation When the EHACK bit in register SMB0ADM is set to 1, automatic slave address recognition and ACK generation is enabled. More detail about automatic slave address recognition can be found in Section 24.4.3. As a receiver, the value currently specified by the ACK bit will be automatically sent on the bus during the ACK cycle of an incoming data byte. As a transmitter, reading the ACK bit indicates the value received on the last ACK cycle. The ACKRQ bit is not used when hardware ACK generation is enabled. If a received slave address is NACKed by hardware, further slave events will be ignored until the next START is detected, and no interrupt will be generated. Table 24.3 lists all sources for hardware changes to the SMB0CN bits. Refer to Table 24.5 for SMBus status decoding using the SMB0CN register. 304 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 24.2. SMB0CN: SMBus Control Bit 7 6 5 4 3 2 1 0 Name MASTER TXMODE STA STO ACKRQ ARBLOST ACK SI Type R R R/W R/W R R R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC0; Bit-Addressable Bit Name Description Read Write 7 MASTER SMBus Master/Slave Indicator. This read-only bit indicates when the SMBus is operating as a master. 0: SMBus operating in slave mode. 1: SMBus operating in master mode. N/A 6 TXMODE SMBus Transmit Mode Indicator. This read-only bit indicates when the SMBus is operating as a transmitter. 0: SMBus in Receiver Mode. 1: SMBus in Transmitter Mode. N/A 5 STA SMBus Start Flag. 0: No Start or repeated Start detected. 1: Start or repeated Start detected. 0: No Start generated. 1: When Configured as a Master, initiates a START or repeated START. 4 STO SMBus Stop Flag. 0: No Stop condition detected. 1: Stop condition detected (if in Slave Mode) or pending (if in Master Mode). 0: No STOP condition is transmitted. 1: When configured as a Master, causes a STOP condition to be transmitted after the next ACK cycle. Cleared by Hardware. 3 ACKRQ SMBus Acknowledge Request. 0: No Ack requested 1: ACK requested N/A 0: No arbitration error. 1: Arbitration Lost N/A 2 ARBLOST SMBus Arbitration Lost Indicator. 1 ACK SMBus Acknowledge. 0: NACK received. 1: ACK received. 0: Send NACK 1: Send ACK 0 SI SMBus Interrupt Flag. 0: No interrupt pending 0: Clear interrupt, and initiate next state machine event. 1: Force interrupt. This bit is set by hardware 1: Interrupt Pending under the conditions listed in Table 15.3. SI must be cleared by software. While SI is set, SCL is held low and the SMBus is stalled. Rev. 1.0 305 Si1010/1/2/3/4/5 Table 24.3. Sources for Hardware Changes to SMB0CN Bit Set by Hardware When: MASTER A START is generated. Cleared by Hardware When: TXMODE START is generated. SMB0DAT is written before the start of an SMBus frame. A START followed by an address byte is received. A STOP is detected while addressed as a slave. Arbitration is lost due to a detected STOP. A byte has been received and an ACK response value is needed (only when hardware ACK is not enabled). A repeated START is detected as a MASTER when STA is low (unwanted repeated START). SCL is sensed low while attempting to generate a STOP or repeated START condition. SDA is sensed low while transmitting a 1 (excluding ACK bits). The incoming ACK value is low (ACKNOWLEDGE). A START has been generated. Lost arbitration. A byte has been transmitted and an ACK/NACK received. A byte has been received. A START or repeated START followed by a slave address + R/W has been received. A STOP has been received. A STOP is generated. Arbitration is lost. A START is detected. Arbitration is lost. SMB0DAT is not written before the start of an SMBus frame. Must be cleared by software. A pending STOP is generated. After each ACK cycle. Each time SI is cleared. The incoming ACK value is high (NOT ACKNOWLEDGE). Must be cleared by software. STA STO ACKRQ ARBLOST ACK SI 24.4.3. Hardware Slave Address Recognition The SMBus hardware has the capability to automatically recognize incoming slave addresses and send an ACK without software intervention. Automatic slave address recognition is enabled by setting the EHACK bit in register SMB0ADM to 1. This will enable both automatic slave address recognition and automatic hardware ACK generation for received bytes (as a master or slave). More detail on automatic hardware ACK generation can be found in Section 24.4.2.2. The registers used to define which address(es) are recognized by the hardware are the SMBus Slave Address register (SFR Definition 24.3) and the SMBus Slave Address Mask register (SFR Definition 24.4). A single address or range of addresses (including the General Call Address 0x00) can be specified using these two registers. The most-significant seven bits of the two registers are used to define which addresses will be ACKed. A 1 in bit positions of the slave address mask SLVM[6:0] enable a comparison between the received slave address and the hardware’s slave address SLV[6:0] for those bits. A 0 in a bit of the slave address mask means that bit will be treated as a “don’t care” for comparison purposes. In this 306 Rev. 1.0 Si1010/1/2/3/4/5 case, either a 1 or a 0 value are acceptable on the incoming slave address. Additionally, if the GC bit in register SMB0ADR is set to 1, hardware will recognize the General Call Address (0x00). Table 24.4 shows some example parameter settings and the slave addresses that will be recognized by hardware under those conditions. Table 24.4. Hardware Address Recognition Examples (EHACK = 1) Hardware Slave Address SLV[6:0] Slave Address Mask SLVM[6:0] GC bit Slave Addresses Recognized by Hardware 0x34 0x34 0x34 0x34 0x70 0x7F 0x7F 0x7E 0x7E 0x73 0 1 0 1 0 0x34 0x34, 0x00 (General Call) 0x34, 0x35 0x34, 0x35, 0x00 (General Call) 0x70, 0x74, 0x78, 0x7C Rev. 1.0 307 Si1010/1/2/3/4/5 SFR Definition 24.3. SMB0ADR: SMBus Slave Address Bit 7 6 5 4 3 2 1 0 Name SLV[6:0] GC Type R/W R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xF4 Bit Name 7 :1 SLV[6:0] 0 0 0 0 Function SMBus Hardware Slave Address. Defines the SMBus Slave Address(es) for automatic hardware acknowledgement. Only address bits which have a 1 in the corresponding bit position in SLVM[6:0] are checked against the incoming address. This allows multiple addresses to be recognized. 0 GC General Call Address Enable. When hardware address recognition is enabled (EHACK = 1), this bit will determine whether the General Call Address (0x00) is also recognized by hardware. 0: General Call Address is ignored. 1: General Call Address is recognized. SFR Definition 24.4. SMB0ADM: SMBus Slave Address Mask Bit 7 6 5 4 3 2 1 0 Name SLVM[6:0] EHACK Type R/W R/W Reset 1 1 1 1 SFR Page = 0x0; SFR Address = 0xF5 Bit Name 7 :1 SLVM[6:0] 1 1 1 0 Function SMBus Slave Address Mask. Defines which bits of register SMB0ADR are compared with an incoming address byte, and which bits are ignored. Any bit set to 1 in SLVM[6:0] enables comparisons with the corresponding bit in SLV[6:0]. Bits set to 0 are ignored (can be either 0 or 1 in the incoming address). 0 EHACK Hardware Acknowledge Enable. Enables hardware acknowledgement of slave address and received data bytes. 0: Firmware must manually acknowledge all incoming address and data bytes. 1: Automatic Slave Address Recognition and Hardware Acknowledge is Enabled. 308 Rev. 1.0 Si1010/1/2/3/4/5 24.4.4. Data Register The SMBus Data register SMB0DAT holds a byte of serial data to be transmitted or one that has just been received. Software may safely read or write to the data register when the SI flag is set. Software should not attempt to access the SMB0DAT register when the SMBus is enabled and the SI flag is cleared to logic 0, as the interface may be in the process of shifting a byte of data into or out of the register. Data in SMB0DAT is always shifted out MSB first. After a byte has been received, the first bit of received data is located at the MSB of SMB0DAT. While data is being shifted out, data on the bus is simultaneously being shifted in. SMB0DAT always contains the last data byte present on the bus. In the event of lost arbitration, the transition from master transmitter to slave receiver is made with the correct data or address in SMB0DAT. SFR Definition 24.5. SMB0DAT: SMBus Data Bit 7 6 5 4 3 Name SMB0DAT[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC2 Bit Name 0 2 1 0 0 0 0 Function 7:0 SMB0DAT[7:0] SMBus Data. The SMB0DAT register contains a byte of data to be transmitted on the SMBus serial interface or a byte that has just been received on the SMBus serial interface. The CPU can read from or write to this register whenever the SI serial interrupt flag (SMB0CN.0) is set to logic 1. The serial data in the register remains stable as long as the SI flag is set. When the SI flag is not set, the system may be in the process of shifting data in/out and the CPU should not attempt to access this register. 24.5. SMBus Transfer Modes The SMBus interface may be configured to operate as master and/or slave. At any particular time, it will be operating in one of the following four modes: Master Transmitter, Master Receiver, Slave Transmitter, or Slave Receiver. The SMBus interface enters Master Mode any time a START is generated, and remains in Master Mode until it loses an arbitration or generates a STOP. An SMBus interrupt is generated at the end of all SMBus byte frames. Note that the position of the ACK interrupt when operating as a receiver depends on whether hardware ACK generation is enabled. As a receiver, the interrupt for an ACK occurs before the ACK with hardware ACK generation disabled, and after the ACK when hardware ACK generation is enabled. As a transmitter, interrupts occur after the ACK, regardless of whether hardware ACK generation is enabled or not. 24.5.1. Write Sequence (Master) During a write sequence, an SMBus master writes data to a slave device. The master in this transfer will be a transmitter during the address byte, and a transmitter during all data bytes. The SMBus interface generates the START condition and transmits the first byte containing the address of the target slave and the data direction bit. In this case the data direction bit (R/W) will be logic 0 (WRITE). The master then transmits one or more bytes of serial data. After each byte is transmitted, an acknowledge bit is generated by the slave. The transfer is ended when the STO bit is set and a STOP is generated. Note that the interface will switch to Master Receiver Mode if SMB0DAT is not written following a Master Transmitter interrupt. Rev. 1.0 309 Si1010/1/2/3/4/5 Figure 24.5 shows a typical master write sequence. Two transmit data bytes are shown, though any number of bytes may be transmitted. Notice that all of the ‘data byte transferred’ interrupts occur after the ACK cycle in this mode, regardless of whether hardware ACK generation is enabled. Interrupts with Hardware ACK Enabled (EHACK = 1) S SLA W A Data Byte A Data Byte A P Interrupts with Hardware ACK Disabled (EHACK = 0) S = START P = STOP A = ACK W = WRITE SLA = Slave Address Received by SMBus Interface Transmitted by SMBus Interface Figure 24.5. Typical Master Write Sequence 24.5.2. Read Sequence (Master) During a read sequence, an SMBus master reads data from a slave device. The master in this transfer will be a transmitter during the address byte, and a receiver during all data bytes. The SMBus interface generates the START condition and transmits the first byte containing the address of the target slave and the data direction bit. In this case the data direction bit (R/W) will be logic 1 (READ). Serial data is then received from the slave on SDA while the SMBus outputs the serial clock. The slave transmits one or more bytes of serial data. If hardware ACK generation is disabled, the ACKRQ is set to 1 and an interrupt is generated after each received byte. Software must write the ACK bit at that time to ACK or NACK the received byte. With hardware ACK generation enabled, the SMBus hardware will automatically generate the ACK/NACK, and then post the interrupt. It is important to note that the appropriate ACK or NACK value should be set up by the software prior to receiving the byte when hardware ACK generation is enabled. Writing a 1 to the ACK bit generates an ACK; writing a 0 generates a NACK. Software should write a 0 to the ACK bit for the last data transfer, to transmit a NACK. The interface exits Master Receiver Mode after the STO bit is set and a STOP is generated. The interface will switch to Master Transmitter Mode if SMB0DAT is written while an active Master Receiver. Figure 24.6 shows a typical master read sequence. Two received data bytes are shown, though any number of bytes may be received. Notice that the “data byte transferred” interrupts occur at different places in the sequence, depending on whether hardware ACK generation is enabled. The interrupt occurs before the ACK with hardware ACK generation disabled, and after the ACK when hardware ACK generation is enabled. 310 Rev. 1.0 Si1010/1/2/3/4/5 Interrupts with Hardware ACK Enabled (EHACK = 1) S SLA R A Data Byte A Data Byte N P Interrupts with Hardware ACK Disabled (EHACK = 0) S = START P = STOP A = ACK N = NACK R = READ SLA = Slave Address Received by SMBus Interface Transmitted by SMBus Interface Figure 24.6. Typical Master Read Sequence 24.5.3. Write Sequence (Slave) During a write sequence, an SMBus master writes data to a slave device. The slave in this transfer will be a receiver during the address byte, and a receiver during all data bytes. When slave events are enabled (INH = 0), the interface enters Slave Receiver Mode when a START followed by a slave address and direction bit (WRITE in this case) is received. If hardware ACK generation is disabled, upon entering Slave Receiver Mode, an interrupt is generated and the ACKRQ bit is set. The software must respond to the received slave address with an ACK, or ignore the received slave address with a NACK. If hardware ACK generation is enabled, the hardware will apply the ACK for a slave address which matches the criteria set up by SMB0ADR and SMB0ADM. The interrupt will occur after the ACK cycle. If the received slave address is ignored (by software or hardware), slave interrupts will be inhibited until the next START is detected. If the received slave address is acknowledged, zero or more data bytes are received. If hardware ACK generation is disabled, the ACKRQ is set to 1 and an interrupt is generated after each received byte. Software must write the ACK bit at that time to ACK or NACK the received byte. With hardware ACK generation enabled, the SMBus hardware will automatically generate the ACK/NACK, and then post the interrupt. It is important to note that the appropriate ACK or NACK value should be set up by the software prior to receiving the byte when hardware ACK generation is enabled. The interface exits Slave Receiver Mode after receiving a STOP. Note that the interface will switch to Slave Transmitter Mode if SMB0DAT is written while an active Slave Receiver. Figure 24.7 shows a typical slave write sequence. Two received data bytes are shown, though any number of bytes may be received. Notice that the ‘data byte transferred’ interrupts occur at different places in the sequence, depending on whether hardware ACK generation is enabled. The interrupt occurs before the ACK with hardware ACK generation disabled, and after the ACK when hardware ACK generation is enabled. Rev. 1.0 311 Si1010/1/2/3/4/5 Interrupts with Hardware ACK Enabled (EHACK = 1) S SLA W A Data Byte A Data Byte A P Interrupts with Hardware ACK Disabled (EHACK = 0) S = START P = STOP A = ACK W = WRITE SLA = Slave Address Received by SMBus Interface Transmitted by SMBus Interface Figure 24.7. Typical Slave Write Sequence 24.5.4. Read Sequence (Slave) During a read sequence, an SMBus master reads data from a slave device. The slave in this transfer will be a receiver during the address byte, and a transmitter during all data bytes. When slave events are enabled (INH = 0), the interface enters Slave Receiver Mode (to receive the slave address) when a START followed by a slave address and direction bit (READ in this case) is received. If hardware ACK generation is disabled, upon entering Slave Receiver Mode, an interrupt is generated and the ACKRQ bit is set. The software must respond to the received slave address with an ACK, or ignore the received slave address with a NACK. If hardware ACK generation is enabled, the hardware will apply the ACK for a slave address which matches the criteria set up by SMB0ADR and SMB0ADM. The interrupt will occur after the ACK cycle. If the received slave address is ignored (by software or hardware), slave interrupts will be inhibited until the next START is detected. If the received slave address is acknowledged, zero or more data bytes are transmitted. If the received slave address is acknowledged, data should be written to SMB0DAT to be transmitted. The interface enters Slave Transmitter Mode, and transmits one or more bytes of data. After each byte is transmitted, the master sends an acknowledge bit; if the acknowledge bit is an ACK, SMB0DAT should be written with the next data byte. If the acknowledge bit is a NACK, SMB0DAT should not be written to before SI is cleared (Note: an error condition may be generated if SMB0DAT is written following a received NACK while in Slave Transmitter Mode). The interface exits Slave Transmitter Mode after receiving a STOP. Note that the interface will switch to Slave Receiver Mode if SMB0DAT is not written following a Slave Transmitter interrupt. Figure 24.8 shows a typical slave read sequence. Two transmitted data bytes are shown, though any number of bytes may be transmitted. Notice that all of the ‘data byte transferred’ interrupts occur after the ACK cycle in this mode, regardless of whether hardware ACK generation is enabled. 312 Rev. 1.0 Si1010/1/2/3/4/5 Interrupts with Hardware ACK Enabled (EHACK = 1) S SLA R A Data Byte A Data Byte N P Interrupts with Hardware ACK Disabled (EHACK = 0) S = START P = STOP N = NACK R = READ SLA = Slave Address Received by SMBus Interface Transmitted by SMBus Interface Figure 24.8. Typical Slave Read Sequence 24.6. SMBus Status Decoding The current SMBus status can be easily decoded using the SMB0CN register. The appropriate actions to take in response to an SMBus event depend on whether hardware slave address recognition and ACK generation is enabled or disabled. Table 24.5 describes the typical actions when hardware slave address recognition and ACK generation is disabled. Table 24.6 describes the typical actions when hardware slave address recognition and ACK generation is enabled. In the tables, STATUS VECTOR refers to the four upper bits of SMB0CN: MASTER, TXMODE, STA, and STO. The shown response options are only the typical responses; application-specific procedures are allowed as long as they conform to the SMBus specification. Highlighted responses are allowed by hardware but do not conform to the SMBus specification. Rev. 1.0 313 Si1010/1/2/3/4/5 STO ACK Load slave address + R/W into SMB0DAT. 0 0 X 1100 A master data or address byte Set STA to restart transfer. was transmitted; NACK Abort transfer. received. 1 0 X 1110 0 1 X - A master data or address byte Load next data byte into SMB0DAT. was transmitted; ACK received. End transfer with STOP. 0 0 X 1100 0 1 X - End transfer with STOP and start 1 another transfer. 1 X - Send repeated START. 1 0 X 1110 Switch to Master Receiver Mode 0 (clear SI without writing new data to SMB0DAT). 0 X 1000 Acknowledge received byte; Read SMB0DAT. 0 0 1 1000 Send NACK to indicate last byte, 0 and send STOP. 1 0 - Send NACK to indicate last byte, 1 and send STOP followed by START. 1 0 1110 Send ACK followed by repeated 1 START. 0 1 1110 Send NACK to indicate last byte, 1 and send repeated START. 0 0 1110 Send ACK and switch to Master 0 Transmitter Mode (write to SMB0DAT before clearing SI). 0 1 1100 Send NACK and switch to Mas- 0 ter Transmitter Mode (write to SMB0DAT before clearing SI). 0 0 1100 0 0 X A master START was generated. 1100 0 0 0 0 1 Master Transmitter 0 ACK 1110 Master Receiver 1000 1 314 0 X A master data byte was received; ACK requested. Rev. 1.0 Next Status Vector Expected Values to Write ARBLOST Typical Response Options ACKRQ Current SMbus State Status Vector Mode Values Read STA Table 24.5. SMBus Status Decoding With Hardware ACK Generation Disabled (EHACK = 0) Si1010/1/2/3/4/5 STO ACK 0 A slave byte was transmitted; No action required (expecting NACK received. STOP condition). 0 0 X 0001 0 0 1 A slave byte was transmitted; Load SMB0DAT with next data ACK received. byte to transmit. 0 0 X 0100 0 1 X A Slave byte was transmitted; No action required (expecting error detected. Master to end transfer). 0 0 X 0001 ACKRQ 0 Status Vector STA Values to Write ACK Typical Response Options 0100 0 0101 0 X X An illegal STOP or bus error Clear STO. was detected while a Slave Transmission was in progress. 0 0 X - 0010 1 0 0 0 1 0000 If Read, Load SMB0DAT with 0 data byte; ACK received address 0 1 0100 NACK received address. 0 0 0 - If Write, Acknowledge received 0 X Lost arbitration as master; slave address + R/W received; address ACK requested. If Read, Load SMB0DAT with 0 data byte; ACK received address 0 1 0000 0 1 0100 1 Bus Error Condition Slave Receiver Current SMbus State ARBLOST Slave Transmitter Mode Values Read Next Status Vector Expected Table 24.5. SMBus Status Decoding With Hardware ACK Generation Disabled (EHACK = 0) (Continued) 1 X A slave address + R/W was received; ACK requested. If Write, Acknowledge received address NACK received address. 0 0 0 - Reschedule failed transfer; NACK received address. 1 0 0 1110 Clear STO. 0 0 X - 0001 0 0 X A STOP was detected while addressed as a Slave Transmitter or Slave Receiver. 1 1 X Lost arbitration while attempt- No action required (transfer ing a STOP. complete/aborted). 0 0 0 - 0000 1 0 X A slave byte was received; ACK requested. Acknowledge received byte; Read SMB0DAT. 0 0 1 0000 NACK received byte. 0 0 0 - 0 0 X - 1 0 X 1110 Abort failed transfer. 0 0 X - Reschedule failed transfer. 1 0 X 1110 X Lost arbitration while transmit- Abort failed transfer. ting a data byte as master. Reschedule failed transfer. 0 0 0 - 1 0 0 1110 0010 0 0001 0 0000 1 1 1 1 X Lost arbitration while attempt- Abort failed transfer. ing a repeated START. Reschedule failed transfer. X Lost arbitration due to a detected STOP. Rev. 1.0 315 Si1010/1/2/3/4/5 STO ACK Load slave address + R/W into SMB0DAT. 0 0 X 1100 A master data or address byte Set STA to restart transfer. was transmitted; NACK Abort transfer. received. 1 0 X 1110 0 1 X - A master data or address byte Load next data byte into SMB0DAT. was transmitted; ACK received. End transfer with STOP. 0 0 X 1100 0 1 X - End transfer with STOP and start 1 another transfer. 1 X - Send repeated START. 1 0 X 1110 Switch to Master Receiver Mode 0 (clear SI without writing new data to SMB0DAT). Set ACK for initial data byte. 0 1 1000 Set ACK for next data byte; Read SMB0DAT. 0 0 1 1000 Set NACK to indicate next data byte as the last data byte; Read SMB0DAT. 0 0 0 1000 Initiate repeated START. 1 0 0 1110 Switch to Master Transmitter 0 Mode (write to SMB0DAT before clearing SI). 0 X 1100 Read SMB0DAT; send STOP. 0 1 0 - Read SMB0DAT; Send STOP followed by START. 1 1 0 1110 Initiate repeated START. 1 0 0 1110 Switch to Master Transmitter 0 Mode (write to SMB0DAT before clearing SI). 0 X 1100 0 0 X A master START was generated. 1100 0 0 0 0 1 Master Transmitter 0 ACK 1110 1000 0 Master Receiver 0 316 0 0 1 0 A master data byte was received; ACK sent. A master data byte was received; NACK sent (last byte). Rev. 1.0 Next Status Vector Expected Values to Write ARBLOST Typical Response Options ACKRQ Current SMbus State Status Vector Mode Values Read STA Table 24.6. SMBus Status Decoding With Hardware ACK Generation Enabled (EHACK = 1) Si1010/1/2/3/4/5 STO ACK 0 A slave byte was transmitted; No action required (expecting NACK received. STOP condition). 0 0 X 0001 0 0 1 A slave byte was transmitted; Load SMB0DAT with next data ACK received. byte to transmit. 0 0 X 0100 0 1 X A Slave byte was transmitted; No action required (expecting error detected. Master to end transfer). 0 0 X 0001 ACKRQ 0 Status Vector STA Values to Write ACK Typical Response Options 0100 0 0101 0 X X An illegal STOP or bus error Clear STO. was detected while a Slave Transmission was in progress. 0 0 X - 0010 0 0 If Write, Set ACK for first data byte. 0 0 1 If Read, Load SMB0DAT with data byte 0 0 X 0100 If Write, Set ACK for first data X Lost arbitration as master; slave address + R/W received; byte. ACK sent. If Read, Load SMB0DAT with data byte 0 0 1 0 0 X 0100 Reschedule failed transfer 1 0 X 1110 Clear STO. 0 0 X - 0 Bus Error Condition Slave Receiver Current SMbus State ARBLOST Slave Transmitter Mode Values Read Next Status Vector Expected Table 24.6. SMBus Status Decoding With Hardware ACK Generation Enabled (EHACK = 1) (Continued) 1 X A slave address + R/W was received; ACK sent. 0000 0000 0001 0 0 X A STOP was detected while addressed as a Slave Transmitter or Slave Receiver. 0 1 X Lost arbitration while attempt- No action required (transfer ing a STOP. complete/aborted). 0 0 0 - 0000 0 0 X A slave byte was received. Set ACK for next data byte; Read SMB0DAT. 0 0 1 0000 Set NACK for next data byte; Read SMB0DAT. 0 0 0 0000 0 0 X - 1 0 X 1110 Abort failed transfer. 0 0 X - Reschedule failed transfer. 1 0 X 1110 X Lost arbitration while transmit- Abort failed transfer. ting a data byte as master. Reschedule failed transfer. 0 0 X - 1 0 X 1110 0010 0 0001 0 0000 0 1 1 1 X Lost arbitration while attempt- Abort failed transfer. ing a repeated START. Reschedule failed transfer. X Lost arbitration due to a detected STOP. Rev. 1.0 317 Si1010/1/2/3/4/5 25. UART0 UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates (details in Section “25.1. Enhanced Baud Rate Generation” on page 319). Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. UART0 has two associated SFRs: Serial Control Register 0 (SCON0) and Serial Data Buffer 0 (SBUF0). The single SBUF0 location provides access to both transmit and receive registers. Writes to SBUF0 always access the Transmit register. Reads of SBUF0 always access the buffered Receive register; it is not possible to read data from the Transmit register. With UART0 interrupts enabled, an interrupt is generated each time a transmit is completed (TI0 is set in SCON0), or a data byte has been received (RI0 is set in SCON0). The UART0 interrupt flags are not cleared by hardware when the CPU vectors to the interrupt service routine. They must be cleared manually by software, allowing software to determine the cause of the UART0 interrupt (transmit complete or receive complete). SFR Bus Write to SBUF TB8 SBUF (TX Shift) SET D Q TX CLR Crossbar Zero Detector Stop Bit Shift Start Data Tx Control Tx Clock Send Tx IRQ TI MCE REN TB8 RB8 TI RI SMODE SCON UART Baud Rate Generator RI Serial Port Interrupt Port I/O Rx IRQ Rx Clock Rx Control Start Shift 0x1FF RB8 Load SBUF Input Shift Register (9 bits) Load SBUF SBUF (RX Latch) Read SBUF SFR Bus RX Crossbar Figure 25.1. UART0 Block Diagram 318 Rev. 1.0 Si1010/1/2/3/4/5 25.1. Enhanced Baud Rate Generation The UART0 baud rate is generated by Timer 1 in 8-bit auto-reload mode. The TX clock is generated by TL1; the RX clock is generated by a copy of TL1 (shown as RX Timer in Figure 25.2), which is not useraccessible. Both TX and RX Timer overflows are divided by two to generate the TX and RX baud rates. The RX Timer runs when Timer 1 is enabled, and uses the same reload value (TH1). However, an RX Timer reload is forced when a START condition is detected on the RX pin. This allows a receive to begin any time a START is detected, independent of the TX Timer state. Timer 1 TL1 UART Overflow 2 TX Clock Overflow 2 RX Clock TH1 Start Detected RX Timer Figure 25.2. UART0 Baud Rate Logic Timer 1 should be configured for Mode 2, 8-bit auto-reload (see Section “27.1.3. Mode 2: 8-Bit Counter/Timer with Auto-Reload” on page 341). The Timer 1 reload value should be set so that overflows will occur at two times the desired UART baud rate frequency. Note that Timer 1 may be clocked by one of six sources: SYSCLK, SYSCLK / 4, SYSCLK / 12, SYSCLK / 48, the external oscillator clock / 8, or an external input T1. For any given Timer 1 clock source, the UART0 baud rate is determined by Equation 25.1-A and Equation 25.1-B. A) 1 UartBaudRate = --- T1_Overflow_Rate 2 B) T1 CLK T1_Overflow_Rate = ------------------------256 – TH1 Equation 25.1. UART0 Baud Rate Where T1CLK is the frequency of the clock supplied to Timer 1, and T1H is the high byte of Timer 1 (reload value). Timer 1 clock frequency is selected as described in Section “27.1. Timer 0 and Timer 1” on page 340. A quick reference for typical baud rates and system clock frequencies is given in Table 25.1 through Table 25.2. Note that the internal oscillator may still generate the system clock when the external oscillator is driving Timer 1. 25.2. Operational Modes UART0 provides standard asynchronous, full duplex communication. The UART mode (8-bit or 9-bit) is selected by the S0MODE bit (SCON0.7). Typical UART connection options are shown below. Rev. 1.0 319 Si1010/1/2/3/4/5 TX RS-232 LEVEL XLTR RS-232 RX C8051Fxxx OR TX TX RX RX MCU C8051Fxxx Figure 25.3. UART Interconnect Diagram 25.2.1. 8-Bit UART 8-Bit UART mode uses a total of 10 bits per data byte: one start bit, eight data bits (LSB first), and one stop bit. Data are transmitted LSB first from the TX0 pin and received at the RX0 pin. On receive, the eight data bits are stored in SBUF0 and the stop bit goes into RB80 (SCON0.2). Data transmission begins when software writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to logic 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: RI0 must be logic 0, and if MCE0 is logic 1, the stop bit must be logic 1. In the event of a receive data overrun, the first received 8 bits are latched into the SBUF0 receive register and the following overrun data bits are lost. If these conditions are met, the eight bits of data is stored in SBUF0, the stop bit is stored in RB80 and the RI0 flag is set. If these conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set. An interrupt will occur if enabled when either TI0 or RI0 is set. MARK SPACE START BIT D0 D1 D2 D3 D4 D5 D6 D7 STOP BIT BIT TIMES BIT SAMPLING Figure 25.4. 8-Bit UART Timing Diagram 25.2.2. 9-Bit UART 9-bit UART mode uses a total of eleven bits per data byte: a start bit, 8 data bits (LSB first), a programmable ninth data bit, and a stop bit. The state of the ninth transmit data bit is determined by the value in TB80 (SCON0.3), which is assigned by user software. It can be assigned the value of the parity flag (bit P in register PSW) for error detection, or used in multiprocessor communications. On receive, the ninth data bit goes into RB80 (SCON0.2) and the stop bit is ignored. Data transmission begins when an instruction writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: 320 Rev. 1.0 Si1010/1/2/3/4/5 (1) RI0 must be logic 0, and (2) if MCE0 is logic 1, the 9th bit must be logic 1 (when MCE0 is logic 0, the state of the ninth data bit is unimportant). If these conditions are met, the eight bits of data are stored in SBUF0, the ninth bit is stored in RB80, and the RI0 flag is set to 1. If the above conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set to 1. A UART0 interrupt will occur if enabled when either TI0 or RI0 is set to 1. START BIT MARK SPACE D0 D1 D2 D3 D4 D5 D6 D7 STOP BIT D8 BIT TIMES BIT SAMPLING Figure 25.5. 9-Bit UART Timing Diagram 25.3. Multiprocessor Communications 9-Bit UART mode supports multiprocessor communication between a master processor and one or more slave processors by special use of the ninth data bit. When a master processor wants to transmit to one or more slaves, it first sends an address byte to select the target(s). An address byte differs from a data byte in that its ninth bit is logic 1; in a data byte, the ninth bit is always set to logic 0. Setting the MCE0 bit (SCON0.5) of a slave processor configures its UART such that when a stop bit is received, the UART will generate an interrupt only if the ninth bit is logic 1 (RB80 = 1) signifying an address byte has been received. In the UART interrupt handler, software will compare the received address with the slave's own assigned 8-bit address. If the addresses match, the slave will clear its MCE0 bit to enable interrupts on the reception of the following data byte(s). Slaves that weren't addressed leave their MCE0 bits set and do not generate interrupts on the reception of the following data bytes, thereby ignoring the data. Once the entire message is received, the addressed slave resets its MCE0 bit to ignore all transmissions until it receives the next address byte. Multiple addresses can be assigned to a single slave and/or a single address can be assigned to multiple slaves, thereby enabling "broadcast" transmissions to more than one slave simultaneously. The master processor can be configured to receive all transmissions or a protocol can be implemented such that the master/slave role is temporarily reversed to enable half-duplex transmission between the original master and slave(s). Master Device RX TX Slave Device RX TX Slave Device RX TX Slave Device RX V+ TX Figure 25.6. UART Multi-Processor Mode Interconnect Diagram Rev. 1.0 321 Si1010/1/2/3/4/5 SFR Definition 25.1. SCON0: Serial Port 0 Control Bit 7 6 Name S0MODE Type R/W Reset 0 5 4 3 2 1 0 MCE0 REN0 TB80 RB80 TI0 RI0 R R/W R/W R/W R/W R/W R/W 1 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x98; Bit-Addressable Bit 7 Name Function S0MODE Serial Port 0 Operation Mode. Selects the UART0 Operation Mode. 0: 8-bit UART with Variable Baud Rate. 1: 9-bit UART with Variable Baud Rate. 6 Unused 5 MCE0 Read = 1b. Write = Don’t Care. Multiprocessor Communication Enable. For Mode 0 (8-bit UART): Checks for valid stop bit. 0: Logic level of stop bit is ignored. 1: RI0 will only be activated if stop bit is logic level 1. For Mode 1 (9-bit UART): Multiprocessor Communications Enable. 0: Logic level of ninth bit is ignored. 1: RI0 is set and an interrupt is generated only when the ninth bit is logic 1. 4 REN0 Receive Enable. 0: UART0 reception disabled. 1: UART0 reception enabled. 3 TB80 Ninth Transmission Bit. The logic level of this bit will be sent as the ninth transmission bit in 9-bit UART Mode (Mode 1). Unused in 8-bit mode (Mode 0). 2 RB80 Ninth Receive Bit. RB80 is assigned the value of the STOP bit in Mode 0; it is assigned the value of the 9th data bit in Mode 1. 1 TI0 Transmit Interrupt Flag. Set by hardware when a byte of data has been transmitted by UART0 (after the 8th bit in 8-bit UART Mode, or at the beginning of the STOP bit in 9-bit UART Mode). When the UART0 interrupt is enabled, setting this bit causes the CPU to vector to the UART0 interrupt service routine. This bit must be cleared manually by software. 0 RI0 Receive Interrupt Flag. Set to 1 by hardware when a byte of data has been received by UART0 (set at the STOP bit sampling time). When the UART0 interrupt is enabled, setting this bit to 1 causes the CPU to vector to the UART0 interrupt service routine. This bit must be cleared manually by software. 322 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 25.2. SBUF0: Serial (UART0) Port Data Buffer Bit 7 6 5 4 3 2 1 0 SBUF0[7:0] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x99 Bit Name 7:0 SBUF0 Function Serial Data Buffer Bits 7:0 (MSB–LSB). This SFR accesses two registers; a transmit shift register and a receive latch register. When data is written to SBUF0, it goes to the transmit shift register and is held for serial transmission. Writing a byte to SBUF0 initiates the transmission. A read of SBUF0 returns the contents of the receive latch. Rev. 1.0 323 Si1010/1/2/3/4/5 Table 25.1. Timer Settings for Standard Baud Rates Using The Internal 24.5 MHz Oscillator Frequency: 24.5 MHz SYSCLK from Internal Osc. Target Baud Rate (bps) 230400 115200 57600 28800 14400 9600 2400 1200 Baud Rate % Error –0.32% –0.32% 0.15% –0.32% 0.15% –0.32% –0.32% 0.15% Timer Clock Oscillator Source Divide Factor 106 212 426 848 1704 2544 10176 20448 SCA1–SCA0 (pre-scale select)1 SYSCLK SYSCLK SYSCLK SYSCLK/4 SYSCLK/12 SYSCLK/12 SYSCLK/48 SYSCLK/48 XX2 XX XX 01 00 00 10 10 T1M1 Timer 1 Reload Value (hex) 1 1 1 0 0 0 0 0 0xCB 0x96 0x2B 0x96 0xB9 0x96 0x96 0x2B Notes: 1. SCA1–SCA0 and T1M bit definitions can be found in Section 27.1. 2. X = Don’t care. Table 25.2. Timer Settings for Standard Baud Rates Using an External 22.1184 MHz Oscillator Frequency: 22.1184 MHz SYSCLK from Internal Osc. SYSCLK from External Osc. Target Baud Rate (bps) 230400 115200 57600 28800 14400 9600 2400 1200 230400 115200 57600 28800 14400 9600 Baud Rate % Error 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% 0.00% Timer Clock SCA1–SCA0 Oscillator Source (pre-scale Divide select)1 Factor 96 192 384 768 1536 2304 9216 18432 96 192 384 768 1536 2304 SYSCLK SYSCLK SYSCLK SYSCLK / 12 SYSCLK / 12 SYSCLK / 12 SYSCLK / 48 SYSCLK / 48 EXTCLK / 8 EXTCLK / 8 EXTCLK / 8 EXTCLK / 8 EXTCLK / 8 EXTCLK / 8 Notes: 1. SCA1–SCA0 and T1M bit definitions can be found in Section 27.1. 2. X = Don’t care. 324 Rev. 1.0 XX2 XX XX 00 00 00 10 10 11 11 11 11 11 11 T1M1 Timer 1 Reload Value (hex) 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0xD0 0xA0 0x40 0xE0 0xC0 0xA0 0xA0 0x40 0xFA 0xF4 0xE8 0xD0 0xA0 0x70 Si1010/1/2/3/4/5 26. Enhanced Serial Peripheral Interface (SPI0) The Enhanced Serial Peripheral Interface (SPI0) provides access to a flexible, full-duplex synchronous serial bus. SPI0 can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select SPI0 in slave mode, or to disable Master Mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a chip-select output in master mode, or disabled for 3-wire operation. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode. SFR Bus SYSCLK SPI0CN SPIBSY MSTEN CKPHA CKPOL SLVSEL NSSIN SRMT RXBMT SPIF WCOL MODF RXOVRN NSSMD1 NSSMD0 TXBMT SPIEN SPI0CFG SCR7 SCR6 SCR5 SCR4 SCR3 SCR2 SCR1 SCR0 SPI0CKR Clock Divide Logic SPI CONTROL LOGIC Data Path Control SPI IRQ Pin Interface Control MOSI Tx Data SPI0DAT SCK Transmit Data Buffer Shift Register Rx Data 7 6 5 4 3 2 1 0 Receive Data Buffer Pin Control Logic MISO C R O S S B A R Port I/O NSS Read SPI0DAT Write SPI0DAT SFR Bus Figure 26.1. SPI Block Diagram Rev. 1.0 325 Si1010/1/2/3/4/5 26.1. Signal Descriptions The four signals used by SPI0 (MOSI, MISO, SCK, NSS) are described below. 26.1.1. Master Out, Slave In (MOSI) The master-out, slave-in (MOSI) signal is an output from a master device and an input to slave devices. It is used to serially transfer data from the master to the slave. This signal is an output when SPI0 is operating as a master and an input when SPI0 is operating as a slave. Data is transferred most-significant bit first. When configured as a master, MOSI is driven by the MSB of the shift register in both 3- and 4-wire mode. 26.1.2. Master In, Slave Out (MISO) The master-in, slave-out (MISO) signal is an output from a slave device and an input to the master device. It is used to serially transfer data from the slave to the master. This signal is an input when SPI0 is operating as a master and an output when SPI0 is operating as a slave. Data is transferred mostsignificant bit first. The MISO pin is placed in a high-impedance state when the SPI module is disabled and when the SPI operates in 4-wire mode as a slave that is not selected. When acting as a slave in 3-wire mode, MISO is always driven by the MSB of the shift register. 26.1.3. Serial Clock (SCK) The serial clock (SCK) signal is an output from the master device and an input to slave devices. It is used to synchronize the transfer of data between the master and slave on the MOSI and MISO lines. SPI0 generates this signal when operating as a master. The SCK signal is ignored by a SPI slave when the slave is not selected (NSS = 1) in 4-wire slave mode. 26.1.4. Slave Select (NSS) The function of the slave-select (NSS) signal is dependent on the setting of the NSSMD1 and NSSMD0 bits in the SPI0CN register. There are three possible modes that can be selected with these bits: 1. NSSMD[1:0] = 00: 3-Wire Master or 3-Wire Slave Mode: SPI0 operates in 3-wire mode, and NSS is disabled. When operating as a slave device, SPI0 is always selected in 3-wire mode. Since no select signal is present, SPI0 must be the only slave on the bus in 3-wire mode. This is intended for point-topoint communication between a master and one slave. 2. NSSMD[1:0] = 01: 4-Wire Slave or Multi-Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an input. When operating as a slave, NSS selects the SPI0 device. When operating as a master, a 1-to-0 transition of the NSS signal disables the master function of SPI0 so that multiple master devices can be used on the same SPI bus. 3. NSSMD[1:0] = 1x: 4-Wire Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an output. The setting of NSSMD0 determines what logic level the NSS pin will output. This configuration should only be used when operating SPI0 as a master device. See Figure 26.2, Figure 26.3, and Figure 26.4 for typical connection diagrams of the various operational modes. Note that the setting of NSSMD bits affects the pinout of the device. When in 3-wire master or 3-wire slave mode, the NSS pin will not be mapped by the crossbar. In all other modes, the NSS signal will be mapped to a pin on the device. See Section “21. Port Input/Output” on page 219 for general purpose port I/O and crossbar information. 26.2. SPI0 Master Mode Operation A SPI master device initiates all data transfers on a SPI bus. SPI0 is placed in master mode by setting the Master Enable flag (MSTEN, SPI0CN.6). Writing a byte of data to the SPI0 data register (SPI0DAT) when in master mode writes to the transmit buffer. If the SPI shift register is empty, the byte in the transmit buffer is moved to the shift register, and a data transfer begins. The SPI0 master immediately shifts out the data serially on the MOSI line while providing the serial clock on SCK. The SPIF (SPI0CN.7) flag is set to logic 1 at the end of the transfer. If interrupts are enabled, an interrupt request is generated when the SPIF flag is set. While the SPI0 master transfers data to a slave on the MOSI line, the addressed SPI slave device simultaneously transfers the contents of its shift register to the SPI master on the MISO line in a full-duplex 326 Rev. 1.0 Si1010/1/2/3/4/5 operation. Therefore, the SPIF flag serves as both a transmit-complete and receive-data-ready flag. The data byte received from the slave is transferred MSB-first into the master's shift register. When a byte is fully shifted into the register, it is moved to the receive buffer where it can be read by the processor by reading SPI0DAT. When configured as a master, SPI0 can operate in one of three different modes: multi-master mode, 3-wire single-master mode, and 4-wire single-master mode. The default, multi-master mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In this mode, NSS is an input to the device, and is used to disable the master SPI0 when another master is accessing the bus. When NSS is pulled low in this mode, MSTEN (SPI0CN.6) and SPIEN (SPI0CN.0) are set to 0 to disable the SPI master device, and a Mode Fault is generated (MODF, SPI0CN.5 = 1). Mode Fault will generate an interrupt if enabled. SPI0 must be manually re-enabled in software under these circumstances. In multi-master systems, devices will typically default to being slave devices while they are not acting as the system master device. In multimaster mode, slave devices can be addressed individually (if needed) using general-purpose I/O pins. Figure 26.2 shows a connection diagram between two master devices in multiple-master mode. 3-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. In this mode, NSS is not used, and is not mapped to an external port pin through the crossbar. Any slave devices that must be addressed in this mode should be selected using general-purpose I/O pins. Figure 26.3 shows a connection diagram between a master device in 3-wire master mode and a slave device. 4-wire single-master mode is active when NSSMD1 (SPI0CN.3) = 1. In this mode, NSS is configured as an output pin, and can be used as a slave-select signal for a single SPI device. In this mode, the output value of NSS is controlled (in software) with the bit NSSMD0 (SPI0CN.2). Additional slave devices can be addressed using general-purpose I/O pins. Figure 26.4 shows a connection diagram for a master device in 4-wire master mode and two slave devices. Master Device 1 NSS GPIO MISO MISO MOSI MOSI SCK SCK GPIO NSS Master Device 2 Figure 26.2. Multiple-Master Mode Connection Diagram Master Device MISO MISO MOSI MOSI SCK SCK Slave Device Figure 26.3. 3-Wire Single Master and 3-Wire Single Slave Mode Connection Diagram Rev. 1.0 327 Si1010/1/2/3/4/5 Master Device GPIO MISO MISO MOSI MOSI SCK SCK NSS NSS MISO MOSI Slave Device Slave Device SCK NSS Figure 26.4. 4-Wire Single Master Mode and 4-Wire Slave Mode Connection Diagram 26.3. SPI0 Slave Mode Operation When SPI0 is enabled and not configured as a master, it will operate as a SPI slave. As a slave, bytes are shifted in through the MOSI pin and out through the MISO pin by a master device controlling the SCK signal. A bit counter in the SPI0 logic counts SCK edges. When 8 bits have been shifted through the shift register, the SPIF flag is set to logic 1, and the byte is copied into the receive buffer. Data is read from the receive buffer by reading SPI0DAT. A slave device cannot initiate transfers. Data to be transferred to the master device is pre-loaded into the shift register by writing to SPI0DAT. Writes to SPI0DAT are doublebuffered, and are placed in the transmit buffer first. If the shift register is empty, the contents of the transmit buffer will immediately be transferred into the shift register. When the shift register already contains data, the SPI will load the shift register with the transmit buffer’s contents after the last SCK edge of the next (or current) SPI transfer. When configured as a slave, SPI0 can be configured for 4-wire or 3-wire operation. The default, 4-wire slave mode, is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In 4-wire mode, the NSS signal is routed to a port pin and configured as a digital input. SPI0 is enabled when NSS is logic 0, and disabled when NSS is logic 1. The bit counter is reset on a falling edge of NSS. Note that the NSS signal must be driven low at least 2 system clocks before the first active edge of SCK for each byte transfer. Figure 26.4 shows a connection diagram between two slave devices in 4-wire slave mode and a master device. 3-wire slave mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. NSS is not used in this mode, and is not mapped to an external port pin through the crossbar. Since there is no way of uniquely addressing the device in 3-wire slave mode, SPI0 must be the only slave device present on the bus. It is important to note that in 3-wire slave mode there is no external means of resetting the bit counter that determines when a full byte has been received. The bit counter can only be reset by disabling and reenabling SPI0 with the SPIEN bit. Figure 26.3 shows a connection diagram between a slave device in 3wire slave mode and a master device. 328 Rev. 1.0 Si1010/1/2/3/4/5 26.4. SPI0 Interrupt Sources When SPI0 interrupts are enabled, the following four flags will generate an interrupt when they are set to logic 1: All of the following bits must be cleared by software. The SPI Interrupt Flag, SPIF (SPI0CN.7) is set to logic 1 at the end of each byte transfer. This flag can occur in all SPI0 modes. The Write Collision Flag, WCOL (SPI0CN.6) is set to logic 1 if a write to SPI0DAT is attempted when the transmit buffer has not been emptied to the SPI shift register. When this occurs, the write to SPI0DAT will be ignored, and the transmit buffer will not be written.This flag can occur in all SPI0 modes. The Mode Fault Flag MODF (SPI0CN.5) is set to logic 1 when SPI0 is configured as a master, and for multi-master mode and the NSS pin is pulled low. When a Mode Fault occurs, the MSTEN and SPIEN bits in SPI0CN are set to logic 0 to disable SPI0 and allow another master device to access the bus. The Receive Overrun Flag RXOVRN (SPI0CN.4) is set to logic 1 when configured as a slave, and a transfer is completed and the receive buffer still holds an unread byte from a previous transfer. The new byte is not transferred to the receive buffer, allowing the previously received data byte to be read. The data byte which caused the overrun is lost. 26.5. Serial Clock Phase and Polarity Four combinations of serial clock phase and polarity can be selected using the clock control bits in the SPI0 Configuration Register (SPI0CFG). The CKPHA bit (SPI0CFG.5) selects one of two clock phases (edge used to latch the data). The CKPOL bit (SPI0CFG.4) selects between an active-high or active-low clock. Both master and slave devices must be configured to use the same clock phase and polarity. SPI0 should be disabled (by clearing the SPIEN bit, SPI0CN.0) when changing the clock phase or polarity. The clock and data line relationships for master mode are shown in Figure 26.5. For slave mode, the clock and data relationships are shown in Figure 26.6 and Figure 26.7. Note that CKPHA should be set to 0 on both the master and slave SPI when communicating between two Silicon Labs C8051 devices. The SPI0 Clock Rate Register (SPI0CKR) as shown in SFR Definition 26.9 controls the master mode serial clock frequency. This register is ignored when operating in slave mode. When the SPI is configured as a master, the maximum data transfer rate (bits/sec) is one-half the system clock frequency or 12.5 MHz, whichever is slower. When the SPI is configured as a slave, the maximum data transfer rate (bits/sec) for full-duplex operation is 1/10 the system clock frequency, provided that the master issues SCK, NSS (in 4wire slave mode), and the serial input data synchronously with the slave’s system clock. If the master issues SCK, NSS, and the serial input data asynchronously, the maximum data transfer rate (bits/sec) must be less than 1/10 the system clock frequency. In the special case where the master only wants to transmit data to the slave and does not need to receive data from the slave (i.e. half-duplex operation), the SPI slave can receive data at a maximum data transfer rate (bits/sec) of 1/4 the system clock frequency. This is provided that the master issues SCK, NSS, and the serial input data synchronously with the slave’s system clock. Rev. 1.0 329 Si1010/1/2/3/4/5 SCK (CKPOL=0, CKPHA=0) SCK (CKPOL=0, CKPHA=1) SCK (CKPOL=1, CKPHA=0) SCK (CKPOL=1, CKPHA=1) MISO/MOSI MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 NSS (Must Remain High in Multi-Master Mode) Figure 26.5. Master Mode Data/Clock Timing SCK (CKPOL=0, CKPHA=0) SCK (CKPOL=1, CKPHA=0) MOSI MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 MISO MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 NSS (4-Wire Mode) Figure 26.6. Slave Mode Data/Clock Timing (CKPHA = 0) 330 Rev. 1.0 Si1010/1/2/3/4/5 SCK (CKPOL=0, CKPHA=1) SCK (CKPOL=1, CKPHA=1) MOSI MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 MISO MSB Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Bit 0 NSS (4-Wire Mode) Figure 26.7. Slave Mode Data/Clock Timing (CKPHA = 1) 26.6. SPI Special Function Registers SPI0 is accessed and controlled through four special function registers in the system controller: SPI0CN Control Register, SPI0DAT Data Register, SPI0CFG Configuration Register, and SPI0CKR Clock Rate Register. The four special function registers related to the operation of the SPI0 Bus are described in the following figures. Rev. 1.0 331 Si1010/1/2/3/4/5 SFR Definition 26.7. SPI0CFG: SPI0 Configuration Bit 7 6 5 4 3 2 1 0 Name SPIBSY MSTEN CKPHA CKPOL SLVSEL NSSIN SRMT RXBMT Type R R/W R/W R/W R R R R Reset 0 0 0 0 0 1 1 1 SFR Page = 0x0; SFR Address = 0xA1 Bit Name 7 SPIBSY Function SPI Busy. This bit is set to logic 1 when a SPI transfer is in progress (master or slave mode). 6 MSTEN Master Mode Enable. 0: Disable master mode. Operate in slave mode. 1: Enable master mode. Operate as a master. 5 CKPHA SPI0 Clock Phase. 0: Data centered on first edge of SCK period.* 1: Data centered on second edge of SCK period.* 4 CKPOL SPI0 Clock Polarity. 0: SCK line low in idle state. 1: SCK line high in idle state. 3 SLVSEL Slave Selected Flag. This bit is set to logic 1 whenever the NSS pin is low indicating SPI0 is the selected slave. It is cleared to logic 0 when NSS is high (slave not selected). This bit does not indicate the instantaneous value at the NSS pin, but rather a de-glitched version of the pin input. 2 NSSIN NSS Instantaneous Pin Input. This bit mimics the instantaneous value that is present on the NSS port pin at the time that the register is read. This input is not de-glitched. 1 SRMT Shift Register Empty (valid in slave mode only). This bit will be set to logic 1 when all data has been transferred in/out of the shift register, and there is no new information available to read from the transmit buffer or write to the receive buffer. It returns to logic 0 when a data byte is transferred to the shift register from the transmit buffer or by a transition on SCK. SRMT = 1 when in Master Mode. 0 RXBMT Receive Buffer Empty (valid in slave mode only). This bit will be set to logic 1 when the receive buffer has been read and contains no new information. If there is new information available in the receive buffer that has not been read, this bit will return to logic 0. RXBMT = 1 when in Master Mode. Note: In slave mode, data on MOSI is sampled in the center of each data bit. In master mode, data on MISO is sampled one SYSCLK before the end of each data bit, to provide maximum settling time for the slave device. See Table 26.1 for timing parameters. 332 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 26.8. SPI0CN: SPI0 Control Bit 7 6 5 4 Name SPIF WCOL MODF RXOVRN Type R/W R/W R/W R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xF8; Bit-Addressable Bit Name 7 SPIF 3 2 1 0 NSSMD[1:0] TXBMT SPIEN R/W R R/W 1 0 0 1 Function SPI0 Interrupt Flag. This bit is set to logic 1 by hardware at the end of a data transfer. If SPI interrupts are enabled, an interrupt will be generated. This bit is not automatically cleared by hardware, and must be cleared by software. 6 WCOL Write Collision Flag. This bit is set to logic 1 if a write to SPI0DAT is attempted when TXBMT is 0. When this occurs, the write to SPI0DAT will be ignored, and the transmit buffer will not be written. If SPI interrupts are enabled, an interrupt will be generated. This bit is not automatically cleared by hardware, and must be cleared by software. 5 MODF Mode Fault Flag. This bit is set to logic 1 by hardware when a master mode collision is detected (NSS is low, MSTEN = 1, and NSSMD[1:0] = 01). If SPI interrupts are enabled, an interrupt will be generated. This bit is not automatically cleared by hardware, and must be cleared by software. 4 RXOVRN Receive Overrun Flag (valid in slave mode only). This bit is set to logic 1 by hardware when the receive buffer still holds unread data from a previous transfer and the last bit of the current transfer is shifted into the SPI0 shift register. If SPI interrupts are enabled, an interrupt will be generated. This bit is not automatically cleared by hardware, and must be cleared by software. 3:2 NSSMD[1:0] Slave Select Mode. Selects between the following NSS operation modes: (See Section 26.2 and Section 26.3). 00: 3-Wire Slave or 3-Wire Master Mode. NSS signal is not routed to a port pin. 01: 4-Wire Slave or Multi-Master Mode (Default). NSS is an input to the device. 1x: 4-Wire Single-Master Mode. NSS signal is mapped as an output from the device and will assume the value of NSSMD0. 1 TXBMT Transmit Buffer Empty. This bit will be set to logic 0 when new data has been written to the transmit buffer. When data in the transmit buffer is transferred to the SPI shift register, this bit will be set to logic 1, indicating that it is safe to write a new byte to the transmit buffer. 0 SPIEN SPI0 Enable. 0: SPI disabled. 1: SPI enabled. Rev. 1.0 333 Si1010/1/2/3/4/5 SFR Definition 26.9. SPI0CKR: SPI0 Clock Rate Bit 7 6 5 4 Name SCR[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xA2 Bit Name 7:0 SCR[7:0] 3 2 1 0 0 0 0 0 Function SPI0 Clock Rate. These bits determine the frequency of the SCK output when the SPI0 module is configured for master mode operation. The SCK clock frequency is a divided version of the system clock, and is given in the following equation, where SYSCLK is the system clock frequency and SPI0CKR is the 8-bit value held in the SPI0CKR register. SYSCLK f SCK = ---------------------------------------------------------2 SPI0CKR[7:0] + 1 for 0 <= SPI0CKR <= 255 Example: If SYSCLK = 2 MHz and SPI0CKR = 0x04, 2000000 f SCK = ------------------------2 4 + 1 f SCK = 200kHz SFR Definition 26.10. SPI0DAT: SPI0 Data Bit 7 6 5 4 3 Name SPI0DAT[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xA3 Bit Name 7:0 0 2 1 0 0 0 0 Function SPI0DAT[7:0] SPI0 Transmit and Receive Data. The SPI0DAT register is used to transmit and receive SPI0 data. Writing data to SPI0DAT places the data into the transmit buffer and initiates a transfer when in Master Mode. A read of SPI0DAT returns the contents of the receive buffer. 334 Rev. 1.0 Si1010/1/2/3/4/5 SCK* T T MCKH MCKL T T MIS MIH MISO MOSI * SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1. Figure 26.8. SPI Master Timing (CKPHA = 0) SCK* T T MCKH MCKL T T MIS MIH MISO MOSI * SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1. Figure 26.9. SPI Master Timing (CKPHA = 1) Rev. 1.0 335 Si1010/1/2/3/4/5 NSS T T SE T CKL SD SCK* T CKH T SIS T SIH MOSI T T SEZ T SOH SDZ MISO * SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1. Figure 26.10. SPI Slave Timing (CKPHA = 0) NSS T T SE T CKL SD SCK* T CKH T SIS T SIH MOSI T SEZ T T SOH SLH MISO * SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1. Figure 26.11. SPI Slave Timing (CKPHA = 1) 336 Rev. 1.0 T SDZ Si1010/1/2/3/4/5 Table 26.1. SPI Slave Timing Parameters Parameter Description Min Max Units Master Mode Timing (See Figure 26.8 and Figure 26.9) TMCKH SCK High Time 1 x TSYSCLK — ns TMCKL SCK Low Time 1 x TSYSCLK — ns TMIS MISO Valid to SCK Shift Edge 1 x TSYSCLK + 20 — ns TMIH SCK Shift Edge to MISO Change 0 — ns Slave Mode Timing (See Figure 26.10 and Figure 26.11) TSE NSS Falling to First SCK Edge 2 x TSYSCLK — ns TSD Last SCK Edge to NSS Rising 2 x TSYSCLK — ns TSEZ NSS Falling to MISO Valid — 4 x TSYSCLK ns TSDZ NSS Rising to MISO High-Z — 4 x TSYSCLK ns TCKH SCK High Time 5 x TSYSCLK — ns TCKL SCK Low Time 5 x TSYSCLK — ns TSIS MOSI Valid to SCK Sample Edge 2 x TSYSCLK — ns TSIH SCK Sample Edge to MOSI Change 2 x TSYSCLK — ns TSOH SCK Shift Edge to MISO Change — 4 x TSYSCLK ns TSLH Last SCK Edge to MISO Change (CKPHA = 1 ONLY) 6 x TSYSCLK 8 x TSYSCLK ns Note: TSYSCLK is equal to one period of the device system clock (SYSCLK). Rev. 1.0 337 Si1010/1/2/3/4/5 27. Timers Each MCU includes four counter/timers: two are 16-bit counter/timers compatible with those found in the standard 8051, and two are 16-bit auto-reload timer for use with the ADC, SMBus, or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. Timer 2 and Timer 3 offer 16-bit and split 8-bit timer functionality with auto-reload. Additionally, Timer 2 and Timer 3 have a Capture Mode that can be used to measure the SmaRTClock or a Comparator period with respect to another oscillator. This is particularly useful when using Capacitive Touch Switches. See Application Note AN338 for details on Capacitive Touch Switch sensing. Timer 0 and Timer 1 Modes: Timer 2 Modes: 13-bit counter/timer 16-bit timer with auto-reload 16-bit counter/timer 8-bit counter/timer with autoTwo 8-bit timers with auto-reload reload Two 8-bit counter/timers (Timer 0 only) Timer 3 Modes: 16-bit timer with auto-reload Two 8-bit timers with auto-reload Timers 0 and 1 may be clocked by one of five sources, determined by the Timer Mode Select bits (T1M– T0M) and the Clock Scale bits (SCA1–SCA0). The Clock Scale bits define a pre-scaled clock from which Timer 0 and/or Timer 1 may be clocked (See SFR Definition 27.1 for pre-scaled clock selection). Timer 0/1 may then be configured to use this pre-scaled clock signal or the system clock. Timer 2 and Timer 3 may be clocked by the system clock, the system clock divided by 12. Timer 2 may additionally be clocked by the SmaRTClock divided by 8 or the Comparator0 output. Timer 3 may additionally be clocked by the external oscillator clock source divided by 8 or the Comparator1 output. Timer 0 and Timer 1 may also be operated as counters. When functioning as a counter, a counter/timer register is incremented on each high-to-low transition at the selected input pin (T0 or T1). Events with a frequency of up to one-fourth the system clock frequency can be counted. The input signal need not be periodic, but it should be held at a given level for at least two full system clock cycles to ensure the level is properly sampled. 338 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 27.1. CKCON: Clock Control Bit 7 6 5 4 3 2 Name T3MH T3ML T2MH T2ML T1M T0M SCA[1:0] Type R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x8E Bit Name 7 T3MH 1 0 0 0 Function Timer 3 High Byte Clock Select. Selects the clock supplied to the Timer 3 high byte (split 8-bit timer mode only). 0: Timer 3 high byte uses the clock defined by the T3XCLK bit in TMR3CN. 1: Timer 3 high byte uses the system clock. 6 T3ML Timer 3 Low Byte Clock Select. Selects the clock supplied to Timer 3. Selects the clock supplied to the lower 8-bit timer in split 8-bit timer mode. 0: Timer 3 low byte uses the clock defined by the T3XCLK bit in TMR3CN. 1: Timer 3 low byte uses the system clock. 5 T2MH Timer 2 High Byte Clock Select. Selects the clock supplied to the Timer 2 high byte (split 8-bit timer mode only). 0: Timer 2 high byte uses the clock defined by the T2XCLK bit in TMR2CN. 1: Timer 2 high byte uses the system clock. 4 T2ML Timer 2 Low Byte Clock Select. Selects the clock supplied to Timer 2. If Timer 2 is configured in split 8-bit timer mode, this bit selects the clock supplied to the lower 8-bit timer. 0: Timer 2 low byte uses the clock defined by the T2XCLK bit in TMR2CN. 1: Timer 2 low byte uses the system clock. 3 T1M Timer 1 Clock Select. Selects the clock source supplied to Timer 1. Ignored when C/T1 is set to 1. 0: Timer 1 uses the clock defined by the prescale bits SCA[1:0]. 1: Timer 1 uses the system clock. 2 T0M Timer 0 Clock Select. Selects the clock source supplied to Timer 0. Ignored when C/T0 is set to 1. 0: Counter/Timer 0 uses the clock defined by the prescale bits SCA[1:0]. 1: Counter/Timer 0 uses the system clock. 1:0 SCA[1:0] Timer 0/1 Prescale Bits. These bits control the Timer 0/1 Clock Prescaler: 00: System clock divided by 12 01: System clock divided by 4 10: System clock divided by 48 11: External clock divided by 8 (synchronized with the system clock) Rev. 1.0 339 Si1010/1/2/3/4/5 27.1. Timer 0 and Timer 1 Each timer is implemented as a 16-bit register accessed as two separate bytes: a low byte (TL0 or TL1) and a high byte (TH0 or TH1). The Counter/Timer Control register (TCON) is used to enable Timer 0 and Timer 1 as well as indicate status. Timer 0 interrupts can be enabled by setting the ET0 bit in the IE register (Section “12.5. Interrupt Register Descriptions” on page 137); Timer 1 interrupts can be enabled by setting the ET1 bit in the IE register (Section “12.5. Interrupt Register Descriptions” on page 137). Both counter/timers operate in one of four primary modes selected by setting the Mode Select bits T1M1–T0M0 in the Counter/Timer Mode register (TMOD). Each timer can be configured independently. Each operating mode is described below. 27.1.1. Mode 0: 13-Bit Counter/Timer Timer 0 and Timer 1 operate as 13-bit counter/timers in Mode 0. The following describes the configuration and operation of Timer 0. However, both timers operate identically, and Timer 1 is configured in the same manner as described for Timer 0. The TH0 register holds the eight MSBs of the 13-bit counter/timer. TL0 holds the five LSBs in bit positions TL0.4–TL0.0. The three upper bits of TL0 (TL0.7–TL0.5) are indeterminate and should be masked out or ignored when reading. As the 13-bit timer register increments and overflows from 0x1FFF (all ones) to 0x0000, the timer overflow flag TF0 (TCON.5) is set and an interrupt will occur if Timer 0 interrupts are enabled. The C/T0 bit (TMOD.2) selects the counter/timer's clock source. When C/T0 is set to logic 1, high-to-low transitions at the selected Timer 0 input pin (T0) increment the timer register (Refer to Section “21.3. Priority Crossbar Decoder” on page 223 for information on selecting and configuring external I/O pins). Clearing C/T selects the clock defined by the T0M bit (CKCON.3). When T0M is set, Timer 0 is clocked by the system clock. When T0M is cleared, Timer 0 is clocked by the source selected by the Clock Scale bits in CKCON (see SFR Definition 27.1). Setting the TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or the input signal INT0 is active as defined by bit IN0PL in register IT01CF (see SFR Definition 12.7). Setting GATE0 to 1 allows the timer to be controlled by the external input signal INT0 (see Section “12.5. Interrupt Register Descriptions” on page 137), facilitating pulse width measurements Table 27.1. Timer 0 Running Modes TR0 GATE0 INT0 Counter/Timer 0 X X Disabled 1 0 X Enabled 1 1 0 Disabled 1 1 1 Enabled Note: X = Don't Care Setting TR0 does not force the timer to reset. The timer registers should be loaded with the desired initial value before the timer is enabled. TL1 and TH1 form the 13-bit register for Timer 1 in the same manner as described above for TL0 and TH0. Timer 1 is configured and controlled using the relevant TCON and TMOD bits just as with Timer 0. The input signal INT1 is used with Timer 1; the INT1 polarity is defined by bit IN1PL in register IT01CF (see SFR Definition 12.7). 340 Rev. 1.0 Si1010/1/2/3/4/5 CKCON T 3 M H P re -s ca le d C lo c k 0 SYSCLK 1 T 3 M L T 2 M H TM OD T T T S S 2 1 0 C C MMM A A 1 0 L G A T E 1 C / T 1 T 1 M 1 T 1 M 0 G A T E 0 C / T 0 IT 0 1 C F T 0 M 1 T 0 M 0 I N 1 P L I N 1 S L 2 I N 1 S L 1 I N 1 S L 0 I N 0 P L I N 0 S L 2 I N 0 S L 1 I N 0 S L 0 0 1 TCLK TR0 C ro ss b a r IN T 0 TL0 (5 b its ) TH0 (8 b its) G ATE0 IN 0 P L TCON T0 TF1 TR1 TF0 TR0 IE 1 IT 1 IE 0 IT 0 Inte rru pt XOR Figure 27.1. T0 Mode 0 Block Diagram 27.1.2. Mode 1: 16-Bit Counter/Timer Mode 1 operation is the same as Mode 0, except that the counter/timer registers use all 16 bits. The counter/timers are enabled and configured in Mode 1 in the same manner as for Mode 0. 27.1.3. Mode 2: 8-Bit Counter/Timer with Auto-Reload Mode 2 configures Timer 0 and Timer 1 to operate as 8-bit counter/timers with automatic reload of the start value. TL0 holds the count and TH0 holds the reload value. When the counter in TL0 overflows from all ones to 0x00, the timer overflow flag TF0 (TCON.5) is set and the counter in TL0 is reloaded from TH0. If Timer 0 interrupts are enabled, an interrupt will occur when the TF0 flag is set. The reload value in TH0 is not changed. TL0 must be initialized to the desired value before enabling the timer for the first count to be correct. When in Mode 2, Timer 1 operates identically to Timer 0. Both counter/timers are enabled and configured in Mode 2 in the same manner as Mode 0. Setting the TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or when the input signal INT0 is active as defined by bit IN0PL in register IT01CF (see Section “12.6. External Interrupts INT0 and INT1” on page 144 for details on the external input signals INT0 and INT1). Rev. 1.0 341 Si1010/1/2/3/4/5 CKCON T T T T T T S 3 3 2 2 1 0 C MMMMMMA H L H L 1 Pre-scaled Clock TMOD S C A 0 G A T E 1 C / T 1 T 1 M 1 T 1 M 0 G A T E 0 C / T 0 IT01CF T 0 M 1 T 0 M 0 I N 1 P L I N 1 S L 2 I N 1 S L 1 I N 1 S L 0 I N 0 P L I N 0 S L 2 I N 0 S L 1 I N 0 S L 0 0 0 SYSCLK 1 1 T0 TL0 (8 bits) TCON TCLK TR0 Crossbar GATE0 TH0 (8 bits) INT0 IN0PL TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0 Interrupt Reload XOR Figure 27.2. T0 Mode 2 Block Diagram 27.1.4. Mode 3: Two 8-Bit Counter/Timers (Timer 0 Only) In Mode 3, Timer 0 is configured as two separate 8-bit counter/timers held in TL0 and TH0. The counter/timer in TL0 is controlled using the Timer 0 control/status bits in TCON and TMOD: TR0, C/T0, GATE0 and TF0. TL0 can use either the system clock or an external input signal as its timebase. The TH0 register is restricted to a timer function sourced by the system clock or prescaled clock. TH0 is enabled using the Timer 1 run control bit TR1. TH0 sets the Timer 1 overflow flag TF1 on overflow and thus controls the Timer 1 interrupt. Timer 1 is inactive in Mode 3. When Timer 0 is operating in Mode 3, Timer 1 can be operated in Modes 0, 1 or 2, but cannot be clocked by external signals nor set the TF1 flag and generate an interrupt. However, the Timer 1 overflow can be used to generate baud rates for the SMBus and/or UART, and/or initiate ADC conversions. While Timer 0 is operating in Mode 3, Timer 1 run control is handled through its mode settings. To run Timer 1 while Timer 0 is in Mode 3, set the Timer 1 Mode as 0, 1, or 2. To disable Timer 1, configure it for Mode 3. 342 Rev. 1.0 Si1010/1/2/3/4/5 CKCON TMOD TTTTTTSS 3 3 2 2 1 0 CC MMMMMM A A HLHL 1 0 Pre-scaled Clock G A T E 1 C / T 1 T T G 1 1 A MM T 1 0 E 0 C / T 0 T T 0 0 MM 1 0 0 TR1 1 0 TCON SYSCLK TH0 (8 bits) TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0 Interrupt Interrupt 1 T0 TL0 (8 bits) TR0 Crossbar INT0 GATE0 IN0PL XOR Figure 27.3. T0 Mode 3 Block Diagram Rev. 1.0 343 Si1010/1/2/3/4/5 SFR Definition 27.2. TCON: Timer Control Bit 7 6 5 4 3 2 1 0 Name TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x88; Bit-Addressable Bit Name Function 7 TF1 Timer 1 Overflow Flag. Set to 1 by hardware when Timer 1 overflows. This flag can be cleared by software but is automatically cleared when the CPU vectors to the Timer 1 interrupt service routine. 6 TR1 Timer 1 Run Control. Timer 1 is enabled by setting this bit to 1. 5 TF0 Timer 0 Overflow Flag. Set to 1 by hardware when Timer 0 overflows. This flag can be cleared by software but is automatically cleared when the CPU vectors to the Timer 0 interrupt service routine. 4 TR0 Timer 0 Run Control. Timer 0 is enabled by setting this bit to 1. 3 IE1 External Interrupt 1. This flag is set by hardware when an edge/level of type defined by IT1 is detected. It can be cleared by software but is automatically cleared when the CPU vectors to the External Interrupt 1 service routine in edge-triggered mode. 2 IT1 Interrupt 1 Type Select. This bit selects whether the configured INT1 interrupt will be edge or level sensitive. INT1 is configured active low or high by the IN1PL bit in the IT01CF register (see SFR Definition 12.7). 0: INT1 is level triggered. 1: INT1 is edge triggered. 1 IE0 External Interrupt 0. This flag is set by hardware when an edge/level of type defined by IT1 is detected. It can be cleared by software but is automatically cleared when the CPU vectors to the External Interrupt 0 service routine in edge-triggered mode. 0 IT0 Interrupt 0 Type Select. This bit selects whether the configured INT0 interrupt will be edge or level sensitive. INT0 is configured active low or high by the IN0PL bit in register IT01CF (see SFR Definition 12.7). 0: INT0 is level triggered. 1: INT0 is edge triggered. 344 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 27.3. TMOD: Timer Mode Bit 7 6 Name GATE1 C/T1 Type R/W R/W Reset 0 0 5 4 3 2 T1M[1:0] GATE0 C/T0 T0M[1:0] R/W R/W R/W R/W 0 0 0 0 SFR Page = 0x0; SFR Address = 0x89 Bit Name 7 GATE1 1 0 0 0 Function Timer 1 Gate Control. 0: Timer 1 enabled when TR1 = 1 irrespective of INT1 logic level. 1: Timer 1 enabled only when TR1 = 1 AND INT1 is active as defined by bit IN1PL in register IT01CF (see SFR Definition 12.7). 6 C/T1 Counter/Timer 1 Select. 0: Timer: Timer 1 incremented by clock defined by T1M bit in register CKCON. 1: Counter: Timer 1 incremented by high-to-low transitions on external pin (T1). 5:4 T1M[1:0] Timer 1 Mode Select. These bits select the Timer 1 operation mode. 00: Mode 0, 13-bit Counter/Timer 01: Mode 1, 16-bit Counter/Timer 10: Mode 2, 8-bit Counter/Timer with Auto-Reload 11: Mode 3, Timer 1 Inactive 3 GATE0 Timer 0 Gate Control. 0: Timer 0 enabled when TR0 = 1 irrespective of INT0 logic level. 1: Timer 0 enabled only when TR0 = 1 AND INT0 is active as defined by bit IN0PL in register IT01CF (see SFR Definition 12.7). 2 C/T0 Counter/Timer 0 Select. 0: Timer: Timer 0 incremented by clock defined by T0M bit in register CKCON. 1: Counter: Timer 0 incremented by high-to-low transitions on external pin (T0). 1:0 T0M[1:0] Timer 0 Mode Select. These bits select the Timer 0 operation mode. 00: Mode 0, 13-bit Counter/Timer 01: Mode 1, 16-bit Counter/Timer 10: Mode 2, 8-bit Counter/Timer with Auto-Reload 11: Mode 3, Two 8-bit Counter/Timers Rev. 1.0 345 Si1010/1/2/3/4/5 SFR Definition 27.4. TL0: Timer 0 Low Byte Bit 7 6 5 4 Name TL0[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x8A Bit Name 7:0 TL0[7:0] 3 2 1 0 0 0 0 0 3 2 1 0 0 0 0 0 Function Timer 0 Low Byte. The TL0 register is the low byte of the 16-bit Timer 0. SFR Definition 27.5. TL1: Timer 1 Low Byte Bit 7 6 5 4 Name TL1[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x8B Bit Name 7:0 TL1[7:0] Function Timer 1 Low Byte. The TL1 register is the low byte of the 16-bit Timer 1. 346 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 27.6. TH0: Timer 0 High Byte Bit 7 6 5 4 Name TH0[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x8C Bit Name 7:0 TH0[7:0] 3 2 1 0 0 0 0 0 Function Timer 0 High Byte. The TH0 register is the high byte of the 16-bit Timer 0. SFR Definition 27.7. TH1: Timer 1 High Byte Bit 7 6 5 4 Name TH1[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x8D Bit Name 7:0 TH1[7:0] 3 2 1 0 0 0 0 0 Function Timer 1 High Byte. The TH1 register is the high byte of the 16-bit Timer 1. Rev. 1.0 347 Si1010/1/2/3/4/5 27.2. Timer 2 Timer 2 is a 16-bit timer formed by two 8-bit SFRs: TMR2L (low byte) and TMR2H (high byte). Timer 2 may operate in 16-bit auto-reload mode or (split) 8-bit auto-reload mode. The T2SPLIT bit (TMR2CN.3) defines the Timer 2 operation mode. Timer 2 can also be used in Capture Mode to measure the SmaRTClock or the Comparator 0 period with respect to another oscillator. The ability to measure the Comparator 0 period with respect to the system clock is makes using Touch Sense Switches very easy. Timer 2 may be clocked by the system clock, the system clock divided by 12, SmaRTClock divided by 8, or Comparator 0 output. Note that the SmaRTClock divided by 8 and Comparator 0 output is synchronized with the system clock. 27.2.1. 16-Bit Timer with Auto-Reload When T2SPLIT (TMR2CN.3) is zero, Timer 2 operates as a 16-bit timer with auto-reload. Timer 2 can be clocked by SYSCLK, SYSCLK divided by 12, SmaRTClock divided by 8, or Comparator 0 output. As the 16-bit timer register increments and overflows from 0xFFFF to 0x0000, the 16-bit value in the Timer 2 reload registers (TMR2RLH and TMR2RLL) is loaded into the Timer 2 register as shown in Figure 27.4, and the Timer 2 High Byte Overflow Flag (TMR2CN.7) is set. If Timer 2 interrupts are enabled (if IE.5 is set), an interrupt will be generated on each Timer 2 overflow. Additionally, if Timer 2 interrupts are enabled and the TF2LEN bit is set (TMR2CN.5), an interrupt will be generated each time the lower 8 bits (TMR2L) overflow from 0xFF to 0x00. CKCON T2XCLK[1:0] 00 SmaRTClock / 8 01 Comparator 0 11 TL2 Overflow 0 TR2 TCLK TMR2L To ADC, SMBus To SMBus TMR2H TMR2CN SYSCLK / 12 TTTTTTSS 3 3 2 2 1 0 CC MMMMMM A A HLHL 10 1 SYSCLK TF2H TF2L TF2LEN TF2CEN T2SPLIT TR2 T2XCLK TMR2RLL TMR2RLH Reload Figure 27.4. Timer 2 16-Bit Mode Block Diagram 348 Rev. 1.0 Interrupt Si1010/1/2/3/4/5 27.2.2. 8-Bit Timers with Auto-Reload When T2SPLIT is set, Timer 2 operates as two 8-bit timers (TMR2H and TMR2L). Both 8-bit timers operate in auto-reload mode as shown in Figure 27.5. TMR2RLL holds the reload value for TMR2L; TMR2RLH holds the reload value for TMR2H. The TR2 bit in TMR2CN handles the run control for TMR2H. TMR2L is always running when configured for 8-bit Mode. Each 8-bit timer may be configured to use SYSCLK, SYSCLK divided by 12, SmaRTClock divided by 8 or Comparator 0 output. The Timer 2 Clock Select bits (T2MH and T2ML in CKCON) select either SYSCLK or the clock defined by the Timer 2 External Clock Select bits (T2XCLK[1:0] in TMR2CN), as follows: T2MH T2XCLK[1:0] TMR2H Clock Source T2ML T2XCLK[1:0] TMR2L Clock Source 0 0 0 0 1 00 01 10 11 X 0 0 0 0 1 00 01 10 11 X SYSCLK / 12 SmaRTClock / 8 Reserved Comparator 0 SYSCLK SYSCLK / 12 SmaRTClock / 8 Reserved Comparator 0 SYSCLK The TF2H bit is set when TMR2H overflows from 0xFF to 0x00; the TF2L bit is set when TMR2L overflows from 0xFF to 0x00. When Timer 2 interrupts are enabled (IE.5), an interrupt is generated each time TMR2H overflows. If Timer 2 interrupts are enabled and TF2LEN (TMR2CN.5) is set, an interrupt is generated each time either TMR2L or TMR2H overflows. When TF2LEN is enabled, software must check the TF2H and TF2L flags to determine the source of the Timer 2 interrupt. The TF2H and TF2L interrupt flags are not cleared by hardware and must be manually cleared by software. CKCON TTTTTTSS 3 3 2 2 1 0 CC MMMMMM A A HLHL 1 0 T2XCLK[1:0] SYSCLK / 12 00 SmaRTClock / 8 01 TMR2RLH Reload To SMBus 0 TCLK TR2 11 TMR2RLL SYSCLK Reload TMR2CN Comparator 0 TMR2H 1 TF2H TF2L TF2LEN TF2CEN T2SPLIT TR2 Interrupt T2XCLK 1 TCLK TMR2L To ADC, SMBus 0 Figure 27.5. Timer 2 8-Bit Mode Block Diagram Rev. 1.0 349 Si1010/1/2/3/4/5 27.2.3. Comparator 0/SmaRTClock Capture Mode The Capture Mode in Timer 2 allows either Comparator 0 or the SmaRTClock period to be measured against the system clock or the system clock divided by 12. Comparator 0 and the SmaRTClock period can also be compared against each other. Timer 2 Capture Mode is enabled by setting TF2CEN to 1. Timer 2 should be in 16-bit auto-reload mode when using Capture Mode. When Capture Mode is enabled, a capture event will be generated either every Comparator 0 rising edge or every 8 SmaRTClock clock cycles, depending on the T2XCLK1 setting. When the capture event occurs, the contents of Timer 2 (TMR2H:TMR2L) are loaded into the Timer 2 reload registers (TMR2RLH:TMR2RLL) and the TF2H flag is set (triggering an interrupt if Timer 2 interrupts are enabled). By recording the difference between two successive timer capture values, the Comparator 0 or SmaRTClock period can be determined with respect to the Timer 2 clock. The Timer 2 clock should be much faster than the capture clock to achieve an accurate reading. For example, if T2ML = 1b, T2XCLK1 = 0b, and TF2CEN = 1b, Timer 2 will clock every SYSCLK and capture every SmaRTClock clock divided by 8. If the SYSCLK is 24.5 MHz and the difference between two successive captures is 5984, then the SmaRTClock clock is as follows: 24.5 MHz/(5984/8) = 0.032754 MHz or 32.754 kHz. This mode allows software to determine the exact SmaRTClock frequency in self-oscillate mode and the time between consecutive Comparator 0 rising edges, which is useful for detecting changes in the capacitance of a Touch Sense Switch. T2XCLK[1:0] CKCON X0 Comparator 0 01 SmaRTClock / 8 11 0 TR2 T2XCLK1 SmaRTClock / 8 0 Comparator 0 1 TMR2L TMR2H Capture 1 SYSCLK TCLK TF2CEN TMR2RLL TMR2RLH TMR2CN SYSCLK / 12 TTTTTTSS 3 3 2 2 1 0CC MMMMMM A A HLHL 1 0 Figure 27.6. Timer 2 Capture Mode Block Diagram 350 Rev. 1.0 TF2H TF2L TF2LEN TF2CEN T2SPLIT TR2 T2XCLK1 T2XCLK0 Interrupt Si1010/1/2/3/4/5 SFR Definition 27.8. TMR2CN: Timer 2 Control Bit 7 6 5 4 3 2 Name TF2H TF2L TF2LEN TF2CEN T2SPLIT TR2 T2XCLK[1:0] Type R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xC8; Bit-Addressable Bit Name 7 TF2H 1 0 0 0 Function Timer 2 High Byte Overflow Flag. Set by hardware when the Timer 2 high byte overflows from 0xFF to 0x00. In 16 bit mode, this will occur when Timer 2 overflows from 0xFFFF to 0x0000. When the Timer 2 interrupt is enabled, setting this bit causes the CPU to vector to the Timer 2 interrupt service routine. This bit is not automatically cleared by hardware. 6 TF2L Timer 2 Low Byte Overflow Flag. Set by hardware when the Timer 2 low byte overflows from 0xFF to 0x00. TF2L will be set when the low byte overflows regardless of the Timer 2 mode. This bit is not automatically cleared by hardware. 5 TF2LEN Timer 2 Low Byte Interrupt Enable. When set to 1, this bit enables Timer 2 Low Byte interrupts. If Timer 2 interrupts are also enabled, an interrupt will be generated when the low byte of Timer 2 overflows. 4 TF2CEN Timer 2 Capture Enable. When set to 1, this bit enables Timer 2 Capture Mode. 3 T2SPLIT Timer 2 Split Mode Enable. When set to 1, Timer 2 operates as two 8-bit timers with auto-reload. Otherwise, Timer 2 operates in 16-bit auto-reload mode. 2 TR2 Timer 2 Run Control. Timer 2 is enabled by setting this bit to 1. In 8-bit mode, this bit enables/disables TMR2H only; TMR2L is always enabled in split mode. 1:0 T2XCLK[1:0] Timer 2 External Clock Select. This bit selects the “external” and “capture trigger” clock sources for Timer 2. If Timer 2 is in 8-bit mode, this bit selects the “external” clock source for both timer bytes. Timer 2 Clock Select bits (T2MH and T2ML in register CKCON) may still be used to select between the “external” clock and the system clock for either timer. Note: External clock sources are synchronized with the system clock. 00: External Clock is SYSCLK/12. Capture trigger is SmaRTClock/8. 01: External Clock is Comparator 0. Capture trigger is SmaRTClock/8. 10: External Clock is SYSCLK/12. Capture trigger is Comparator 0. 11: External Clock is SmaRTClock/8. Capture trigger is Comparator 0. Rev. 1.0 351 Si1010/1/2/3/4/5 SFR Definition 27.9. TMR2RLL: Timer 2 Reload Register Low Byte Bit 7 6 5 4 3 Name TMR2RLL[7:0] Type R/W Reset 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xCA Bit Name 7:0 2 1 0 0 0 0 2 1 0 0 0 0 Function TMR2RLL[7:0] Timer 2 Reload Register Low Byte. TMR2RLL holds the low byte of the reload value for Timer 2. SFR Definition 27.10. TMR2RLH: Timer 2 Reload Register High Byte Bit 7 6 5 4 3 Name TMR2RLH[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xCB Bit Name 0 Function 7:0 TMR2RLH[7:0] Timer 2 Reload Register High Byte. TMR2RLH holds the high byte of the reload value for Timer 2. 352 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 27.11. TMR2L: Timer 2 Low Byte Bit 7 6 5 4 3 Name TMR2L[7:0] Type R/W Reset 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xCC Bit Name 7:0 2 1 0 0 0 0 Function TMR2L[7:0] Timer 2 Low Byte. In 16-bit mode, the TMR2L register contains the low byte of the 16-bit Timer 2. In 8bit mode, TMR2L contains the 8-bit low byte timer value. SFR Definition 27.12. TMR2H Timer 2 High Byte Bit 7 6 5 4 3 Name TMR2H[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0xCD Bit Name 7:0 0 2 1 0 0 0 0 Function TMR2H[7:0] Timer 2 Low Byte. In 16-bit mode, the TMR2H register contains the high byte of the 16-bit Timer 2. In 8bit mode, TMR2H contains the 8-bit high byte timer value. Rev. 1.0 353 Si1010/1/2/3/4/5 27.3. Timer 3 Timer 3 is a 16-bit timer formed by two 8-bit SFRs: TMR3L (low byte) and TMR3H (high byte). Timer 3 may operate in 16-bit auto-reload mode or (split) 8-bit auto-reload mode. The T3SPLIT bit (TMR2CN.3) defines the Timer 3 operation mode. Timer 3 can also be used in Capture Mode to measure the external oscillator source or the Comparator 1 period with respect to another oscillator. The ability to measure the Comparator 1 period with respect to the system clock is makes using Touch Sense Switches very easy. Timer 3 may be clocked by the system clock, the system clock divided by 12, external oscillator source divided by 8, or Comparator 1 output. The external oscillator source divided by 8 and Comparator 1 output is synchronized with the system clock. 27.3.1. 16-Bit Timer with Auto-Reload When T3SPLIT (TMR3CN.3) is zero, Timer 3 operates as a 16-bit timer with auto-reload. Timer 3 can be clocked by SYSCLK, SYSCLK divided by 12, external oscillator clock source divided by 8, or Comparator 1 output. As the 16-bit timer register increments and overflows from 0xFFFF to 0x0000, the 16-bit value in the Timer 3 reload registers (TMR3RLH and TMR3RLL) is loaded into the Timer 3 register as shown in Figure 27.7, and the Timer 3 High Byte Overflow Flag (TMR3CN.7) is set. If Timer 3 interrupts are enabled (if EIE1.7 is set), an interrupt will be generated on each Timer 3 overflow. Additionally, if Timer 3 interrupts are enabled and the TF3LEN bit is set (TMR3CN.5), an interrupt will be generated each time the lower 8 bits (TMR3L) overflow from 0xFF to 0x00. CKCON T3XCLK[1:0] SYSCLK / 12 TTTTTTSS 3 3 2 2 1 0 CC MMMMMM A A HLHL 1 0 00 To ADC 0 01 TR3 Comparator 1 TCLK TMR3L TMR3H 11 TMR3CN External Clock / 8 1 SYSCLK TMR3RLL TMR3RLH TF3H TF3L TF3LEN TF3CEN T3SPLIT TR3 T3XCLK1 T3XCLK0 Reload Figure 27.7. Timer 3 16-Bit Mode Block Diagram 354 Rev. 1.0 Interrupt Si1010/1/2/3/4/5 27.3.2. 8-Bit Timers with Auto-Reload When T3SPLIT is set, Timer 3 operates as two 8-bit timers (TMR3H and TMR3L). Both 8-bit timers operate in auto-reload mode as shown in Figure 27.8. TMR3RLL holds the reload value for TMR3L; TMR3RLH holds the reload value for TMR3H. The TR3 bit in TMR3CN handles the run control for TMR3H. TMR3L is always running when configured for 8-bit Mode. Each 8-bit timer may be configured to use SYSCLK, SYSCLK divided by 12, the external oscillator clock source divided by 8, or Comparator 1. The Timer 3 Clock Select bits (T3MH and T3ML in CKCON) select either SYSCLK or the clock defined by the Timer 3 External Clock Select bits (T3XCLK[1:0] in TMR3CN), as follows: T3MH T3XCLK[1:0] TMR3H Clock Source T3ML T3XCLK[1:0] TMR3L Clock Source 0 00 SYSCLK / 12 0 00 SYSCLK / 12 0 01 Comparator 1 0 01 Comparator 1 0 10 Reserved 0 10 Reserved 0 11 External Clock / 8 0 11 External Clock / 8 1 X SYSCLK 1 X SYSCLK The TF3H bit is set when TMR3H overflows from 0xFF to 0x00; the TF3L bit is set when TMR3L overflows from 0xFF to 0x00. When Timer 3 interrupts are enabled, an interrupt is generated each time TMR3H overflows. If Timer 3 interrupts are enabled and TF3LEN (TMR3CN.5) is set, an interrupt is generated each time either TMR3L or TMR3H overflows. When TF3LEN is enabled, software must check the TF3H and TF3L flags to determine the source of the Timer 3 interrupt. The TF3H and TF3L interrupt flags are not cleared by hardware and must be manually cleared by software. CKCON T TTTT TSS 3 3 2 2 1 0CC MMMMMM A A HLHL 1 0 T3XCLK[1:0] SYSCLK / 12 00 Comparator 1 01 TMR3RLH Reload 0 TCLK TR3 11 TMR3RLL SYSCLK Reload TMR3CN External Clock / 8 TMR3H 1 TF3H TF3L TF3LEN TF3CEN T3SPLIT TR3 T3XCLK1 T3XCLK0 Interrupt 1 TCLK TMR3L To ADC 0 Figure 27.8. Timer 3 8-Bit Mode Block Diagram. Rev. 1.0 355 Si1010/1/2/3/4/5 27.3.3. Comparator 1/External Oscillator Capture Mode The Capture Mode in Timer 3 allows either Comparator 1 or the external oscillator period to be measured against the system clock or the system clock divided by 12. Comparator 1 and the external oscillator period can also be compared against each other. Setting TF3CEN to 1 enables the Comparator 1/External Oscillator Capture Mode for Timer 3. In this mode, T3SPLIT should be set to 0, as the full 16-bit timer is used. When Capture Mode is enabled, a capture event will be generated either every Comparator 1 rising edge or every 8 external clock cycles, depending on the T3XCLK1 setting. When the capture event occurs, the contents of Timer 3 (TMR3H:TMR3L) are loaded into the Timer 3 reload registers (TMR3RLH:TMR3RLL) and the TF3H flag is set (triggering an interrupt if Timer 3 interrupts are enabled). By recording the difference between two successive timer capture values, the Comparator 1 or external clock period can be determined with respect to the Timer 3 clock. The Timer 3 clock should be much faster than the capture clock to achieve an accurate reading. For example, if T3ML = 1b, T3XCLK1 = 0b, and TF3CEN = 1b, Timer 3 will clock every SYSCLK and capture every Comparator 1 rising edge. If SYSCLK is 24.5 MHz and the difference between two successive captures is 350 counts, then the Comparator 1 period is: 350 x (1 / 24.5 MHz) = 14.2 µs. This mode allows software to determine the exact frequency of the external oscillator in C and RC mode or the time between consecutive Comparator 0 rising edges, which is useful for detecting changes in the capacitance of a Touch Sense Switch. T 3X C LK [1:0] CKCON X0 E xternal C lock / 8 01 C om parato r 1 11 T 3 M L T 2 M H T T T S S 2 1 0 C C MMMA A 1 0 L 0 TR3 T 3X C LK 1 C om p arator 1 0 E xtern al C lock / 8 1 TM R3L T M R 3H T M R 3R L L T M R 3 R LH C apture 1 S Y S C LK T C LK TF3CEN TMR3CN S Y S C LK / 1 2 T 3 M H Figure 27.9. Timer 3 Capture Mode Block Diagram 356 Rev. 1.0 T F 3H T F 3L TF3LEN T F 3C E N T 3S P LIT TR3 T3XCLK1 T3XCLK0 Inte rrupt Si1010/1/2/3/4/5 SFR Definition 27.13. TMR3CN: Timer 3 Control Bit 7 6 5 4 3 2 Name TF3H TF3L TF3LEN TF3CEN T3SPLIT TR3 T3XCLK[1:0] Type R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x91 Bit Name 7 TF3H 1 0 0 0 Function Timer 3 High Byte Overflow Flag. Set by hardware when the Timer 3 high byte overflows from 0xFF to 0x00. In 16 bit mode, this will occur when Timer 3 overflows from 0xFFFF to 0x0000. When the Timer 3 interrupt is enabled, setting this bit causes the CPU to vector to the Timer 3 interrupt service routine. This bit is not automatically cleared by hardware. 6 TF3L Timer 3 Low Byte Overflow Flag. Set by hardware when the Timer 3 low byte overflows from 0xFF to 0x00. TF3L will be set when the low byte overflows regardless of the Timer 3 mode. This bit is not automatically cleared by hardware. 5 TF3LEN Timer 3 Low Byte Interrupt Enable. When set to 1, this bit enables Timer 3 Low Byte interrupts. If Timer 3 interrupts are also enabled, an interrupt will be generated when the low byte of Timer 3 overflows. 4 TF3CEN Timer 3 Comparator 1/External Oscillator Capture Enable. When set to 1, this bit enables Timer 3 Capture Mode. 3 T3SPLIT Timer 3 Split Mode Enable. When this bit is set, Timer 3 operates as two 8-bit timers with auto-reload. 0: Timer 3 operates in 16-bit auto-reload mode. 1: Timer 3 operates as two 8-bit auto-reload timers. 2 TR3 Timer 3 Run Control. Timer 3 is enabled by setting this bit to 1. In 8-bit mode, this bit enables/disables TMR3H only; TMR3L is always enabled in split mode. 1:0 T3XCLK[1:0] Timer 3 External Clock Select. This bit selects the “external” and “capture trigger” clock sources for Timer 3. If Timer 3 is in 8-bit mode, this bit selects the “external” clock source for both timer bytes. Timer 3 Clock Select bits (T3MH and T3ML in register CKCON) may still be used to select between the “external” clock and the system clock for either timer. Note: External clock sources are synchronized with the system clock. 00: External Clock is SYSCLK /12. Capture trigger is Comparator 1. 01: External Clock is External Oscillator/8. Capture trigger is Comparator 1. 10: External Clock is SYSCLK/12. Capture trigger is External Oscillator/8. 11: External Clock is Comparator 1. Capture trigger is External Oscillator/8. Rev. 1.0 357 Si1010/1/2/3/4/5 SFR Definition 27.14. TMR3RLL: Timer 3 Reload Register Low Byte Bit 7 6 5 4 3 Name TMR3RLL[7:0] Type R/W Reset 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x92 Bit Name 7:0 2 1 0 0 0 0 2 1 0 0 0 0 Function TMR3RLL[7:0] Timer 3 Reload Register Low Byte. TMR3RLL holds the low byte of the reload value for Timer 3. SFR Definition 27.15. TMR3RLH: Timer 3 Reload Register High Byte Bit 7 6 5 4 3 Name TMR3RLH[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x93 Bit Name 0 Function 7:0 TMR3RLH[7:0] Timer 3 Reload Register High Byte. TMR3RLH holds the high byte of the reload value for Timer 3. 358 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 27.16. TMR3L: Timer 3 Low Byte Bit 7 6 5 4 3 Name TMR3L[7:0] Type R/W Reset 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0x94 Bit Name 7:0 TMR3L[7:0] 2 1 0 0 0 0 Function Timer 3 Low Byte. In 16-bit mode, the TMR3L register contains the low byte of the 16-bit Timer 3. In 8-bit mode, TMR3L contains the 8-bit low byte timer value. SFR Definition 27.17. TMR3H Timer 3 High Byte Bit 7 6 5 4 3 Name TMR3H[7:0] Type R/W Reset 0 0 0 0 SFR Page = 0x0; SFR Address = 0x95 Bit Name 7:0 TMR3H[7:0] 0 2 1 0 0 0 0 Function Timer 3 High Byte. In 16-bit mode, the TMR3H register contains the high byte of the 16-bit Timer 3. In 8-bit mode, TMR3H contains the 8-bit high byte timer value. Rev. 1.0 359 Si1010/1/2/3/4/5 28. Programmable Counter Array The Programmable Counter Array (PCA0) provides enhanced timer functionality while requiring less CPU intervention than the standard 8051 counter/timers. The PCA consists of a dedicated 16-bit counter/timer and six 16-bit capture/compare modules. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the Crossbar to Port I/O when enabled. The counter/timer is driven by a programmable timebase that can select between seven sources: system clock, system clock divided by four, system clock divided by twelve, the external oscillator clock source divided by 8, SmaRTClock divided by 8 ('F912 and 'F902 devices only), Timer 0 overflows, or an external clock signal on the ECI input pin. Each capture/compare module may be configured to operate independently in one of six modes: EdgeTriggered Capture, Software Timer, High-Speed Output, Frequency Output, 8 to 11-Bit PWM, or 16-Bit PWM (each mode is described in Section “28.3. Capture/Compare Modules” on page 363). The external oscillator clock option is ideal for real-time clock (RTC) functionality, allowing the PCA to be clocked by a precision external oscillator while the internal oscillator drives the system clock. The PCA is configured and controlled through the system controller's Special Function Registers. The PCA block diagram is shown in Figure 28.1. Important Note: The PCA Module 5 may be used as a watchdog timer (WDT), and is enabled in this mode following a system reset. Access to certain PCA registers is restricted while WDT mode is enabled. See Section 28.4 for details. SYSCLK/12 SYSCLK/4 Timer 0 Overflow ECI SYSCLK PCA CLOCK MUX 16-Bit Counter/Timer External Clock/8 SmaRTClock/8* Capture/Compare Module 0 Capture/Compare Module 1 Capture/Compare Module 2 Capture/Compare Module 3 Capture/Compare Module 4 Figure 28.1. PCA Block Diagram 360 Rev. 1.0 CEX5 Port I/O CEX4 CEX3 CEX2 CEX1 CEX0 ECI Crossbar Capture/Compare Module 5 / WDT Si1010/1/2/3/4/5 28.1. PCA Counter/Timer The 16-bit PCA counter/timer consists of two 8-bit SFRs: PCA0L and PCA0H. PCA0H is the high byte (MSB) of the 16-bit counter/timer and PCA0L is the low byte (LSB). Reading PCA0L automatically latches the value of PCA0H into a “snapshot” register; the following PCA0H read accesses this “snapshot” register. Reading the PCA0L Register first guarantees an accurate reading of the entire 16-bit PCA0 counter. Reading PCA0H or PCA0L does not disturb the counter operation. The CPS2–CPS0 bits in the PCA0MD register select the timebase for the counter/timer as shown in Table 28.1. When the counter/timer overflows from 0xFFFF to 0x0000, the Counter Overflow Flag (CF) in PCA0MD is set to logic 1 and an interrupt request is generated if CF interrupts are enabled. Setting the ECF bit in PCA0MD to logic 1 enables the CF flag to generate an interrupt request. The CF bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Clearing the CIDL bit in the PCA0MD register allows the PCA to continue normal operation while the CPU is in Idle mode. Table 28.1. PCA Timebase Input Options CPS2 CPS1 CPS0 Timebase 0 0 0 0 0 0 1 1 0 1 0 1 1 1 1 1 0 0 1 1 0 1 0 1 System clock divided by 12 System clock divided by 4 Timer 0 overflow High-to-low transitions on ECI (max rate = system clock divided by 4) System clock External oscillator source divided by 81 SmaRTClock oscillator source divided by 82 Reserved Notes: 1. External oscillator source divided by 8 is synchronized with the system clock. 2. SmaRTClock oscillator source divided by 8 is synchronized with the system clock. Rev. 1.0 361 Si1010/1/2/3/4/5 IDLE PCA0MD C I D L WW D D T L E C K C P S 2 C P S 1 CE PC S F 0 PCA0CN CCC FRC F 5 C C F 4 C C F 3 C C F 2 C C F 1 C C F 0 To SFR Bus PCA0L read Snapshot Register SYSCLK/12 SYSCLK/4 Timer 0 Overflow ECI SYSCLK External Clock/8 SmaRTClock/8* 000 001 0 010 1 PCA0H PCA0L Overflow 011 To PCA Interrupt System CF 100 To PCA Modules 101 110 Figure 28.2. PCA Counter/Timer Block Diagram 28.2. PCA0 Interrupt Sources Figure 28.3 shows a diagram of the PCA interrupt tree. There are eight independent event flags that can be used to generate a PCA0 interrupt. They are: the main PCA counter overflow flag (CF), which is set upon a 16-bit overflow of the PCA0 counter, an intermediate overflow flag (COVF), which can be set on an overflow from the 8th, 9th, 10th, or 11th bit of the PCA0 counter, and the individual flags for each PCA channel (CCF0, CCF1, CCF2, CCF3, CCF4, and CCF5), which are set according to the operation mode of that module. These event flags are always set when the trigger condition occurs. Each of these flags can be individually selected to generate a PCA0 interrupt, using the corresponding interrupt enable flag (ECF for CF, ECOV for COVF, and ECCFn for each CCFn). PCA0 interrupts must be globally enabled before any individual interrupt sources are recognized by the processor. PCA0 interrupts are globally enabled by setting the EA bit and the EPCA0 bit to logic 1. 362 Rev. 1.0 Si1010/1/2/3/4/5 (for n = 0 to 5) PCA0CPMn PCA0CN P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n CCCCCCCC FRCCCCCC FFFFFF 5 4 3 2 1 0 PCA0MD C WW I DD DTL LEC K PCA0PWM ACE ROC S VO EFV L CCCE PPPC SSSF 2 1 0 C L S E L 1 PCA Counter/Timer 8, 9, 10 or 11-bit Overflow C L S E L 0 Set 8, 9, 10, or 11 bit Operation 0 PCA Counter/Timer 16bit Overflow 0 1 1 ECCF0 PCA Module 0 (CCF0) EPCA0 EA 0 0 0 1 1 1 Interrupt Priority Decoder ECCF1 0 PCA Module 1 (CCF1) 1 ECCF2 0 PCA Module 2 (CCF2) 1 ECCF3 0 PCA Module 3 (CCF3) 1 ECCF4 0 PCA Module 4 (CCF4) 1 ECCF5 0 PCA Module 5 (CCF5) 1 Figure 28.3. PCA Interrupt Block Diagram 28.3. Capture/Compare Modules Each module can be configured to operate independently in one of six operation modes: edge-triggered capture, software timer, high speed output, frequency output, 8 to 11-bit pulse width modulator, or 16-bit pulse width modulator. Each module has special function registers (SFRs) associated with it in the CIP-51 system controller. These registers are used to exchange data with a module and configure the module's mode of operation. Table 28.2 summarizes the bit settings in the PCA0CPMn and PCA0PWM registers used to select the PCA capture/compare module’s operating mode. Note that all modules set to use 8, 9, 10, or 11-bit PWM mode must use the same cycle length (8-11 bits). Setting the ECCFn bit in a PCA0CPMn register enables the module's CCFn interrupt. Rev. 1.0 363 Si1010/1/2/3/4/5 Table 28.2. PCA0CPM and PCA0PWM Bit Settings for PCA Capture/Compare Modules Operational Mode PCA0CPMn Bit Number Capture triggered by positive edge on CEXn Capture triggered by negative edge on CEXn Capture triggered by any transition on CEXn Software Timer High-Speed Output Frequency Output 8-Bit Pulse Width Modulator (Note 7) 9-Bit Pulse Width Modulator (Note 7) 10-Bit Pulse Width Modulator (Note 7) 11-Bit Pulse Width Modulator (Note 7) 16-Bit Pulse Width Modulator 7 X X X X X X 0 0 0 0 1 6 X X X C C C C C C C C 5 1 0 1 0 0 0 0 0 0 0 0 4 0 1 1 0 0 0 0 0 0 0 0 PCA0PWM 3 0 0 0 1 1 0 E E E E E 2 0 0 0 0 1 1 0 0 0 0 0 1 0 0 0 0 0 1 1 1 1 1 1 0 A A A A A A A A A A A 7 0 0 0 0 0 0 0 D D D 0 6 X X X X X X X X X X X 5 B B B B B B B B B B B 4-2 XXX XXX XXX XXX XXX XXX XXX XXX XXX XXX XXX 1–0 XX XX XX XX XX XX 00 01 10 11 XX Notes: 1. X = Don’t Care (no functional difference for individual module if 1 or 0). 2. A = Enable interrupts for this module (PCA interrupt triggered on CCFn set to 1). 3. B = Enable 8th, 9th, 10th or 11th bit overflow interrupt (Depends on setting of CLSEL[1:0]). 4. C = When set to 0, the digital comparator is off. For high speed and frequency output modes, the associated pin will not toggle. In any of the PWM modes, this generates a 0% duty cycle (output = 0). 5. D = Selects whether the Capture/Compare register (0) or the Auto-Reload register (1) for the associated channel is accessed via addresses PCA0CPHn and PCA0CPLn. 6. E = When set, a match event will cause the CCFn flag for the associated channel to be set. 7. All modules set to 8, 9, 10 or 11-bit PWM mode use the same cycle length setting. 28.3.1. Edge-triggered Capture Mode In this mode, a valid transition on the CEXn pin causes the PCA to capture the value of the PCA counter/timer and load it into the corresponding module's 16-bit capture/compare register (PCA0CPLn and PCA0CPHn). The CAPPn and CAPNn bits in the PCA0CPMn register are used to select the type of transition that triggers the capture: low-to-high transition (positive edge), high-to-low transition (negative edge), or either transition (positive or negative edge). When a capture occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. If both CAPPn and CAPNn bits are set to logic 1, then the state of the Port pin associated with CEXn can be read directly to determine whether a rising-edge or falling-edge caused the capture. 364 Rev. 1.0 Si1010/1/2/3/4/5 PCA Interrupt PCA0CPMn P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n CCC CCC FFF 2 1 0 0 0 0 x (to CCFn) x x PCA0CN CC FR 0 Port I/O 1 CEXn Crossbar PCA0CPLn PCA0CPHn Capture 0 1 PCA Timebase PCA0L PCA0H Figure 28.4. PCA Capture Mode Diagram Note: The CEXn input signal must remain high or low for at least 2 system clock cycles to be recognized by the hardware. 28.3.2. Software Timer (Compare) Mode In Software Timer mode, the PCA counter/timer value is compared to the module's 16-bit capture/compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the ECOMn and MATn bits in the PCA0CPMn register enables Software Timer mode. Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1. Write to PCA0CPLn 0 ENB Reset Write to PCA0CPHn PCA Interrupt ENB 1 PCA0CPMn P ECCMT P E WC A A A OWC MOPP TGMC 1 MP N n n n F 6 n n n n n x 0 0 PCA0CN PCA0CPLn CC FR PCA0CPHn CCC CCC FFF 2 1 0 0 0 x Enable 16-bit Comparator PCA Timebase PCA0L Match 0 1 PCA0H Figure 28.5. PCA Software Timer Mode Diagram Rev. 1.0 365 Si1010/1/2/3/4/5 28.3.3. High-Speed Output Mode In High-speed output mode, a module’s associated CEXn pin is toggled each time a match occurs between the PCA Counter and the module's 16-bit capture/compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the TOGn, MATn, and ECOMn bits in the PCA0CPMn register enables the High-Speed Output mode. If ECOMn is cleared, the associated pin will retain its state, and not toggle on the next match event. Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1. Write to PCA0CPLn 0 ENB Reset Write to PCA0CPHn PCA0CPMn P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n ENB 1 x 0 0 0 x PCA Interrupt PCA0CN PCA0CPLn Enable CC FR PCA0CPHn 16-bit Comparator Match 0 1 Toggle PCA Timebase CCC CCC FFF 2 1 0 TOGn 0 CEXn 1 PCA0L Crossbar Port I/O PCA0H Figure 28.6. PCA High-Speed Output Mode Diagram 28.3.4. Frequency Output Mode Frequency Output Mode produces a programmable-frequency square wave on the module’s associated CEXn pin. The capture/compare module high byte holds the number of PCA clocks to count before the output is toggled. The frequency of the square wave is then defined by Equation 28.1. F PCA F CEXn = ---------------------------------------2 PCA0CPHn Note: A value of 0x00 in the PCA0CPHn register is equal to 256 for this equation. Equation 28.1. Square Wave Frequency Output 366 Rev. 1.0 Si1010/1/2/3/4/5 Where FPCA is the frequency of the clock selected by the CPS2–0 bits in the PCA mode register, PCA0MD. The lower byte of the capture/compare module is compared to the PCA counter low byte; on a match, CEXn is toggled and the offset held in the high byte is added to the matched value in PCA0CPLn. Frequency Output Mode is enabled by setting the ECOMn, TOGn, and PWMn bits in the PCA0CPMn register. Note that the MATn bit should normally be set to 0 in this mode. If the MATn bit is set to 1, the CCFn flag for the channel will be set when the 16-bit PCA0 counter and the 16-bit capture/compare register for the channel are equal. Write to PCA0CPLn 0 ENB Reset PCA0CPMn Write to PCA0CPHn ENB 1 P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n x 0 0 0 PCA0CPLn 8-bit Adder Adder Enable Toggle x Enable PCA Timebase 8-bit Comparator PCA0CPHn TOGn match 0 CEXn 1 Crossbar Port I/O PCA0L Figure 28.7. PCA Frequency Output Mode 28.3.5. 8-Bit, 9-Bit, 10-Bit and 11-Bit Pulse Width Modulator Modes Each module can be used independently to generate a pulse width modulated (PWM) output on its associated CEXn pin. The frequency of the output is dependent on the timebase for the PCA counter/timer, and the setting of the PWM cycle length (8, 9, 10 or 11-bits). For backwards-compatibility with the 8-bit PWM mode available on other devices, the 8-bit PWM mode operates slightly different than 9, 10 and 11bit PWM modes. It is important to note that all channels configured for 8/9/10/11-bit PWM mode will use the same cycle length. It is not possible to configure one channel for 8-bit PWM mode and another for 11-bit mode (for example). However, other PCA channels can be configured to Pin Capture, HighSpeed Output, Software Timer, Frequency Output, or 16-bit PWM mode independently. 28.3.5.1. 8-Bit Pulse Width Modulator Mode The duty cycle of the PWM output signal in 8-bit PWM mode is varied using the module's PCA0CPLn capture/compare register. When the value in the low byte of the PCA counter/timer (PCA0L) is equal to the value in PCA0CPLn, the output on the CEXn pin will be set. When the count value in PCA0L overflows, the CEXn output will be reset (see Figure 28.8). Also, when the counter/timer low byte (PCA0L) overflows from 0xFF to 0x00, PCA0CPLn is reloaded automatically with the value stored in the module’s capture/compare high byte (PCA0CPHn) without software intervention. Setting the ECOMn and PWMn bits in the PCA0CPMn register, and setting the CLSEL bits in register PCA0PWM to 00b enables 8-Bit Pulse Width Modulator mode. If the MATn bit is set to 1, the CCFn flag for the module will be set each time an 8-bit comparator match (rising edge) occurs. The COVF flag in PCA0PWM can be used to detect the overflow (falling edge), which will occur every 256 PCA clock cycles. The duty cycle for 8-Bit PWM Mode is given in Equation 28.2. Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1. 256 – PCA0CPHn - Duty Cycle = -------------------------------------------------256 Equation 28.2. 8-Bit PWM Duty Cycle Rev. 1.0 367 Si1010/1/2/3/4/5 Using Equation 28.2, the largest duty cycle is 100% (PCA0CPHn = 0), and the smallest duty cycle is 0.39% (PCA0CPHn = 0xFF). A 0% duty cycle may be generated by clearing the ECOMn bit to 0. Write to PCA0CPLn 0 ENB Reset PCA0CPHn Write to PCA0CPHn ENB COVF 1 PCA0PWM A R S E L EC CO OV VF 0 x C L S E L 1 PCA0CPMn C L S E L 0 0 0 P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n 0 0 0 x 0 PCA0CPLn x Enable 8-bit Comparator match S R PCA Timebase PCA0L SET CLR Q CEXn Crossbar Port I/O Q Overflow Figure 28.8. PCA 8-Bit PWM Mode Diagram 28.3.5.2. 9/10/11-Bit Pulse Width Modulator Mode The duty cycle of the PWM output signal in 9/10/11-bit PWM mode should be varied by writing to an “AutoReload” Register, which is dual-mapped into the PCA0CPHn and PCA0CPLn register locations. The data written to define the duty cycle should be right-justified in the registers. The auto-reload registers are accessed (read or written) when the bit ARSEL in PCA0PWM is set to 1. The capture/compare registers are accessed when ARSEL is set to 0. When the least-significant N bits of the PCA0 counter match the value in the associated module’s capture/compare register (PCA0CPn), the output on CEXn is asserted high. When the counter overflows from the Nth bit, CEXn is asserted low (see Figure 28.9). Upon an overflow from the Nth bit, the COVF flag is set, and the value stored in the module’s auto-reload register is loaded into the capture/compare register. The value of N is determined by the CLSEL bits in register PCA0PWM. The 9, 10 or 11-bit PWM mode is selected by setting the ECOMn and PWMn bits in the PCA0CPMn register, and setting the CLSEL bits in register PCA0PWM to the desired cycle length (other than 8-bits). If the MATn bit is set to 1, the CCFn flag for the module will be set each time a comparator match (rising edge) occurs. The COVF flag in PCA0PWM can be used to detect the overflow (falling edge), which will occur every 512 (9-bit), 1024 (10-bit) or 2048 (11-bit) PCA clock cycles. The duty cycle for 9/10/11-Bit PWM Mode is given in Equation 28.2, where N is the number of bits in the PWM cycle. Important Note About PCA0CPHn and PCA0CPLn Registers: When writing a 16-bit value to the PCA0CPn registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1. 2 N – PCA0CPn Duty Cycle = ------------------------------------------2N Equation 28.3. 9, 10, and 11-Bit PWM Duty Cycle A 0% duty cycle may be generated by clearing the ECOMn bit to 0. 368 Rev. 1.0 Si1010/1/2/3/4/5 Write to PCA0CPLn 0 R/W when ARSEL = 1 ENB Reset Write to PCA0CPHn (Auto-Reload) PCA0PWM PCA0CPH:Ln A R S E L (right-justified) ENB 1 C L S E L 1 EC CO OV VF PCA0CPMn P ECCMT P E WC A A AOWC MOPP TGMC 1 MP N n n n F 6 n n n n n 0 0 0 x 0 R/W when ARSEL = 0 C L S E L 0 x (Capture/Compare) Set “N” bits: 01 = 9 bits 10 = 10 bits 11 = 11 bits PCA0CPH:Ln (right-justified) x Enable N-bit Comparator match S R PCA Timebase SET CLR Q CEXn Crossbar Port I/O Q PCA0H:L Overflow of Nth Bit Figure 28.9. PCA 9, 10 and 11-Bit PWM Mode Diagram 28.3.6. 16-Bit Pulse Width Modulator Mode A PCA module may also be operated in 16-Bit PWM mode. 16-bit PWM mode is independent of the other (8/9/10/11-bit) PWM modes. In this mode, the 16-bit capture/compare module defines the number of PCA clocks for the low time of the PWM signal. When the PCA counter matches the module contents, the output on CEXn is asserted high; when the 16-bit counter overflows, CEXn is asserted low. To output a varying duty cycle, new value writes should be synchronized with PCA CCFn match interrupts. 16-Bit PWM Mode is enabled by setting the ECOMn, PWMn, and PWM16n bits in the PCA0CPMn register. For a varying duty cycle, match interrupts should be enabled (ECCFn = 1 AND MATn = 1) to help synchronize the capture/compare register writes. If the MATn bit is set to 1, the CCFn flag for the module will be set each time a 16-bit comparator match (rising edge) occurs. The CF flag in PCA0CN can be used to detect the overflow (falling edge). The duty cycle for 16-Bit PWM Mode is given by Equation 28.4. Important Note About Capture/Compare Registers: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1. 65536 – PCA0CPn Duty Cycle = ---------------------------------------------------65536 Equation 28.4. 16-Bit PWM Duty Cycle Using Equation 28.4, the largest duty cycle is 100% (PCA0CPn = 0), and the smallest duty cycle is 0.0015% (PCA0CPn = 0xFFFF). A 0% duty cycle may be generated by clearing the ECOMn bit to 0. Rev. 1.0 369 Si1010/1/2/3/4/5 Write to PCA0CPLn 0 ENB Reset Write to PCA0CPHn ENB 1 PCA0CPMn P EC WCA MOP 1 MP 6 n n n 1 C A P N n MT P AOW TGM n n n 0 0 x 0 E C C F n PCA0CPHn PCA0CPLn x Enable 16-bit Comparator match S R PCA Timebase PCA0H PCA0L SET CLR Q CEXn Crossbar Port I/O Q Overflow Figure 28.10. PCA 16-Bit PWM Mode 28.4. Watchdog Timer Mode A programmable watchdog timer (WDT) function is available through the PCA Module 5. The WDT is used to generate a reset if the time between writes to the WDT update register (PCA0CPH2) exceed a specified limit. The WDT can be configured and enabled/disabled as needed by software. With the WDTE bit set in the PCA0MD register, Module 5 operates as a watchdog timer (WDT). The Module 5 high byte is compared to the PCA counter high byte; the Module 5 low byte holds the offset to be used when WDT updates are performed. The Watchdog Timer is enabled on reset. Writes to some PCA registers are restricted while the Watchdog Timer is enabled. The WDT will generate a reset shortly after code begins execution. To avoid this reset, the WDT should be explicitly disabled (and optionally re-configured and re-enabled if it is used in the system). 28.4.1. Watchdog Timer Operation While the WDT is enabled: PCA counter is forced on. Writes to PCA0L and PCA0H are not allowed. PCA clock source bits (CPS2–CPS0) are frozen. PCA Idle control bit (CIDL) is frozen. Module 5 is forced into software timer mode. Writes to the Module 5 mode register (PCA0CPM5) are disabled. While the WDT is enabled, writes to the CR bit will not change the PCA counter state; the counter will run until the WDT is disabled. The PCA counter run control bit (CR) will read zero if the WDT is enabled but user software has not enabled the PCA counter. If a match occurs between PCA0CPH5 and PCA0H while the WDT is enabled, a reset will be generated. To prevent a WDT reset, the WDT may be updated with a write of any value to PCA0CPH5. Upon a PCA0CPH5 write, PCA0H plus the offset held in PCA0CPL5 is loaded into PCA0CPH5 (See Figure 28.11). 370 Rev. 1.0 Si1010/1/2/3/4/5 PC A0M D C I D L W D T E W D L C K C P S 2 C P S 1 C E P C S F 0 PC A0C PH 5 8-bit C om parator Enable PCA0CPL5 8-bit Adder W rite to PCA 0C PH 2 PC A 0H M atch R eset PCA0L O verflow Adder Enable Figure 28.11. PCA Module 5 with Watchdog Timer Enabled The 8-bit offset held in PCA0CPH5 is compared to the upper byte of the 16-bit PCA counter. This offset value is the number of PCA0L overflows before a reset. Up to 256 PCA clocks may pass before the first PCA0L overflow occurs, depending on the value of the PCA0L when the update is performed. The total offset is then given (in PCA clocks) by Equation 28.5, where PCA0L is the value of the PCA0L register at the time of the update. Offset = 256 PCA0CPL5 + 256 – PCA0L Equation 28.5. Watchdog Timer Offset in PCA Clocks The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH5 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF5 flag (PCA0CN.5) while the WDT is enabled. 28.4.2. Watchdog Timer Usage To configure the WDT, perform the following tasks: Disable the WDT by writing a 0 to the WDTE bit. Select the desired PCA clock source (with the CPS2–CPS0 bits). Load PCA0CPL5 with the desired WDT update offset value. Configure the PCA Idle mode (set CIDL if the WDT should be suspended while the CPU is in Idle mode). Enable the WDT by setting the WDTE bit to 1. Reset the WDT timer by writing to PCA0CPH5. The PCA clock source and Idle mode select cannot be changed while the WDT is enabled. The watchdog timer is enabled by setting the WDTE or WDLCK bits in the PCA0MD register. When WDLCK is set, the WDT cannot be disabled until the next system reset. If WDLCK is not set, the WDT is disabled by clearing the WDTE bit. The WDT is enabled following any reset. The PCA0 counter clock defaults to the system clock divided by 12, PCA0L defaults to 0x00, and PCA0CPL5 defaults to 0x00. Using Equation 28.5, this results in a WDT timeout interval of 256 PCA clock cycles, or 3072 system clock cycles. Table 28.3 lists some example timeout intervals for typical system clocks. Rev. 1.0 371 Si1010/1/2/3/4/5 Table 28.3. Watchdog Timer Timeout Intervals1 System Clock (Hz) PCA0CPL5 Timeout Interval (ms) 24,500,000 255 32.1 24,500,000 128 16.2 24,500,000 32 4.1 2 3,062,500 255 257 3,062,5002 128 129.5 3,062,500 32 33.1 32,000 255 24576 32,000 128 12384 32,000 32 3168 2 Notes: 1. Assumes SYSCLK/12 as the PCA clock source, and a PCA0L value of 0x00 at the update time. 2. Internal SYSCLK reset frequency = Internal Oscillator divided by 8. 372 Rev. 1.0 Si1010/1/2/3/4/5 28.5. Register Descriptions for PCA0 Following are detailed descriptions of the special function registers related to the operation of the PCA. SFR Definition 28.1. PCA0CN: PCA Control Bit 7 6 5 4 3 2 1 0 Name CF CR CCF5 CCF4 CCF3 CCF2 CCF1 CCF0 Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xD8; Bit-Addressable Bit Name Function 7 CF PCA Counter/Timer Overflow Flag. Set by hardware when the PCA Counter/Timer overflows from 0xFFFF to 0x0000. When the Counter/Timer Overflow (CF) interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service routine. This bit is not automatically cleared by hardware and must be cleared by software. 6 CR PCA Counter/Timer Run Control. This bit enables/disables the PCA Counter/Timer. 0: PCA Counter/Timer disabled. 1: PCA Counter/Timer enabled. 5:0 CCF[5:0] PCA Module n Capture/Compare Flag. These bits are set by hardware when a match or capture occurs in the associated PCA Module n. When the CCFn interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service routine. This bit is not automatically cleared by hardware and must be cleared by software. Rev. 1.0 373 Si1010/1/2/3/4/5 SFR Definition 28.2. PCA0MD: PCA Mode Bit 7 6 5 Name CIDL WDTE WDLCK Type R/W R/W R/W Reset 0 1 0 4 3 2 1 0 CPS2 CPS1 CPS0 ECF R R/W R/W R/W R/W 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xD9 Bit Name 7 CIDL Function PCA Counter/Timer Idle Control. Specifies PCA behavior when CPU is in Idle Mode. 0: PCA continues to function normally while the system controller is in Idle Mode. 1: PCA operation is suspended while the system controller is in Idle Mode. 6 WDTE Watchdog Timer Enable. If this bit is set, PCA Module 2 is used as the watchdog timer. 0: Watchdog Timer disabled. 1: PCA Module 2 enabled as Watchdog Timer. 5 WDLCK Watchdog Timer Lock. This bit locks/unlocks the Watchdog Timer Enable. When WDLCK is set, the Watchdog Timer may not be disabled until the next system reset. 0: Watchdog Timer Enable unlocked. 1: Watchdog Timer Enable locked. 4 3:1 Unused Read = 0b, Write = don't care. CPS[2:0] PCA Counter/Timer Pulse Select. These bits select the timebase source for the PCA counter 000: System clock divided by 12 001: System clock divided by 4 010: Timer 0 overflow 011: High-to-low transitions on ECI (max rate = system clock divided by 4) 100: System clock 101: External clock divided by 8 (synchronized with the system clock) 110: SmaRTClock divided by 8 (synchronized with the system clock and only available on ‘F912 and ‘F902 devices -- this setting is reserved on all other devices) 111: Reserved 0 ECF PCA Counter/Timer Overflow Interrupt Enable. This bit sets the masking of the PCA Counter/Timer Overflow (CF) interrupt. 0: Disable the CF interrupt. 1: Enable a PCA Counter/Timer Overflow interrupt request when CF (PCA0CN.7) is set. Note: When the WDTE bit is set to 1, the other bits in the PCA0MD register cannot be modified. To change the contents of the PCA0MD register, the Watchdog Timer must first be disabled. 374 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 28.3. PCA0PWM: PCA PWM Configuration Bit 7 6 5 4 Name ARSEL ECOV COVF Type R/W R/W R/W R R R Reset 0 0 0 0 0 0 ARSEL 2 1 0 CLSEL[1:0] SFR Page = 0x0; SFR Address = 0xDF Bit Name 7 3 R/W 0 0 Function Auto-Reload Register Select. This bit selects whether to read and write the normal PCA capture/compare registers (PCA0CPn), or the Auto-Reload registers at the same SFR addresses. This function is used to define the reload value for 9, 10, and 11-bit PWM modes. In all other modes, the Auto-Reload registers have no function. 0: Read/Write Capture/Compare Registers at PCA0CPHn and PCA0CPLn. 1: Read/Write Auto-Reload Registers at PCA0CPHn and PCA0CPLn. 6 ECOV Cycle Overflow Interrupt Enable. This bit sets the masking of the Cycle Overflow Flag (COVF) interrupt. 0: COVF will not generate PCA interrupts. 1: A PCA interrupt will be generated when COVF is set. 5 COVF Cycle Overflow Flag. This bit indicates an overflow of the 8th, 9th, 10th, or 11th bit of the main PCA counter (PCA0). The specific bit used for this flag depends on the setting of the Cycle Length Select bits. The bit can be set by hardware or software, but must be cleared by software. 0: No overflow has occurred since the last time this bit was cleared. 1: An overflow has occurred since the last time this bit was cleared. 4:2 Unused Read = 000b; Write = don’t care. 1:0 CLSEL[1:0] Cycle Length Select. When 16-bit PWM mode is not selected, these bits select the length of the PWM cycle, between 8, 9, 10, or 11 bits. This affects all channels configured for PWM which are not using 16-bit PWM mode. These bits are ignored for individual channels configured to16-bit PWM mode. 00: 8 bits. 01: 9 bits. 10: 10 bits. 11: 11 bits. Rev. 1.0 375 Si1010/1/2/3/4/5 SFR Definition 28.4. PCA0CPMn: PCA Capture/Compare Mode Bit 7 6 5 4 3 2 1 0 Name PWM16n ECOMn CAPPn CAPNn MATn TOGn PWMn ECCFn Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Address, Page: PCA0CPM0 = 0xDA, 0x0; PCA0CPM1 = 0xDB, 0x0; PCA0CPM2 = 0xDC, 0x0 PCA0CPM3 = 0xDD, 0x0; PCA0CPM4 = 0xDE, 0x0; PCA0CPM5 = 0xCE, 0x0 Bit Name Function 7 PWM16n 16-Bit Pulse Width Modulation Enable. This bit enables 16-bit mode when Pulse Width Modulation mode is enabled. 0: 8 to 11-bit PWM selected. 1: 16-bit PWM selected. 6 ECOMn Comparator Function Enable. This bit enables the comparator function for PCA module n when set to 1. 5 CAPPn Capture Positive Function Enable. This bit enables the positive edge capture for PCA module n when set to 1. 4 CAPNn Capture Negative Function Enable. This bit enables the negative edge capture for PCA module n when set to 1. 3 MATn Match Function Enable. This bit enables the match function for PCA module n when set to 1. When enabled, matches of the PCA counter with a module's capture/compare register cause the CCFn bit in PCA0MD register to be set to logic 1. 2 TOGn Toggle Function Enable. This bit enables the toggle function for PCA module n when set to 1. When enabled, matches of the PCA counter with a module's capture/compare register cause the logic level on the CEXn pin to toggle. If the PWMn bit is also set to logic 1, the module operates in Frequency Output Mode. 1 PWMn Pulse Width Modulation Mode Enable. This bit enables the PWM function for PCA module n when set to 1. When enabled, a pulse width modulated signal is output on the CEXn pin. 8 to 11-bit PWM is used if PWM16n is cleared; 16-bit mode is used if PWM16n is set to logic 1. If the TOGn bit is also set, the module operates in Frequency Output Mode. 0 ECCFn Capture/Compare Flag Interrupt Enable. This bit sets the masking of the Capture/Compare Flag (CCFn) interrupt. 0: Disable CCFn interrupts. 1: Enable a Capture/Compare Flag interrupt request when CCFn is set. Note: When the WDTE bit is set to 1, the PCA0CPM5 register cannot be modified, and module 5 acts as the watchdog timer. To change the contents of the PCA0CPM5 register or the function of module 5, the Watchdog Timer must be disabled. 376 Rev. 1.0 Si1010/1/2/3/4/5 SFR Definition 28.5. PCA0L: PCA Counter/Timer Low Byte Bit 7 6 5 4 3 2 1 0 PCA0[7:0] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xF9 Bit Name 7:0 Function PCA0[7:0] PCA Counter/Timer Low Byte. The PCA0L register holds the low byte (LSB) of the 16-bit PCA Counter/Timer. Note: When the WDTE bit is set to 1, the PCA0L register cannot be modified by software. To change the contents of the PCA0L register, the Watchdog Timer must first be disabled. SFR Definition 28.6. PCA0H: PCA Counter/Timer High Byte Bit 7 6 5 4 3 2 1 0 PCA0[15:8] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Page = 0x0; SFR Address = 0xFA Bit Name 7:0 Function PCA0[15:8] PCA Counter/Timer High Byte. The PCA0H register holds the high byte (MSB) of the 16-bit PCA Counter/Timer. Reads of this register will read the contents of a “snapshot” register, whose contents are updated only when the contents of PCA0L are read (see Section 28.1). Note: When the WDTE bit is set to 1, the PCA0H register cannot be modified by software. To change the contents of the PCA0H register, the Watchdog Timer must first be disabled. Rev. 1.0 377 Si1010/1/2/3/4/5 SFR Definition 28.7. PCA0CPLn: PCA Capture Module Low Byte Bit 7 6 5 4 3 2 1 0 PCA0CPn[7:0] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Addresses: PCA0CPL0 = 0xFB, PCA0CPL1 = 0xE9, PCA0CPL2 = 0xEB, PCA0CPL3 = 0xED, PCA0CPL4 = 0xFD, PCA0CPL5 = 0xD2 PCA0CPL0 = 0x0, PCA0CPL1 = 0x0, PCA0CPL2 = 0x0, PCA0CPL3 = 0x0, PCA0CPL4 = 0x0, PCA0CPL5 = 0x0 Name Function SFR Pages: Bit 7:0 PCA0CPn[7:0] PCA Capture Module Low Byte. The PCA0CPLn register holds the low byte (LSB) of the 16-bit capture module n. This register address also allows access to the low byte of the corresponding PCA channel’s auto-reload value for 9, 10, or 11-bit PWM mode. The ARSEL bit in register PCA0PWM controls which register is accessed. Note: A write to this register will clear the module’s ECOMn bit to a 0. SFR Definition 28.8. PCA0CPHn: PCA Capture Module High Byte Bit 7 6 5 4 3 2 1 0 PCA0CPn[15:8] Name Type R/W R/W R/W R/W R/W R/W R/W R/W Reset 0 0 0 0 0 0 0 0 SFR Addresses: PCA0CPH0 = 0xFC, PCA0CPH1 = 0xEA, PCA0CPH2 = 0xEC, PCA0CPH3 = 0xEE, PCA0CPH4 = 0xFE, PCA0CPH5 = 0xD3 PCA0CPH0 = 0x0, PCA0CPH1 = 0x0, PCA0CPH2 = 0x0, PCA0CPH3 = 0x0, PCA0CPH4 = 0x0, PCA0CPH5 = 0x0 Name Function SFR Pages: Bit 7:0 PCA0CPn[15:8] PCA Capture Module High Byte. The PCA0CPHn register holds the high byte (MSB) of the 16-bit capture module n. This register address also allows access to the high byte of the corresponding PCA channel’s auto-reload value for 9, 10, or 11-bit PWM mode. The ARSEL bit in register PCA0PWM controls which register is accessed. Note: A write to this register will set the module’s ECOMn bit to a 1. 378 Rev. 1.0 Si1010/1/2/3/4/5 29. C2 Interface Si1010/1/2/3/4/5 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow Flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol. 29.1. C2 Interface Registers The following describes the C2 registers necessary to perform Flash programming through the C2 interface. All C2 registers are accessed through the C2 interface as described in the C2 Interface Specification. C2 Register Definition 29.1. C2ADD: C2 Address Bit 7 6 5 4 3 Name C2ADD[7:0] Type R/W Reset Bit 0 0 0 0 Name 0 2 1 0 0 0 0 Function 7:0 C2ADD[7:0] C2 Address. The C2ADD register is accessed via the C2 interface to select the target Data register for C2 Data Read and Data Write commands. Address Description 0x00 Selects the Device ID register for Data Read instructions 0x01 Selects the Revision ID register for Data Read instructions 0x02 Selects the C2 Flash Programming Control register for Data Read/Write instructions 0xB4 Selects the C2 Flash Programming Data register for Data Read/Write instructions Rev. 1.0 379 Si1010/1/2/3/4/5 C2 Register Definition 29.2. DEVICEID: C2 Device ID Bit 7 6 5 4 3 Name DEVICEID[7:0] Type R/W Reset 0 0 0 1 0 C2 Address: 0x00 Bit Name 7:0 2 1 0 1 0 0 2 1 0 Varies Varies Varies Function DEVICEID[7:0] Device ID. This read-only register returns the 8-bit device ID: 0x1F. C2 Register Definition 29.3. REVID: C2 Revision ID Bit 7 6 5 4 3 Name REVID[7:0] Type R/W Reset Varies Varies Varies Varies C2 Address: 0x01 Bit Name 7:0 REVID[7:0] Varies Function Revision ID. This read-only register returns the 8-bit revision ID. For example: 0x00 = Revision A. 380 Rev. 1.0 Si1010/1/2/3/4/5 C2 Register Definition 29.4. FPCTL: C2 Flash Programming Control Bit 7 6 5 4 3 Name FPCTL[7:0] Type R/W Reset 0 0 0 0 0 C2 Address: 0x02 Bit Name 7:0 2 1 0 0 0 0 Function FPCTL[7:0] Flash Programming Control Register. This register is used to enable Flash programming via the C2 interface. To enable C2 Flash programming, the following codes must be written in order: 0x02, 0x01. Note that once C2 Flash programming is enabled, a system reset must be issued to resume normal operation. C2 Register Definition 29.5. FPDAT: C2 Flash Programming Data Bit 7 6 5 4 3 Name FPDAT[7:0] Type R/W Reset 0 0 0 0 C2 Address: 0xB4 Bit Name 7:0 0 2 1 0 0 0 0 Function FPDAT[7:0] C2 Flash Programming Data Register. This register is used to pass Flash commands, addresses, and data during C2 Flash accesses. Valid commands are listed below. Code Command 0x06 Flash Block Read 0x07 Flash Block Write 0x08 Flash Page Erase 0x03 Device Erase Rev. 1.0 381 Si1010/1/2/3/4/5 29.2. C2 Pin Sharing The C2 protocol allows the C2 pins to be shared with user functions so that in-system debugging and Flash programming may be performed. This is possible because C2 communication is typically performed when the device is in the halt state, where all on-chip peripherals and user software are stalled. In this halted state, the C2 interface can safely “borrow” the C2CK (RST) and C2D pins. In most applications, external resistors are required to isolate C2 interface traffic from the user application. A typical isolation configuration is shown in Figure 29.1. C8051Fxxx RST (a) C2CK Input (b) C2D Output (c) C2 Interface Master Figure 29.1. Typical C2 Pin Sharing The configuration in Figure 29.1 assumes the following: 1. The user input (b) cannot change state while the target device is halted. 2. The RST pin on the target device is used as an input only. Additional resistors may be necessary depending on the specific application. 382 Rev. 1.0 Si1010/1/2/3/4/5 DOCUMENT CHANGE LIST Revision 0.2 to Revision 1.0 Updated ordering information. Updated specification tables to remove TBDs. Updated power management section to indicate that the low power or precision oscillator must be selected when entering sleep or suspend mode. Updated Port I/O chapter with additional clarification on 5 V and 3.3 V tolerance. Updated EZRadioPRO chapter. Updated QFN-42 landing diagram and stencil recommendations. Updated description of ADC0 12-bit mode. Rev. 1.0 383 Si1010/1/2/3/4/5 CONTACT INFORMATION Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders 384 Rev. 1.0