STD2000 ® Single-Chip Worldwide iDTV Processor DATABRIEF SD/HD Digital Video ID Video Display Pipeline (TNR, DEI, Scaling, IQI) Graphics Display Driver HD Video Display Pipeline (TNR, DEI, Scaling, IQI) Dual DDEC 3D Comb Compositor SD/ID Analog Video Display LCD PDP DLP CRT Peripherals H/V SRC ST Bus On-Chip Interconnect Video Decoder MPEG-2 MP@HL MP@MLx2 Audio DSP MPEG 1&2 MP3 Dolby Digital Decoder EMI Dual Transport Demux LMI VBI DMA ST40 CPU 266 MHz 480 MIPS 16K - I, 32K-D Digital Audio In MPEG-2 Audio & Video Gamma 2D Graphics Chassis Control Dual C.I. / One CableCard™ VCR DVD Recorder Digital Encoder TimeBase Clock Generator Digital Audio Out DDR SDRAM ■ Dual-Channel High Definition Video Processor NOR Flash ■ Dual DVB-CI/one CableCARD™ interface ■ MP@ML Dual Channel or MP@HL Single Channel MPEG-2 Video decoder ● Up to 12-bit Video Processing ● 3D Digital Luma/Chroma Noise Reduction ● 3D Motion Adaptive Pixel-based Advanced Deinterlacing with Diagonal Compensation Contour Sensitive De-interlacing CSDi™ ■ Gamma 2D Graphics Engine for Middleware graphics and On-Screen Display ● Flexible H/V Scaling Engine with Multi Window management capabilities ■ Auxiliary Video/Graphics Sub-System for Monitor output ● Image Quality Improvement Engine for crystal clear and crisp pictures ■ Exhaustive set of peripherals for DTV Chassis Control ■ Dual Digital Chroma Decoder (PAL/SECAM/NTSC) with 3D/2D Comb Filter and Dual VBI Data Slicer ■ Powerful 32-bit RISC ST40 CPU (266 MHz, 480 MIPS) ■ Dual Transport Stream Demux with DES, DVB and Multi2 Descrambler ■ 24-bit audio DSP Core, MPEG-1 (Layers 1, 2 & 3), MPEG2, Dolby® Digital Decoder ■ DDR333 Unified Memory Interface (LMI) ■ Programmable External Memory Interface (EMI) ■ CRT and Flat Panel Display Video Outputs ■ 27 MHz Crystal Oscillator Rev. 2 January 2006 1/11 STD2000 Dual Channel Video Input Processor ■ Analog Video Inputs ● CVBS, Y/C, 1H/2H/2.14H YPrPb, 1H/2H RGB analog inputs ■ Digital Video Inputs ● D1/HD Digital video input (CCIR 601-656 / SMPTE 274M, SMPTE 296M, SMPTE 260M) ● YCL Digital video input (proprietary port; YCrCb-4:2:2, 2H for off-chip Motioncompensated Video Processing) ● RGB to YCrCb 4:2:2 conversion ■ Analog Video Pre-Processing ● Dual Digital Chroma Decoder (PAL/NTSC/SECAM) ● 3D Comb Filter support on one channel, adaptative 4H/2D comb filter on second channel ● Dual VBI data slicer for Teletext, CC, WSS and other systems ● 3:2/2:2 Pulldown, Video/Movie and Scene Change Detection ● 3D Digital Luma and Chroma Motion Adaptive Noise Reduction ● Automatic Letterbox Detection Dual Channel High Definition Video Processor ■ Image Processing ● ● 24, 25, 30, 50, 60 to 50, 60, 75, 100, 120 Hz Field up-rate conversion 3D Motion-adaptive pixel-based advanced deinterlacing with diagonal compensation (CSDi™: Contour Sensitive Desinterlacer) ■ Image Quality Improvements ● LTI and CTI ● Contrast Enhancer: Black-White Stretch ● Blue Stretch ● Green Boost, Auto-Flesh and Tint Control ● Peaking: Adaptive Peaking and Coring ■ Video Scaling & Composition ● Horizontal/Vertical Format Conversion ● Support of 4:3 and 16:9 display aspect ratios 2/11 ● Zoom In or Zoom out (X and Y independent linear factors from x0.25 to x4) ● Panoramic mode ● H or V crop and independent rescaling ● Compositor supporting Monochrome and Graphics planes ● Video two-channel HD processing for: PIP/POP, Picture And Picture (Perfect PAP), Picture In Graphic (PIG) ■ Video Output Control ● Color Space Translator (conversion to YCrCb 4:4:4 or RGB coding) ● Gamma Correction with programmable anycurve correction ● Perfect Color Engine (spatio-temporal dithering down to 4-to-8 bits) ● RGB 3x10-bit Digital output to flat panel or DMD ● RGB or YUV analog outputs ● Color warping for color gammut correction CPU Sub-System ● 32-bit RISC ST40 CPU (266 MHz, 480MIPs) ● 16 Kbytes I-Cache and 32 Kbytes D-Cache RAM ● Floating Point Unit (FPU) ● Memory Management Unit (MMU) ■ On-Chip Memory (64 Kbytes SRAM) ■ Services ● Test Access Port and its link (JTAG based) ● Diagnostic Controller Unit (for low intrusion, real-time debugging) ● Advanced User Debug support ● System Bus Analyzer (SBAG) Dual Transport Stream Processor ● Dual Transport Stream Demux ● DES, DVB and Multi2 descramblers ● Dual Transport processing: DVB or ATSC (ISO/IEC 13818-x and A53) ● DVB-CI interface (Dual Slot support) ● CableCARD™ interface (Single Slot support) STD2000 MPEG2 Digital Video Decoder DTV Chassis Control ● MPEG2 Video (ISO/IEC 13818-2, ATSC-A54) ● Two UARTs ● MP@ML Dual-channel Decode or MP@HL Single-channel Decode ● One Smartcard interface ● Two I²C (2 channels each) ● Four-channel PWM with input capture and compare ● Real-time Clock and WatchDog timer 24-bit audio DSP Core (with embedded Software & Patch RAM) ● Infrared Receiver/Transmitter ● 10-bit, 8-channel low-speed A/D Converter ● MPEG1 (layers 1, 2 & 3), MPEG2, Dolby® Digital / ATSC-A52 ● 8 external interrupt channels with Interrupt Level Controller ● Lt/Rt Downmix for standard Stereo digital outputs ● More than 56 General Purpose IOs ● Low-power mode and wake-up controller ● Triple I²S channel outputs ● One PCM/Stream or I²S Input (S/PDIF external receiver or HDMI) ● S/PDIF Digital Output (IEC60958 and IEC61937) ● Data Extraction (closed caption,...) Digital Audio Decoder ● Gamma 2D Graphic Processor ● Full Screen or windowed Bitmap area ● ARGB-4444 Graphics plane in mixed mode ● 2D-Graphics hardware accelerator ● GFx/Video programmable alpha-blending ● Background Color Plane ● Horizontal and/or Vertical Scrolling, controlled by software Auxiliary Video/Graphics Processor ● On-chip PAL/NTSC/SECAM Encoder for monitor output ● Encoding of Teletext, WSS, VPS or Closed Caption ● Graphics plane for optional Subtitle support ● Macrovision Copy Protection (Factory Disable option) Interfaces ■ Local Memory Interface (LMI) ● 64-bit, dual-port DDR memory interface ● 16- and 32-bit DDR-SDRAM device support ● Up to 166 MHz support ● Support devices of up to 512 Mbits ■ Programmable External Memory Interface (EMI) ● 16-bit/8-bit External Memory Interface for supporting Flash and optional peripherals ● Support NOR Flash devices of up to 256 Mbits ● 6 separately configurable banks ● Support for external memory-mapped ICs or sub-systems ■ FDP and CRT Video Outputs ● RGB 3x10-bit digital output to flat panel or DMD ● RGB or YUV analog outputs for CRT 3/11 General Information STD2000 1 General Information 1.1 Introduction The STD2000 is a highly-integrated, high performance system-on-chip iDTV processor that combines Set-top Box decoding facility with a powerful TV processor. A dual-channel PIP/PAP video processor supports High Definition formats. Its advanced integration drastically reduces integrated Digital TV BOM costs by removing redundancy between Analog and Digital source video processing. Compliant with worldwide standards such as ATSC, DVB-T, ISDB-T and the Chinese Digital Terrestrial Standard, the STD2000 also includes a built-in CableCARD™ interface for US OpenCable™ specifications and a dual DVB-CI interface for European DVB-T specifications. 1.2 Typical Applications Typical applications for the STD2000 system-on-chip are illustrated in the following diagrams: Figure 1: US LCD Digital Cable Ready HDTV 4/11 STD2000 General Information Figure 2: China CRT Digital Cable HDTV CA Chinese C.I. Figure 3: Europe LCD iDTV Optional 5/11 STD2000 Pin List STD2000 2 STD2000 Pin List 2.1 General Package Information The STD2000 is delivered in a 745-ball BGA package. Table 1: BGA Package Information Package Type MCM-BGA Body Size 40 x 40 mm Ball Count 745 Balls Ball Pitch 1.27 mm Ball Matrix 31 x 31 (5-row perimeter) Balls Center Matrix 15 x 15 Balls Figure 4: STD2000 Package Overview LMI 1 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 A20 A21 A22 A23 A24 A25 A26 A27 A28 A29 A30 A31 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 B15 B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 B26 B27 B28 B29 B30 B31 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 C15 C16 C17 C18 C19 C20 C21 C22 C23 C24 C25 C26 C27 C28 C29 C30 C31 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 D16 D17 D18 D19 D20 D21 D22 D23 D24 D25 D26 D27 D28 D29 D30 D31 E1 E2 E3 E4 E5 E6 E7 E8 E9 E10 E11 E12 E13 E14 E15 E16 E17 E18 E19 E20 E21 E22 E23 E24 E25 E26 E27 E28 E29 E30 E31 F1 F2 F3 F4 F5 F27 F28 F29 F30 F31 G1 G2 G3 G4 G5 G27 G28 G29 G30 G31 H1 H2 H3 H4 H5 H27 H28 H29 H30 H31 J1 J2 J3 J4 J5 J9 J10 J11 J12 J13 J14 J15 J16 J17 J18 J19 J20 J21 J22 J23 J27 J28 J29 J30 J31 K1 K2 K3 K4 K5 K9 K10 K11 K12 K13 K14 K15 K16 K17 K18 K19 K20 K21 K22 K23 K27 K28 K29 K30 K31 LMI 2 Feed_Back 2.5V L2 L3 L4 L5 L9 L10 L11 L12 L13 L14 L15 L16 L17 L18 L19 L20 L21 L22 L23 L27 L28 L29 L30 L31 M2 M3 M4 M5 M9 M10 M11 M12 M13 M14 M15 M16 M17 M18 M19 M20 M21 M22 M23 M27 M28 M29 M30 M31 N1 N2 N3 N4 N5 N9 N10 N11 N12 N13 N14 N15 N16 N17 N18 N19 N20 N21 N22 N23 N27 N28 N29 N30 N31 (NC) P2 P3 P4 P5 P9 P10 P11 P12 P13 P14 P15 P16 P17 P18 P19 P20 P21 P22 P23 P27 P28 P29 P30 P31 R2 R3 R4 R5 R9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R23 R27 R28 R29 R30 R31 T1 T2 T3 T4 T5 U1 U2 U3 U4 U5 V1 V2 V3 V4 V5 W1 W2 W3 W4 W5 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 T23 T27 T28 T29 T30 T31 U9 U10 U11 U12 U13 U14 U15 U16 U17 U18 U19 U20 U21 U22 U23 U27 U28 U29 U30 U31 V9 V10 V11 V12 V13 V14 V15 V16 V17 V18 V19 V20 V21 V22 V23 W9 W10 W11 W12 W13 W14 W15 W16 W17 W18 W19 W20 W21 W22 W23 Denc Ref Supply 1.0V P1 R1 YCL D1 out 3.3V Supply L1 M1 test System 2 EMI 2.5V Supply Y2 Y3 Y4 Y5 AA2 AA3 AA4 AA5 Audio AB1 AB2 AB3 AB4 AC1 AC2 AC3 COMs AD1 AD2 AD3 AE1 AE2 AE3 AE4 AE5 AF1 AF2 AF3 AF4 AF5 AG1 AG2 AG3 AG4 AG5 AG6 AG7 AG8 AG9 AG10 AG11 AG12 AG13 AG14 AG15 AG16 AG17 AG18 AG19 AG20 AG21 AG22 AG23 AG24 AG25 AH1 AH2 AH3 AH4 AH5 AH6 AH7 AH8 AH9 AH10 AH11 AH12 AH13 AH14 AH15 AH16 AH17 AH18 AH19 AH20 AH21 AH22 AH23 AH24 AJ1 AJ2 AJ3 AJ4 AJ5 AJ6 AJ7 AJ8 AJ9 AJ10 AJ11 AJ12 AJ13 AJ14 AJ15 AJ16 AJ17 AJ18 AJ19 AJ20 AJ21 AJ22 AJ23 AJ24 AK1 AK2 AK3 AK4 AK5 AK6 AK7 AK8 AK9 AK10 AK11 AK12 AK13 AK14 AK15 AK16 AK17 AK18 AK19 AK20 AK21 AK22 AK23 AK24 AL1 AL2 AL3 AL4 AL5 AL6 AL7 AL8 AL9 AL10 AL11 AL12 AL13 AL14 AL15 AL16 AL17 AL18 AL19 AL20 AL21 AL22 AL23 AL24 V29 V30 V31 W29 W30 W31 Y9 Y10 Y11 Y12 Y13 Y14 Y15 Y16 Y17 Y18 Y19 Y20 Y21 Y22 Y23 Y27 Y28 Y29 Y30 Y31 AA10 AA11 AA12 AA13 AA14 AA15 AA16 AA17 AA18 AA19 AA20 AA21 AA22 AA23 AA27 AA28 AA29 AA30 AA31 AB5 AB9 AB10 AB11 AB12 AB13 AB14 AB15 AB16 AB17 AB18 AB19 AB20 AB21 AB22 AB23 AB27 AB28 AB29 AB30 AB31 AC4 AC5 AC9 AC10 AC11 AC12 AC13 AC14 AC15 AC16 AC17 AC18 AC19 AC20 AC21 AC22 AC23 AD4 AD5 D1 In Power supply feedback 2 V28 W28 AA9 Test Y1 AA1 V27 W27 Supply 3.3VA Supply 1.8V (4) 3.3V Supply (4) Analog Out Ref AC27 AC28 AC29 AC30 AC31 AD27 AD28 AD29 AD30 AD31 AE27 AE28 AE29 AE30 AE31 AF27 AF28 AF29 AF30 AF31 AG26 AG27 AG28 AG29 AG30 AG31 AH25 AH26 AH27 AH28 AH29 AH30 AH31 AJ25 AJ26 AJ27 AJ28 AJ29 AJ30 AJ31 AK25 AK26 AK27 AK28 AK29 AK30 AK31 AL25 AL26 AL27 AL28 AL29 AL30 AL31 Supply 1.8VA (4) 2.5V Analog Supply (6) Analog In Ref CI TS2 In PIOs 6/11 Scan Analog out Analog In Denc System1 Audio COMs TS1 In A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 A20 A21 A22 A23 A24 A25 A26 A27 A28 A29 A30 A31 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 B15 B16 B17 B18 B19 B20 signal DDR2_CAS DDR2_BA1 DDR2_AD3 DDR2_BA0 DDR2_D13 DDR2_D8 DDR2_DQS0 DDR2_D4 DDR2_D0 DDR1_D28 DDR1_D24 DDR1_DM2 DDR1_D21 DDR1_D17 DDR1_AD6 DDR1_AD8 DDR1_CLK DDR1_AD5 DDR1_CS DDR1_AD3 DDR1_RAS DDR1_D14 DDR1_D10 DDR1_DM1 DDR1_D7 DDR1_D3 EMI_A2 EMI_A6 EMI_A18 EMI_R/WN EMI_A20 DDR2_VREF DDR2_CS DDR2_AD2 DDR2_AD10 DDR2_D14 DDR2_D9 DDR2_DM0 DDR2_D5 DDR2_D1 DDR1_D29 DDR1_D25 DDR1_DM3 DDR1_D22 DDR1_D18 DDR1_AD4 DDR1_AD11 DDR1_AD12 DDR1_VREF DDR1_BA1 DDR1_AD1 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 D16 D17 D18 D19 D20 D21 D22 D23 D24 D25 D26 D27 D28 D29 D30 D31 E1 E2 E3 E4 E5 E6 E7 E8 E9 E10 E11 E12 E13 E14 E15 E16 E17 E18 E19 E20 ball signal DDR2_CLK DDR2_AD12 DDR2_AD9 DDR2_AD1 DDR2_D15 DDR2_D10 DDR2_DM1 DDR2_D6 DDR2_D2 DDR1_D30 DDR1_D26 DDR1_DQS3 DDR1_D23 DDR1_D19 DDR1_D16 DDR1_CKE DDR1_AD9 DDR1_CAS DDR1_AD0 DDR1_AD10 DDR1_D15 DDR1_D12 DDR1_D8 DDR1_DQS0 DDR1_D5 DDR1_D1 EMI_A4 EMI_A13 EMI_A12 EMI_A14 EMI_A15 DDR2_AD11 GND DDR2_CLKN DDR2_CKE DDR2_WE DDR2_D11 DDR2_DQS1 VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P VDD25P J2 J3 J4 J5 J9 J10 J11 J12 J13 J14 J15 J16 J17 J18 J19 J20 J21 J22 J23 J27 J28 J29 J30 J31 K1 K2 K3 K4 K5 K9 K10 K11 K12 K13 K14 K15 K16 K17 K18 K19 K20 K21 K22 K23 K27 K28 K29 K30 K31 L1 L2 ball signal VDD33P EMI_CSN0 EMI_CSN1 EMI_WAIT (NC-15) TDI TDO GND GND GND GND GND GND GND GND GND GND GND GND GND GND DDR2_DQS3 DDR2_D25 DDR2_D24 GND GND GND GND GND GND GND DDR_REXT GND GND GND GND GND GND GND VDD33P EMI_OE EMI_D0 EMI_FLA_CSN EMI_A0 DDR2_D31 DDR2_D30 DDR2_D27 DDR2_D29 DDR2_D28 ball M23 M27 M28 M29 M30 M31 N1 N2 N3 N4 N5 N9 N10 N11 N12 N13 N14 N15 N16 N17 N18 N19 N20 N21 N22 N23 N27 N28 N29 N30 N31 P1 P2 P3 P4 P5 P9 P10 P11 P12 P13 P14 P15 P16 P17 P18 P19 P20 P21 P22 P23 signal GND VDD33P (NC-9) (NC-10) (NC-8) (NC-7) SBA_SYNC AUD_CK AUD_DAT2 AUD_DAT0 AUD_DAT1 VPP GND GND GND GND GND GND GND GND GND GND GND GND GND GND VDD33P (NC-5) (NC-6) (NC-4) (NC-3) SBA_CK SBA_DAT0 SBA_DAT3 SBA_DAT1 SBA_DAT2 VDD10P GND GND GND GND GND GND GND GND GND GND GND GND GND GND ball T16 T17 T18 T19 T20 T21 T22 T23 T27 T28 T29 T30 T31 U1 U2 U3 U4 U5 U9 U10 U11 U12 U13 U14 U15 U16 U17 U18 U19 U20 U21 U22 U23 U27 U28 U29 U30 U31 V1 V2 V3 V4 V5 V9 V10 V11 V12 V13 V14 V15 V16 signal ball signal GND Y9 MS_TDI GND Y10 GND GND Y11 GND GND Y12 GND GND Y13 GND GND Y14 GND GND Y15 GND GND Y16 GND VDD33P Y17 GND CI2_MDI0 Y18 GND CI1_MISTRT Y19 GND CI1_MDI0 Y20 GND CI2_MDI1 Y21 GND YCL_VAL Y22 GND YCL_VSYNC Y23 GND D1O_BI_CBI_2 Y27 GND D1O_BI_CBI_0 Y28 CI1_MOVAL D1O_BI_CBI_1 Y29 CI2_MOVAL VDD10P Y30 CI2_MDO5 GND Y31 CI1_MDO5 GND AA1 D1I_HD_CK GND AA2 D1I_HD_HSYNC GND AA3 I²SI_SCK GND AA4 D1I_HD_VSYNC GND AA5 I²SI_LRCK GND AA9 MS_TMS GND AA10 MS_TSTRSTN GND AA11 GND GND AA12 MS_SCANMODE GND AA13 MS_TSTMODE GND AA14 GND GND AA15 TST_AFE0 DENC_VREF AA16 TST_AFE1 CI1_WAIT AA17 TST_AFE2 CI2_MIVAL AA18 TST_AFE3 CI2_WAIT AA19 GND CI1_MIVAL AA20 MS_TSTCK27 CI2_MISTRT_POD_OOB_DI AA21 MS_TSTCK54 D1O_BI_CBI_3 AA22 MS_TSTCK81 D1O_BI_CBI_4 AA23 GND D1O_BI_CBI_7 AA27 CI2_IREQ D1O_BI_CBI_5 AA28 CI1_IREQ D1O_BI_CBI_6 AA29 CI1_MDO3 VDD10P AA30 CI2_MDO4 GND AA31 CI1_MDO4 GND AB1 I²SI_MCK GND AB2 I²SI_DAT GND AB3 INT7 GND AB4 SDA1 GND AB5 SCL1 GND AB9 MS_TRST ball signal AC30 CI1_MDO0 AC31 CI2_MDO1 AD1 MAFEIF_FSI AD2 SC_CLK AD3 SC_DATA AD4 SC_RST AD5 SC_CMD_VCC AD27 CI1_CE1_POD_CE2 AD28 CI_OE AD29 CI2_CE1_POD_CE1 AD30 CI_IORD AD31 CI_IOWR AE1 SC_DETECT AE2 CDA_REQ_RXD AE3 CDA_DAT_CTS AE4 CDA_CK_TXD AE5 CDA_DVAL_RTS AE27 CI2_MDI6 AE28 CI1_MDI6 AE29 CI1_MDI5 AE30 CI2_MDI7 AE31 CI1_MDI7 AF1 INT0 AF2 INT1 AF3 GPIO2 AF4 GPIO0 AF5 GPIO1 AF27 CI1_MDI3 AF28 CI2_MDI4 AF29 CI2_MDI3 AF30 CI1_MDI4 AF31 CI2_MDI5 AG1 TIMER1_PWM4 AG2 V10_REG_OUT AG3 V18_REG_OUT AG4 SDA0 AG5 SCL0 AG6 VDD33S AG7 VDD33S AG8 VDD33S AG9 VDD33S AG10 IREF_ABE AG11 GNDREF_ABE AG12 VREF_ABE AG13 REFP_AFE_F AG14 REFN_AFE_F AG15 RREF_AFE AG16 RREF_GND_AFE AG17 VREF_AFE AG18 REFP_AFE_S AG19 VCC10P ball signal AH31 TS2_DIN1 AJ1 FPD_B5 AJ2 FPD_B4 AJ3 FPD_B3 AJ4 FPD_G7 AJ5 FPD_G4 AJ6 FPD_G0 AJ7 FPD_R6 AJ8 FPD_R2 AJ9 FPD_DE_PWM3 AJ10 HOUTA_PWM2 AJ11 HCLKVBK AJ12 ROUT AJ13 SVM AJ14 CVBS2_Y2_N AJ15 R1_C1_PR1_P AJ16 VSYNC AJ17 DENC_Y AJ18 SSCG_CKI AJ19 XTALOUT AJ20 CLKXTP AJ21 I2SO_DAT2 AJ22 I2SO_MCK AJ23 INT3 AJ24 AD4 AJ25 TIMER0_BLAST_OUT AJ26 SDA2 AJ27 TS1_DIN6 AJ28 TS1_DIN2 AJ29 TS1_CK AJ30 TS2_DIN5 AJ31 TS2_DIN4 AK1 FPD_B2 AK2 FPD_B1 AK3 FPD_G8 AK4 FPD_G6 AK5 FPD_G2 AK6 FPD_R8 AK7 FPD_R4 AK8 FPD_R0 AK9 FPD_CK1_VFLYBACK AK10 HS_OUT AK11 DPC AK12 BOUT AK13 C2_PR2_N AK14 CVBS1_Y1_PB2_N AK15 G1_CVBS1P_Y1P_P AK16 B1_PB1_N AK17 GND AK18 GND AK19 GND 2.2 ball STD2000 STD2000 Pin List Ballout Description Figure 5: Ballout Information (Part 1) 7/11 8/11 ball B21 B22 B23 B24 B25 B26 B27 B28 B29 B30 B31 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 C15 C16 C17 C18 C19 C20 C21 C22 C23 C24 C25 C26 C27 C28 C29 C30 C31 signal DDR1_WE DDR1_D13 DDR1_D9 DDR1_DM0 DDR1_D6 DDR1_D2 EMI_A3 EMI_A7 EMI_A21 EMI_A19 EMI_A8 DDR2_AD7 DDR2_AD5 DDR2_AD0 GND DDR2_RAS DDR2_D12 GND DDR2_D7 DDR2_D3 DDR1_D31 DDR1_D27 GND DDR1_DQS2 DDR1_D20 GND DDR1_CLKN DDR1_AD7 GND DDR1_AD2 DDR1_BA0 GND DDR1_D11 DDR1_DQS1 GND DDR1_D4 EMI_A1 EMI_A5 EMI_A17 EMI_A9 EMI_A10 EMI_A11 ball E21 E22 E23 E24 E25 E26 E27 E28 E29 E30 E31 F1 F2 F3 F4 F5 F27 F28 F29 F30 F31 G1 G2 G3 G4 G5 G27 G28 G29 G30 G31 H1 H2 H3 H4 H5 H27 H28 H29 H30 H31 J1 signal VDD25P VDD25P VDD25P VDD25P VDD25P DDR1_D0 EMI_A22 EMI_A16 EMI_CSN2 EMI_D15 EMI_D7 DDR2_D17 DDR2_D16 DDR2_AD8 DDR2_AD4 DDR2_AD6 EMI_D6 EMI_D13 EMI_D14 EMI_D5 EMI_D12 DDR2_D21 DDR2_D20 DDR2_D18 GND DDR2_D19 VDD33P EMI_D11 EMI_D4 EMI_D3 EMI_D10 DDR2_DM3 DDR2_DM2 DDR2_D22 DDR2_DQS2 DDR2_D23 VDD33P EMI_D9 EMI_D2 EMI_D1 EMI_D8 DDR2_D26 L3 L4 L5 L9 L10 L11 L12 L13 L14 L15 L16 L17 L18 L19 L20 L21 L22 L23 L27 L28 L29 L30 L31 M1 M2 M3 M4 M5 M9 M10 M11 M12 M13 M14 M15 M16 M17 M18 M19 M20 M21 M22 ball signal V25_REG_OUT ASEBRK RESETN GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND VDD33P (NC-13) (NC-14) (NC-12) (NC-11) AUD_DAT3 AUD_SYNC TRST TCK TMS CORE_TST GND GND GND GND GND GND GND GND GND GND GND GND GND ball P27 P28 P29 P30 P31 R1 R2 R3 R4 R5 R9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R23 R27 R28 R29 R30 R31 T1 T2 T3 T4 T5 T9 T10 T11 T12 T13 T14 T15 signal VDD33P (NC-1) (NC-2) CI1_CI2_CS CI1_CD2 YCL_RI_CRI_4 YCL_RI_CRI_3 YCL_RI_CRI_0 YCL_RI_CRI_2 YCL_RI_CRI_1 VDD10P GND GND GND GND GND GND GND GND GND GND GND GND GND GND VDD33P CI1_MDI2 CI2_CD2 CI2_MDI2 CI1_MDI1 YCL_RI_CRI_5 YCL_RI_CRI_6 YCL_REQ YCL_RI_CRI_7 YCL_CK VDD10P GND GND GND GND GND GND ball V17 V18 V19 V20 V21 V22 V23 V27 V28 V29 V30 V31 W1 W2 W3 W4 W5 W9 W10 W11 W12 W13 W14 W15 W16 W17 W18 W19 W20 W21 W22 W23 W27 W28 W29 W30 W31 Y1 Y2 Y3 Y4 Y5 signal ball GND AB10 GND AB11 GND AB12 GND AB13 GND AB14 GND AB15 DENC_IREF AB16 CI2_MCLKI_POD_OOB_ AB17 CI1_MCLKI_POD_A14 AB18 CI1_MDO7 AB19 CI2_RESET AB20 CI1_RESET AB21 D1O_CK AB22 GND AB23 D1I_GI_YI82 AB27 D1I_GI_YI_0 AB28 D1I_GI_YI_1 AB29 VDD10P AB30 GND AB31 GND AC1 GND AC2 GND AC3 GND AC4 GND AC5 GND AC9 GND AC10 GND AC11 GND AC12 GND AC13 GND AC14 GND AC15 GND AC16 CI1_MCLKO AC17 CI2_MDO6 AC18 CI2_MCLKO_POD_RC74AC19 CI1_MDO6 AC20 CI2_MDO7 AC21 D1I_GI_YI_3 AC22 D1I_GI_YI_4 AC23 D1I_GI_YI_7 AC27 D1I_GI_YI_5 AC28 D1I_GI_YI_6 AC29 signal GND GND GND GND GND GND GND GND GND GND GND GND GND GND CI2_MDO2 CI1_MDO2 CI1_MDO1 CI_WE CI2_MDO3 INT6 MAFEIF_DOUT MAFEIF_DIN MAFEIF_HC1 MAFEIF_SCLK MS_TCK MS_TDO VDD18S VDD18S VDD18S VDD18S VCC33S VCC33S VCC33S VCC18S VCC18S VCC18S VCC18S GND GND CI1_MOSTRT CI2_MDO0_POD_A8 CI2_MOSTRT_POD_A9 ball AG20 AG21 AG22 AG23 AG24 AG25 AG26 AG27 AG28 AG29 AG30 AG31 AH1 AH2 AH3 AH4 AH5 AH6 AH7 AH8 AH9 AH10 AH11 AH12 AH13 AH14 AH15 AH16 AH17 AH18 AH19 AH20 AH21 AH22 AH23 AH24 AH25 AH26 AH27 AH28 AH29 AH30 signal VCC10P VCC25P I2SO_SCK INT2 AD3 IR INT5 TS1_DIN7 TS2_CK TS2_DIN0 CI2_CD1 CI1_CD1 FPD_B9 FPD_B8 FPD_B6 FPD_B7 FPD_G3 FPD_R9 FPD_R5 FPD_R1 FPD_CK2_PWM0 VS_OUT BCL_SAF GOUT GND CVBS2_Y2_P R1_C1_PR1_N FB DENC_CVBS REFN_AFE_S VCC10P VCC25P VCC25P I2SO_LRCK SCL3 AD2 AD7 TIMER3_INT4 TS1_STR TS1_DIN3 TS2_DIN3 TS2_DIN2 ball AK20 AK21 AK22 AK23 AK24 AK25 AK26 AK27 AK28 AK29 AK30 AK31 AL1 AL2 AL3 AL4 AL5 AL6 AL7 AL8 AL9 AL10 AL11 AL12 AL13 AL14 AL15 AL16 AL17 AL18 AL19 AL20 AL21 AL22 AL23 AL24 AL25 AL26 AL27 AL28 AL29 AL30 AL31 signal GND GND I2SO_DAT0 SDA3 AD1 AD6 TIMER2_PWM5 TS1_VDAT TS1_DIN4 TS1_DIN0 TS2_STR TS2_DIN6 FPD_B0 FPD_G9 GND FPD_G5 FPD_G1 FPD_R7 FPD_R3 FPD_GFX_PWM1 HDRIVE VMEAS ICATH BLANKOUT C2_PR2_P CVBS1_Y1_PB2_P G1_CVBS1P_Y1P_N B1_PB1_P HCSYNC DENC_C SSCG_CKO XTALIN CLKXTM I2SO_DAT1 SPDIF_OUT AD0 AD5 GPIO3 SCL2 TS1_DIN5 TS1_DIN1 TS2_VDAT TS2_DIN7 STD2000 Pin List STD2000 Figure 6: Ballout Information (Part 2) STD2000 3 Package Mechanical Data Package Mechanical Data 9/11 Revision History 4 10/11 STD2000 Revision History Date Revision Changes 1-Mar-2005 1 Initial release 2-Jan 2006 2 Small changes applied to block diagram, features, figures 2 and 3. STD2000 NOTES: Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners © 2006 STMicroelectronics - All rights reserved STMicroelectronics Group of Companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com 11/11